1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2016
3*4882a593Smuzhiyun * Author: Amit Singh Tomar, amittomer25@gmail.com
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Ethernet driver for H3/A64/A83T based SoC's
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * It is derived from the work done by
10*4882a593Smuzhiyun * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/gpio.h>
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <dm.h>
19*4882a593Smuzhiyun #include <fdt_support.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <malloc.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <net.h>
24*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
25*4882a593Smuzhiyun #include <asm-generic/gpio.h>
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MDIO_CMD_MII_BUSY BIT(0)
29*4882a593Smuzhiyun #define MDIO_CMD_MII_WRITE BIT(1)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
32*4882a593Smuzhiyun #define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
33*4882a593Smuzhiyun #define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
34*4882a593Smuzhiyun #define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define CONFIG_TX_DESCR_NUM 32
37*4882a593Smuzhiyun #define CONFIG_RX_DESCR_NUM 32
38*4882a593Smuzhiyun #define CONFIG_ETH_BUFSIZE 2048 /* Note must be dma aligned */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * The datasheet says that each descriptor can transfers up to 4096 bytes
42*4882a593Smuzhiyun * But later, the register documentation reduces that value to 2048,
43*4882a593Smuzhiyun * using 2048 cause strange behaviours and even BSP driver use 2047
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #define CONFIG_ETH_RXSIZE 2044 /* Note must fit in ETH_BUFSIZE */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
48*4882a593Smuzhiyun #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define H3_EPHY_DEFAULT_VALUE 0x58000
51*4882a593Smuzhiyun #define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
52*4882a593Smuzhiyun #define H3_EPHY_ADDR_SHIFT 20
53*4882a593Smuzhiyun #define REG_PHY_ADDR_MASK GENMASK(4, 0)
54*4882a593Smuzhiyun #define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
55*4882a593Smuzhiyun #define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
56*4882a593Smuzhiyun #define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SC_RMII_EN BIT(13)
59*4882a593Smuzhiyun #define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
60*4882a593Smuzhiyun #define SC_ETCS_MASK GENMASK(1, 0)
61*4882a593Smuzhiyun #define SC_ETCS_EXT_GMII 0x1
62*4882a593Smuzhiyun #define SC_ETCS_INT_GMII 0x2
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define AHB_GATE_OFFSET_EPHY 0
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUNXI_H3_H5)
69*4882a593Smuzhiyun #define SUN8I_GPD8_GMAC 2
70*4882a593Smuzhiyun #else
71*4882a593Smuzhiyun #define SUN8I_GPD8_GMAC 4
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* H3/A64 EMAC Register's offset */
75*4882a593Smuzhiyun #define EMAC_CTL0 0x00
76*4882a593Smuzhiyun #define EMAC_CTL1 0x04
77*4882a593Smuzhiyun #define EMAC_INT_STA 0x08
78*4882a593Smuzhiyun #define EMAC_INT_EN 0x0c
79*4882a593Smuzhiyun #define EMAC_TX_CTL0 0x10
80*4882a593Smuzhiyun #define EMAC_TX_CTL1 0x14
81*4882a593Smuzhiyun #define EMAC_TX_FLOW_CTL 0x1c
82*4882a593Smuzhiyun #define EMAC_TX_DMA_DESC 0x20
83*4882a593Smuzhiyun #define EMAC_RX_CTL0 0x24
84*4882a593Smuzhiyun #define EMAC_RX_CTL1 0x28
85*4882a593Smuzhiyun #define EMAC_RX_DMA_DESC 0x34
86*4882a593Smuzhiyun #define EMAC_MII_CMD 0x48
87*4882a593Smuzhiyun #define EMAC_MII_DATA 0x4c
88*4882a593Smuzhiyun #define EMAC_ADDR0_HIGH 0x50
89*4882a593Smuzhiyun #define EMAC_ADDR0_LOW 0x54
90*4882a593Smuzhiyun #define EMAC_TX_DMA_STA 0xb0
91*4882a593Smuzhiyun #define EMAC_TX_CUR_DESC 0xb4
92*4882a593Smuzhiyun #define EMAC_TX_CUR_BUF 0xb8
93*4882a593Smuzhiyun #define EMAC_RX_DMA_STA 0xc0
94*4882a593Smuzhiyun #define EMAC_RX_CUR_DESC 0xc4
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun enum emac_variant {
99*4882a593Smuzhiyun A83T_EMAC = 1,
100*4882a593Smuzhiyun H3_EMAC,
101*4882a593Smuzhiyun A64_EMAC,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct emac_dma_desc {
105*4882a593Smuzhiyun u32 status;
106*4882a593Smuzhiyun u32 st;
107*4882a593Smuzhiyun u32 buf_addr;
108*4882a593Smuzhiyun u32 next;
109*4882a593Smuzhiyun } __aligned(ARCH_DMA_MINALIGN);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun struct emac_eth_dev {
112*4882a593Smuzhiyun struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM];
113*4882a593Smuzhiyun struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM];
114*4882a593Smuzhiyun char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
115*4882a593Smuzhiyun char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun u32 interface;
118*4882a593Smuzhiyun u32 phyaddr;
119*4882a593Smuzhiyun u32 link;
120*4882a593Smuzhiyun u32 speed;
121*4882a593Smuzhiyun u32 duplex;
122*4882a593Smuzhiyun u32 phy_configured;
123*4882a593Smuzhiyun u32 tx_currdescnum;
124*4882a593Smuzhiyun u32 rx_currdescnum;
125*4882a593Smuzhiyun u32 addr;
126*4882a593Smuzhiyun u32 tx_slot;
127*4882a593Smuzhiyun bool use_internal_phy;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun enum emac_variant variant;
130*4882a593Smuzhiyun void *mac_reg;
131*4882a593Smuzhiyun phys_addr_t sysctl_reg;
132*4882a593Smuzhiyun struct phy_device *phydev;
133*4882a593Smuzhiyun struct mii_dev *bus;
134*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
135*4882a593Smuzhiyun struct gpio_desc reset_gpio;
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct sun8i_eth_pdata {
141*4882a593Smuzhiyun struct eth_pdata eth_pdata;
142*4882a593Smuzhiyun u32 reset_delays[3];
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun
sun8i_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)146*4882a593Smuzhiyun static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct udevice *dev = bus->priv;
149*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
150*4882a593Smuzhiyun ulong start;
151*4882a593Smuzhiyun u32 miiaddr = 0;
152*4882a593Smuzhiyun int timeout = CONFIG_MDIO_TIMEOUT;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun miiaddr &= ~MDIO_CMD_MII_WRITE;
155*4882a593Smuzhiyun miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
156*4882a593Smuzhiyun miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
157*4882a593Smuzhiyun MDIO_CMD_MII_PHY_REG_ADDR_MASK;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
162*4882a593Smuzhiyun MDIO_CMD_MII_PHY_ADDR_MASK;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun miiaddr |= MDIO_CMD_MII_BUSY;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun start = get_timer(0);
169*4882a593Smuzhiyun while (get_timer(start) < timeout) {
170*4882a593Smuzhiyun if (!(readl(priv->mac_reg + EMAC_MII_CMD) & MDIO_CMD_MII_BUSY))
171*4882a593Smuzhiyun return readl(priv->mac_reg + EMAC_MII_DATA);
172*4882a593Smuzhiyun udelay(10);
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return -1;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
sun8i_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 val)178*4882a593Smuzhiyun static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
179*4882a593Smuzhiyun u16 val)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct udevice *dev = bus->priv;
182*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
183*4882a593Smuzhiyun ulong start;
184*4882a593Smuzhiyun u32 miiaddr = 0;
185*4882a593Smuzhiyun int ret = -1, timeout = CONFIG_MDIO_TIMEOUT;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
188*4882a593Smuzhiyun miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
189*4882a593Smuzhiyun MDIO_CMD_MII_PHY_REG_ADDR_MASK;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
192*4882a593Smuzhiyun miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
193*4882a593Smuzhiyun MDIO_CMD_MII_PHY_ADDR_MASK;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun miiaddr |= MDIO_CMD_MII_WRITE;
196*4882a593Smuzhiyun miiaddr |= MDIO_CMD_MII_BUSY;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun writel(val, priv->mac_reg + EMAC_MII_DATA);
199*4882a593Smuzhiyun writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun start = get_timer(0);
202*4882a593Smuzhiyun while (get_timer(start) < timeout) {
203*4882a593Smuzhiyun if (!(readl(priv->mac_reg + EMAC_MII_CMD) &
204*4882a593Smuzhiyun MDIO_CMD_MII_BUSY)) {
205*4882a593Smuzhiyun ret = 0;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun udelay(10);
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
_sun8i_write_hwaddr(struct emac_eth_dev * priv,u8 * mac_id)214*4882a593Smuzhiyun static int _sun8i_write_hwaddr(struct emac_eth_dev *priv, u8 *mac_id)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun u32 macid_lo, macid_hi;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
219*4882a593Smuzhiyun (mac_id[3] << 24);
220*4882a593Smuzhiyun macid_hi = mac_id[4] + (mac_id[5] << 8);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
223*4882a593Smuzhiyun writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
sun8i_adjust_link(struct emac_eth_dev * priv,struct phy_device * phydev)228*4882a593Smuzhiyun static void sun8i_adjust_link(struct emac_eth_dev *priv,
229*4882a593Smuzhiyun struct phy_device *phydev)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun u32 v;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun v = readl(priv->mac_reg + EMAC_CTL0);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (phydev->duplex)
236*4882a593Smuzhiyun v |= BIT(0);
237*4882a593Smuzhiyun else
238*4882a593Smuzhiyun v &= ~BIT(0);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun v &= ~0x0C;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun switch (phydev->speed) {
243*4882a593Smuzhiyun case 1000:
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case 100:
246*4882a593Smuzhiyun v |= BIT(2);
247*4882a593Smuzhiyun v |= BIT(3);
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun case 10:
250*4882a593Smuzhiyun v |= BIT(3);
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun writel(v, priv->mac_reg + EMAC_CTL0);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
sun8i_emac_set_syscon_ephy(struct emac_eth_dev * priv,u32 * reg)256*4882a593Smuzhiyun static int sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 *reg)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun if (priv->use_internal_phy) {
259*4882a593Smuzhiyun /* H3 based SoC's that has an Internal 100MBit PHY
260*4882a593Smuzhiyun * needs to be configured and powered up before use
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun *reg &= ~H3_EPHY_DEFAULT_MASK;
263*4882a593Smuzhiyun *reg |= H3_EPHY_DEFAULT_VALUE;
264*4882a593Smuzhiyun *reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
265*4882a593Smuzhiyun *reg &= ~H3_EPHY_SHUTDOWN;
266*4882a593Smuzhiyun *reg |= H3_EPHY_SELECT;
267*4882a593Smuzhiyun } else
268*4882a593Smuzhiyun /* This is to select External Gigabit PHY on
269*4882a593Smuzhiyun * the boards with H3 SoC.
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun *reg &= ~H3_EPHY_SELECT;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
sun8i_emac_set_syscon(struct emac_eth_dev * priv)276*4882a593Smuzhiyun static int sun8i_emac_set_syscon(struct emac_eth_dev *priv)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun int ret;
279*4882a593Smuzhiyun u32 reg;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun reg = readl(priv->sysctl_reg);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (priv->variant == H3_EMAC) {
284*4882a593Smuzhiyun ret = sun8i_emac_set_syscon_ephy(priv, ®);
285*4882a593Smuzhiyun if (ret)
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun reg &= ~(SC_ETCS_MASK | SC_EPIT);
290*4882a593Smuzhiyun if (priv->variant == H3_EMAC || priv->variant == A64_EMAC)
291*4882a593Smuzhiyun reg &= ~SC_RMII_EN;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun switch (priv->interface) {
294*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
295*4882a593Smuzhiyun /* default */
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
298*4882a593Smuzhiyun reg |= SC_EPIT | SC_ETCS_INT_GMII;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
301*4882a593Smuzhiyun if (priv->variant == H3_EMAC ||
302*4882a593Smuzhiyun priv->variant == A64_EMAC) {
303*4882a593Smuzhiyun reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun /* RMII not supported on A83T */
307*4882a593Smuzhiyun default:
308*4882a593Smuzhiyun debug("%s: Invalid PHY interface\n", __func__);
309*4882a593Smuzhiyun return -EINVAL;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun writel(reg, priv->sysctl_reg);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
sun8i_phy_init(struct emac_eth_dev * priv,void * dev)317*4882a593Smuzhiyun static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct phy_device *phydev;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
322*4882a593Smuzhiyun if (!phydev)
323*4882a593Smuzhiyun return -ENODEV;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun phy_connect_dev(phydev, dev);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun priv->phydev = phydev;
328*4882a593Smuzhiyun phy_config(priv->phydev);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
rx_descs_init(struct emac_eth_dev * priv)333*4882a593Smuzhiyun static void rx_descs_init(struct emac_eth_dev *priv)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
336*4882a593Smuzhiyun char *rxbuffs = &priv->rxbuffer[0];
337*4882a593Smuzhiyun struct emac_dma_desc *desc_p;
338*4882a593Smuzhiyun u32 idx;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* flush Rx buffers */
341*4882a593Smuzhiyun flush_dcache_range((uintptr_t)rxbuffs, (ulong)rxbuffs +
342*4882a593Smuzhiyun RX_TOTAL_BUFSIZE);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
345*4882a593Smuzhiyun desc_p = &desc_table_p[idx];
346*4882a593Smuzhiyun desc_p->buf_addr = (uintptr_t)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]
347*4882a593Smuzhiyun ;
348*4882a593Smuzhiyun desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
349*4882a593Smuzhiyun desc_p->st |= CONFIG_ETH_RXSIZE;
350*4882a593Smuzhiyun desc_p->status = BIT(31);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Correcting the last pointer of the chain */
354*4882a593Smuzhiyun desc_p->next = (uintptr_t)&desc_table_p[0];
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun flush_dcache_range((uintptr_t)priv->rx_chain,
357*4882a593Smuzhiyun (uintptr_t)priv->rx_chain +
358*4882a593Smuzhiyun sizeof(priv->rx_chain));
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
361*4882a593Smuzhiyun priv->rx_currdescnum = 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
tx_descs_init(struct emac_eth_dev * priv)364*4882a593Smuzhiyun static void tx_descs_init(struct emac_eth_dev *priv)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
367*4882a593Smuzhiyun char *txbuffs = &priv->txbuffer[0];
368*4882a593Smuzhiyun struct emac_dma_desc *desc_p;
369*4882a593Smuzhiyun u32 idx;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
372*4882a593Smuzhiyun desc_p = &desc_table_p[idx];
373*4882a593Smuzhiyun desc_p->buf_addr = (uintptr_t)&txbuffs[idx * CONFIG_ETH_BUFSIZE]
374*4882a593Smuzhiyun ;
375*4882a593Smuzhiyun desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
376*4882a593Smuzhiyun desc_p->status = (1 << 31);
377*4882a593Smuzhiyun desc_p->st = 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Correcting the last pointer of the chain */
381*4882a593Smuzhiyun desc_p->next = (uintptr_t)&desc_table_p[0];
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* Flush all Tx buffer descriptors */
384*4882a593Smuzhiyun flush_dcache_range((uintptr_t)priv->tx_chain,
385*4882a593Smuzhiyun (uintptr_t)priv->tx_chain +
386*4882a593Smuzhiyun sizeof(priv->tx_chain));
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
389*4882a593Smuzhiyun priv->tx_currdescnum = 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
_sun8i_emac_eth_init(struct emac_eth_dev * priv,u8 * enetaddr)392*4882a593Smuzhiyun static int _sun8i_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun u32 reg, v;
395*4882a593Smuzhiyun int timeout = 100;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun reg = readl((priv->mac_reg + EMAC_CTL1));
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (!(reg & 0x1)) {
400*4882a593Smuzhiyun /* Soft reset MAC */
401*4882a593Smuzhiyun setbits_le32((priv->mac_reg + EMAC_CTL1), 0x1);
402*4882a593Smuzhiyun do {
403*4882a593Smuzhiyun reg = readl(priv->mac_reg + EMAC_CTL1);
404*4882a593Smuzhiyun } while ((reg & 0x01) != 0 && (--timeout));
405*4882a593Smuzhiyun if (!timeout) {
406*4882a593Smuzhiyun printf("%s: Timeout\n", __func__);
407*4882a593Smuzhiyun return -1;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* Rewrite mac address after reset */
412*4882a593Smuzhiyun _sun8i_write_hwaddr(priv, enetaddr);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun v = readl(priv->mac_reg + EMAC_TX_CTL1);
415*4882a593Smuzhiyun /* TX_MD Transmission starts after a full frame located in TX DMA FIFO*/
416*4882a593Smuzhiyun v |= BIT(1);
417*4882a593Smuzhiyun writel(v, priv->mac_reg + EMAC_TX_CTL1);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun v = readl(priv->mac_reg + EMAC_RX_CTL1);
420*4882a593Smuzhiyun /* RX_MD RX DMA reads data from RX DMA FIFO to host memory after a
421*4882a593Smuzhiyun * complete frame has been written to RX DMA FIFO
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun v |= BIT(1);
424*4882a593Smuzhiyun writel(v, priv->mac_reg + EMAC_RX_CTL1);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* DMA */
427*4882a593Smuzhiyun writel(8 << 24, priv->mac_reg + EMAC_CTL1);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Initialize rx/tx descriptors */
430*4882a593Smuzhiyun rx_descs_init(priv);
431*4882a593Smuzhiyun tx_descs_init(priv);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* PHY Start Up */
434*4882a593Smuzhiyun genphy_parse_link(priv->phydev);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun sun8i_adjust_link(priv, priv->phydev);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Start RX DMA */
439*4882a593Smuzhiyun v = readl(priv->mac_reg + EMAC_RX_CTL1);
440*4882a593Smuzhiyun v |= BIT(30);
441*4882a593Smuzhiyun writel(v, priv->mac_reg + EMAC_RX_CTL1);
442*4882a593Smuzhiyun /* Start TX DMA */
443*4882a593Smuzhiyun v = readl(priv->mac_reg + EMAC_TX_CTL1);
444*4882a593Smuzhiyun v |= BIT(30);
445*4882a593Smuzhiyun writel(v, priv->mac_reg + EMAC_TX_CTL1);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Enable RX/TX */
448*4882a593Smuzhiyun setbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
449*4882a593Smuzhiyun setbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
parse_phy_pins(struct udevice * dev)454*4882a593Smuzhiyun static int parse_phy_pins(struct udevice *dev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun int offset;
457*4882a593Smuzhiyun const char *pin_name;
458*4882a593Smuzhiyun int drive, pull, i;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev),
461*4882a593Smuzhiyun "pinctrl-0");
462*4882a593Smuzhiyun if (offset < 0) {
463*4882a593Smuzhiyun printf("WARNING: emac: cannot find pinctrl-0 node\n");
464*4882a593Smuzhiyun return offset;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun drive = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
468*4882a593Smuzhiyun "allwinner,drive", 4);
469*4882a593Smuzhiyun pull = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
470*4882a593Smuzhiyun "allwinner,pull", 0);
471*4882a593Smuzhiyun for (i = 0; ; i++) {
472*4882a593Smuzhiyun int pin;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun pin_name = fdt_stringlist_get(gd->fdt_blob, offset,
475*4882a593Smuzhiyun "allwinner,pins", i, NULL);
476*4882a593Smuzhiyun if (!pin_name)
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun if (pin_name[0] != 'P')
479*4882a593Smuzhiyun continue;
480*4882a593Smuzhiyun pin = (pin_name[1] - 'A') << 5;
481*4882a593Smuzhiyun if (pin >= 26 << 5)
482*4882a593Smuzhiyun continue;
483*4882a593Smuzhiyun pin += simple_strtol(&pin_name[2], NULL, 10);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN8I_GPD8_GMAC);
486*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, drive);
487*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, pull);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (!i) {
491*4882a593Smuzhiyun printf("WARNING: emac: cannot find allwinner,pins property\n");
492*4882a593Smuzhiyun return -2;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
_sun8i_eth_recv(struct emac_eth_dev * priv,uchar ** packetp)498*4882a593Smuzhiyun static int _sun8i_eth_recv(struct emac_eth_dev *priv, uchar **packetp)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun u32 status, desc_num = priv->rx_currdescnum;
501*4882a593Smuzhiyun struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
502*4882a593Smuzhiyun int length = -EAGAIN;
503*4882a593Smuzhiyun int good_packet = 1;
504*4882a593Smuzhiyun uintptr_t desc_start = (uintptr_t)desc_p;
505*4882a593Smuzhiyun uintptr_t desc_end = desc_start +
506*4882a593Smuzhiyun roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun ulong data_start = (uintptr_t)desc_p->buf_addr;
509*4882a593Smuzhiyun ulong data_end;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Invalidate entire buffer descriptor */
512*4882a593Smuzhiyun invalidate_dcache_range(desc_start, desc_end);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun status = desc_p->status;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Check for DMA own bit */
517*4882a593Smuzhiyun if (!(status & BIT(31))) {
518*4882a593Smuzhiyun length = (desc_p->status >> 16) & 0x3FFF;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (length < 0x40) {
521*4882a593Smuzhiyun good_packet = 0;
522*4882a593Smuzhiyun debug("RX: Bad Packet (runt)\n");
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun data_end = data_start + length;
526*4882a593Smuzhiyun /* Invalidate received data */
527*4882a593Smuzhiyun invalidate_dcache_range(rounddown(data_start,
528*4882a593Smuzhiyun ARCH_DMA_MINALIGN),
529*4882a593Smuzhiyun roundup(data_end,
530*4882a593Smuzhiyun ARCH_DMA_MINALIGN));
531*4882a593Smuzhiyun if (good_packet) {
532*4882a593Smuzhiyun if (length > CONFIG_ETH_RXSIZE) {
533*4882a593Smuzhiyun printf("Received packet is too big (len=%d)\n",
534*4882a593Smuzhiyun length);
535*4882a593Smuzhiyun return -EMSGSIZE;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun *packetp = (uchar *)(ulong)desc_p->buf_addr;
538*4882a593Smuzhiyun return length;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return length;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
_sun8i_emac_eth_send(struct emac_eth_dev * priv,void * packet,int len)545*4882a593Smuzhiyun static int _sun8i_emac_eth_send(struct emac_eth_dev *priv, void *packet,
546*4882a593Smuzhiyun int len)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun u32 v, desc_num = priv->tx_currdescnum;
549*4882a593Smuzhiyun struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
550*4882a593Smuzhiyun uintptr_t desc_start = (uintptr_t)desc_p;
551*4882a593Smuzhiyun uintptr_t desc_end = desc_start +
552*4882a593Smuzhiyun roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
555*4882a593Smuzhiyun uintptr_t data_end = data_start +
556*4882a593Smuzhiyun roundup(len, ARCH_DMA_MINALIGN);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* Invalidate entire buffer descriptor */
559*4882a593Smuzhiyun invalidate_dcache_range(desc_start, desc_end);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun desc_p->st = len;
562*4882a593Smuzhiyun /* Mandatory undocumented bit */
563*4882a593Smuzhiyun desc_p->st |= BIT(24);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun memcpy((void *)data_start, packet, len);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Flush data to be sent */
568*4882a593Smuzhiyun flush_dcache_range(data_start, data_end);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* frame end */
571*4882a593Smuzhiyun desc_p->st |= BIT(30);
572*4882a593Smuzhiyun desc_p->st |= BIT(31);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /*frame begin */
575*4882a593Smuzhiyun desc_p->st |= BIT(29);
576*4882a593Smuzhiyun desc_p->status = BIT(31);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /*Descriptors st and status field has changed, so FLUSH it */
579*4882a593Smuzhiyun flush_dcache_range(desc_start, desc_end);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* Move to next Descriptor and wrap around */
582*4882a593Smuzhiyun if (++desc_num >= CONFIG_TX_DESCR_NUM)
583*4882a593Smuzhiyun desc_num = 0;
584*4882a593Smuzhiyun priv->tx_currdescnum = desc_num;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Start the DMA */
587*4882a593Smuzhiyun v = readl(priv->mac_reg + EMAC_TX_CTL1);
588*4882a593Smuzhiyun v |= BIT(31);/* mandatory */
589*4882a593Smuzhiyun v |= BIT(30);/* mandatory */
590*4882a593Smuzhiyun writel(v, priv->mac_reg + EMAC_TX_CTL1);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
sun8i_eth_write_hwaddr(struct udevice * dev)595*4882a593Smuzhiyun static int sun8i_eth_write_hwaddr(struct udevice *dev)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
598*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return _sun8i_write_hwaddr(priv, pdata->enetaddr);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
sun8i_emac_board_setup(struct emac_eth_dev * priv)603*4882a593Smuzhiyun static void sun8i_emac_board_setup(struct emac_eth_dev *priv)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (priv->use_internal_phy) {
608*4882a593Smuzhiyun /* Set clock gating for ephy */
609*4882a593Smuzhiyun setbits_le32(&ccm->bus_gate4, BIT(AHB_GATE_OFFSET_EPHY));
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* Deassert EPHY */
612*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset2_cfg, BIT(AHB_RESET_OFFSET_EPHY));
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Set clock gating for emac */
616*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_GMAC));
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* De-assert EMAC */
619*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset0_cfg, BIT(AHB_RESET_OFFSET_GMAC));
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun #if defined(CONFIG_DM_GPIO)
sun8i_mdio_reset(struct mii_dev * bus)623*4882a593Smuzhiyun static int sun8i_mdio_reset(struct mii_dev *bus)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct udevice *dev = bus->priv;
626*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
627*4882a593Smuzhiyun struct sun8i_eth_pdata *pdata = dev_get_platdata(dev);
628*4882a593Smuzhiyun int ret;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (!dm_gpio_is_valid(&priv->reset_gpio))
631*4882a593Smuzhiyun return 0;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* reset the phy */
634*4882a593Smuzhiyun ret = dm_gpio_set_value(&priv->reset_gpio, 0);
635*4882a593Smuzhiyun if (ret)
636*4882a593Smuzhiyun return ret;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun udelay(pdata->reset_delays[0]);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ret = dm_gpio_set_value(&priv->reset_gpio, 1);
641*4882a593Smuzhiyun if (ret)
642*4882a593Smuzhiyun return ret;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun udelay(pdata->reset_delays[1]);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ret = dm_gpio_set_value(&priv->reset_gpio, 0);
647*4882a593Smuzhiyun if (ret)
648*4882a593Smuzhiyun return ret;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun udelay(pdata->reset_delays[2]);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return 0;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun #endif
655*4882a593Smuzhiyun
sun8i_mdio_init(const char * name,struct udevice * priv)656*4882a593Smuzhiyun static int sun8i_mdio_init(const char *name, struct udevice *priv)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun struct mii_dev *bus = mdio_alloc();
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (!bus) {
661*4882a593Smuzhiyun debug("Failed to allocate MDIO bus\n");
662*4882a593Smuzhiyun return -ENOMEM;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun bus->read = sun8i_mdio_read;
666*4882a593Smuzhiyun bus->write = sun8i_mdio_write;
667*4882a593Smuzhiyun snprintf(bus->name, sizeof(bus->name), name);
668*4882a593Smuzhiyun bus->priv = (void *)priv;
669*4882a593Smuzhiyun #if defined(CONFIG_DM_GPIO)
670*4882a593Smuzhiyun bus->reset = sun8i_mdio_reset;
671*4882a593Smuzhiyun #endif
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return mdio_register(bus);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
sun8i_emac_eth_start(struct udevice * dev)676*4882a593Smuzhiyun static int sun8i_emac_eth_start(struct udevice *dev)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return _sun8i_emac_eth_init(dev->priv, pdata->enetaddr);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
sun8i_emac_eth_send(struct udevice * dev,void * packet,int length)683*4882a593Smuzhiyun static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return _sun8i_emac_eth_send(priv, packet, length);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
sun8i_emac_eth_recv(struct udevice * dev,int flags,uchar ** packetp)690*4882a593Smuzhiyun static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return _sun8i_eth_recv(priv, packetp);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
_sun8i_free_pkt(struct emac_eth_dev * priv)697*4882a593Smuzhiyun static int _sun8i_free_pkt(struct emac_eth_dev *priv)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun u32 desc_num = priv->rx_currdescnum;
700*4882a593Smuzhiyun struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
701*4882a593Smuzhiyun uintptr_t desc_start = (uintptr_t)desc_p;
702*4882a593Smuzhiyun uintptr_t desc_end = desc_start +
703*4882a593Smuzhiyun roundup(sizeof(u32), ARCH_DMA_MINALIGN);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* Make the current descriptor valid again */
706*4882a593Smuzhiyun desc_p->status |= BIT(31);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* Flush Status field of descriptor */
709*4882a593Smuzhiyun flush_dcache_range(desc_start, desc_end);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Move to next desc and wrap-around condition. */
712*4882a593Smuzhiyun if (++desc_num >= CONFIG_RX_DESCR_NUM)
713*4882a593Smuzhiyun desc_num = 0;
714*4882a593Smuzhiyun priv->rx_currdescnum = desc_num;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
sun8i_eth_free_pkt(struct udevice * dev,uchar * packet,int length)719*4882a593Smuzhiyun static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
720*4882a593Smuzhiyun int length)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return _sun8i_free_pkt(priv);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
sun8i_emac_eth_stop(struct udevice * dev)727*4882a593Smuzhiyun static void sun8i_emac_eth_stop(struct udevice *dev)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Stop Rx/Tx transmitter */
732*4882a593Smuzhiyun clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
733*4882a593Smuzhiyun clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Stop TX DMA */
736*4882a593Smuzhiyun clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, BIT(30));
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun phy_shutdown(priv->phydev);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
sun8i_emac_eth_probe(struct udevice * dev)741*4882a593Smuzhiyun static int sun8i_emac_eth_probe(struct udevice *dev)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
744*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun priv->mac_reg = (void *)pdata->iobase;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun sun8i_emac_board_setup(priv);
749*4882a593Smuzhiyun sun8i_emac_set_syscon(priv);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun sun8i_mdio_init(dev->name, dev);
752*4882a593Smuzhiyun priv->bus = miiphy_get_dev_by_name(dev->name);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun return sun8i_phy_init(priv, dev);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static const struct eth_ops sun8i_emac_eth_ops = {
758*4882a593Smuzhiyun .start = sun8i_emac_eth_start,
759*4882a593Smuzhiyun .write_hwaddr = sun8i_eth_write_hwaddr,
760*4882a593Smuzhiyun .send = sun8i_emac_eth_send,
761*4882a593Smuzhiyun .recv = sun8i_emac_eth_recv,
762*4882a593Smuzhiyun .free_pkt = sun8i_eth_free_pkt,
763*4882a593Smuzhiyun .stop = sun8i_emac_eth_stop,
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
sun8i_emac_eth_ofdata_to_platdata(struct udevice * dev)766*4882a593Smuzhiyun static int sun8i_emac_eth_ofdata_to_platdata(struct udevice *dev)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct sun8i_eth_pdata *sun8i_pdata = dev_get_platdata(dev);
769*4882a593Smuzhiyun struct eth_pdata *pdata = &sun8i_pdata->eth_pdata;
770*4882a593Smuzhiyun struct emac_eth_dev *priv = dev_get_priv(dev);
771*4882a593Smuzhiyun const char *phy_mode;
772*4882a593Smuzhiyun int node = dev_of_offset(dev);
773*4882a593Smuzhiyun int offset = 0;
774*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
775*4882a593Smuzhiyun int reset_flags = GPIOD_IS_OUT;
776*4882a593Smuzhiyun int ret = 0;
777*4882a593Smuzhiyun #endif
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun pdata->iobase = devfdt_get_addr_name(dev, "emac");
780*4882a593Smuzhiyun priv->sysctl_reg = devfdt_get_addr_name(dev, "syscon");
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun pdata->phy_interface = -1;
783*4882a593Smuzhiyun priv->phyaddr = -1;
784*4882a593Smuzhiyun priv->use_internal_phy = false;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun offset = fdtdec_lookup_phandle(gd->fdt_blob, node,
787*4882a593Smuzhiyun "phy");
788*4882a593Smuzhiyun if (offset > 0)
789*4882a593Smuzhiyun priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg",
790*4882a593Smuzhiyun -1);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (phy_mode)
795*4882a593Smuzhiyun pdata->phy_interface = phy_get_interface_by_name(phy_mode);
796*4882a593Smuzhiyun printf("phy interface%d\n", pdata->phy_interface);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (pdata->phy_interface == -1) {
799*4882a593Smuzhiyun debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
800*4882a593Smuzhiyun return -EINVAL;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun priv->variant = dev_get_driver_data(dev);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun if (!priv->variant) {
806*4882a593Smuzhiyun printf("%s: Missing variant '%s'\n", __func__,
807*4882a593Smuzhiyun (char *)priv->variant);
808*4882a593Smuzhiyun return -EINVAL;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (priv->variant == H3_EMAC) {
812*4882a593Smuzhiyun if (fdt_getprop(gd->fdt_blob, node,
813*4882a593Smuzhiyun "allwinner,use-internal-phy", NULL))
814*4882a593Smuzhiyun priv->use_internal_phy = true;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun priv->interface = pdata->phy_interface;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (!priv->use_internal_phy)
820*4882a593Smuzhiyun parse_phy_pins(dev);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
823*4882a593Smuzhiyun if (fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
824*4882a593Smuzhiyun "snps,reset-active-low"))
825*4882a593Smuzhiyun reset_flags |= GPIOD_ACTIVE_LOW;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
828*4882a593Smuzhiyun &priv->reset_gpio, reset_flags);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (ret == 0) {
831*4882a593Smuzhiyun ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev),
832*4882a593Smuzhiyun "snps,reset-delays-us",
833*4882a593Smuzhiyun sun8i_pdata->reset_delays, 3);
834*4882a593Smuzhiyun } else if (ret == -ENOENT) {
835*4882a593Smuzhiyun ret = 0;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun #endif
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun static const struct udevice_id sun8i_emac_eth_ids[] = {
843*4882a593Smuzhiyun {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC },
844*4882a593Smuzhiyun {.compatible = "allwinner,sun50i-a64-emac",
845*4882a593Smuzhiyun .data = (uintptr_t)A64_EMAC },
846*4882a593Smuzhiyun {.compatible = "allwinner,sun8i-a83t-emac",
847*4882a593Smuzhiyun .data = (uintptr_t)A83T_EMAC },
848*4882a593Smuzhiyun { }
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun U_BOOT_DRIVER(eth_sun8i_emac) = {
852*4882a593Smuzhiyun .name = "eth_sun8i_emac",
853*4882a593Smuzhiyun .id = UCLASS_ETH,
854*4882a593Smuzhiyun .of_match = sun8i_emac_eth_ids,
855*4882a593Smuzhiyun .ofdata_to_platdata = sun8i_emac_eth_ofdata_to_platdata,
856*4882a593Smuzhiyun .probe = sun8i_emac_eth_probe,
857*4882a593Smuzhiyun .ops = &sun8i_emac_eth_ops,
858*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct emac_eth_dev),
859*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct sun8i_eth_pdata),
860*4882a593Smuzhiyun .flags = DM_FLAG_ALLOC_PRIV_DMA,
861*4882a593Smuzhiyun };
862