xref: /OK3568_Linux_fs/u-boot/drivers/net/smc911x.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SMSC LAN9[12]1[567] Network driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _SMC911X_H_
10*4882a593Smuzhiyun #define _SMC911X_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define DRIVERNAME "smc911x"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #if defined (CONFIG_SMC911X_32_BIT) && \
17*4882a593Smuzhiyun 	defined (CONFIG_SMC911X_16_BIT)
18*4882a593Smuzhiyun #error "SMC911X: Only one of CONFIG_SMC911X_32_BIT and \
19*4882a593Smuzhiyun 	CONFIG_SMC911X_16_BIT shall be set"
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #if defined (CONFIG_SMC911X_32_BIT)
__smc911x_reg_read(struct eth_device * dev,u32 offset)23*4882a593Smuzhiyun static inline u32 __smc911x_reg_read(struct eth_device *dev, u32 offset)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	return *(volatile u32*)(dev->iobase + offset);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun u32 smc911x_reg_read(struct eth_device *dev, u32 offset)
28*4882a593Smuzhiyun 	__attribute__((weak, alias("__smc911x_reg_read")));
29*4882a593Smuzhiyun 
__smc911x_reg_write(struct eth_device * dev,u32 offset,u32 val)30*4882a593Smuzhiyun static inline void __smc911x_reg_write(struct eth_device *dev,
31*4882a593Smuzhiyun 					u32 offset, u32 val)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	*(volatile u32*)(dev->iobase + offset) = val;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun void smc911x_reg_write(struct eth_device *dev, u32 offset, u32 val)
36*4882a593Smuzhiyun 	__attribute__((weak, alias("__smc911x_reg_write")));
37*4882a593Smuzhiyun #elif defined (CONFIG_SMC911X_16_BIT)
smc911x_reg_read(struct eth_device * dev,u32 offset)38*4882a593Smuzhiyun static inline u32 smc911x_reg_read(struct eth_device *dev, u32 offset)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	volatile u16 *addr_16 = (u16 *)(dev->iobase + offset);
41*4882a593Smuzhiyun 	return ((*addr_16 & 0x0000ffff) | (*(addr_16 + 1) << 16));
42*4882a593Smuzhiyun }
smc911x_reg_write(struct eth_device * dev,u32 offset,u32 val)43*4882a593Smuzhiyun static inline void smc911x_reg_write(struct eth_device *dev,
44*4882a593Smuzhiyun 					u32 offset, u32 val)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	*(volatile u16 *)(dev->iobase + offset) = (u16)val;
47*4882a593Smuzhiyun 	*(volatile u16 *)(dev->iobase + offset + 2) = (u16)(val >> 16);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun #else
50*4882a593Smuzhiyun #error "SMC911X: undefined bus width"
51*4882a593Smuzhiyun #endif /* CONFIG_SMC911X_16_BIT */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Below are the register offsets and bit definitions
54*4882a593Smuzhiyun  * of the Lan911x memory space
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun #define RX_DATA_FIFO		 		0x00
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define TX_DATA_FIFO		 		0x20
59*4882a593Smuzhiyun #define	TX_CMD_A_INT_ON_COMP			0x80000000
60*4882a593Smuzhiyun #define	TX_CMD_A_INT_BUF_END_ALGN		0x03000000
61*4882a593Smuzhiyun #define	TX_CMD_A_INT_4_BYTE_ALGN		0x00000000
62*4882a593Smuzhiyun #define	TX_CMD_A_INT_16_BYTE_ALGN		0x01000000
63*4882a593Smuzhiyun #define	TX_CMD_A_INT_32_BYTE_ALGN		0x02000000
64*4882a593Smuzhiyun #define	TX_CMD_A_INT_DATA_OFFSET		0x001F0000
65*4882a593Smuzhiyun #define	TX_CMD_A_INT_FIRST_SEG			0x00002000
66*4882a593Smuzhiyun #define	TX_CMD_A_INT_LAST_SEG			0x00001000
67*4882a593Smuzhiyun #define	TX_CMD_A_BUF_SIZE			0x000007FF
68*4882a593Smuzhiyun #define	TX_CMD_B_PKT_TAG			0xFFFF0000
69*4882a593Smuzhiyun #define	TX_CMD_B_ADD_CRC_DISABLE		0x00002000
70*4882a593Smuzhiyun #define	TX_CMD_B_DISABLE_PADDING		0x00001000
71*4882a593Smuzhiyun #define	TX_CMD_B_PKT_BYTE_LENGTH		0x000007FF
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define RX_STATUS_FIFO				0x40
74*4882a593Smuzhiyun #define	RX_STS_PKT_LEN				0x3FFF0000
75*4882a593Smuzhiyun #define	RX_STS_ES				0x00008000
76*4882a593Smuzhiyun #define	RX_STS_BCST				0x00002000
77*4882a593Smuzhiyun #define	RX_STS_LEN_ERR				0x00001000
78*4882a593Smuzhiyun #define	RX_STS_RUNT_ERR				0x00000800
79*4882a593Smuzhiyun #define	RX_STS_MCAST				0x00000400
80*4882a593Smuzhiyun #define	RX_STS_TOO_LONG				0x00000080
81*4882a593Smuzhiyun #define	RX_STS_COLL				0x00000040
82*4882a593Smuzhiyun #define	RX_STS_ETH_TYPE				0x00000020
83*4882a593Smuzhiyun #define	RX_STS_WDOG_TMT				0x00000010
84*4882a593Smuzhiyun #define	RX_STS_MII_ERR				0x00000008
85*4882a593Smuzhiyun #define	RX_STS_DRIBBLING			0x00000004
86*4882a593Smuzhiyun #define	RX_STS_CRC_ERR				0x00000002
87*4882a593Smuzhiyun #define RX_STATUS_FIFO_PEEK			0x44
88*4882a593Smuzhiyun #define TX_STATUS_FIFO				0x48
89*4882a593Smuzhiyun #define	TX_STS_TAG				0xFFFF0000
90*4882a593Smuzhiyun #define	TX_STS_ES				0x00008000
91*4882a593Smuzhiyun #define	TX_STS_LOC				0x00000800
92*4882a593Smuzhiyun #define	TX_STS_NO_CARR				0x00000400
93*4882a593Smuzhiyun #define	TX_STS_LATE_COLL			0x00000200
94*4882a593Smuzhiyun #define	TX_STS_MANY_COLL			0x00000100
95*4882a593Smuzhiyun #define	TX_STS_COLL_CNT				0x00000078
96*4882a593Smuzhiyun #define	TX_STS_MANY_DEFER			0x00000004
97*4882a593Smuzhiyun #define	TX_STS_UNDERRUN				0x00000002
98*4882a593Smuzhiyun #define	TX_STS_DEFERRED				0x00000001
99*4882a593Smuzhiyun #define TX_STATUS_FIFO_PEEK			0x4C
100*4882a593Smuzhiyun #define ID_REV					0x50
101*4882a593Smuzhiyun #define	ID_REV_CHIP_ID				0xFFFF0000  /* RO */
102*4882a593Smuzhiyun #define	ID_REV_REV_ID				0x0000FFFF  /* RO */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define INT_CFG					0x54
105*4882a593Smuzhiyun #define	INT_CFG_INT_DEAS			0xFF000000  /* R/W */
106*4882a593Smuzhiyun #define	INT_CFG_INT_DEAS_CLR			0x00004000
107*4882a593Smuzhiyun #define	INT_CFG_INT_DEAS_STS			0x00002000
108*4882a593Smuzhiyun #define	INT_CFG_IRQ_INT				0x00001000  /* RO */
109*4882a593Smuzhiyun #define	INT_CFG_IRQ_EN				0x00000100  /* R/W */
110*4882a593Smuzhiyun 					/* R/W Not Affected by SW Reset */
111*4882a593Smuzhiyun #define	INT_CFG_IRQ_POL				0x00000010
112*4882a593Smuzhiyun 					/* R/W Not Affected by SW Reset */
113*4882a593Smuzhiyun #define	INT_CFG_IRQ_TYPE			0x00000001
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define INT_STS					0x58
116*4882a593Smuzhiyun #define	INT_STS_SW_INT				0x80000000  /* R/WC */
117*4882a593Smuzhiyun #define	INT_STS_TXSTOP_INT			0x02000000  /* R/WC */
118*4882a593Smuzhiyun #define	INT_STS_RXSTOP_INT			0x01000000  /* R/WC */
119*4882a593Smuzhiyun #define	INT_STS_RXDFH_INT			0x00800000  /* R/WC */
120*4882a593Smuzhiyun #define	INT_STS_RXDF_INT			0x00400000  /* R/WC */
121*4882a593Smuzhiyun #define	INT_STS_TX_IOC				0x00200000  /* R/WC */
122*4882a593Smuzhiyun #define	INT_STS_RXD_INT				0x00100000  /* R/WC */
123*4882a593Smuzhiyun #define	INT_STS_GPT_INT				0x00080000  /* R/WC */
124*4882a593Smuzhiyun #define	INT_STS_PHY_INT				0x00040000  /* RO */
125*4882a593Smuzhiyun #define	INT_STS_PME_INT				0x00020000  /* R/WC */
126*4882a593Smuzhiyun #define	INT_STS_TXSO				0x00010000  /* R/WC */
127*4882a593Smuzhiyun #define	INT_STS_RWT				0x00008000  /* R/WC */
128*4882a593Smuzhiyun #define	INT_STS_RXE				0x00004000  /* R/WC */
129*4882a593Smuzhiyun #define	INT_STS_TXE				0x00002000  /* R/WC */
130*4882a593Smuzhiyun /*#define	INT_STS_ERX		0x00001000*/  /* R/WC */
131*4882a593Smuzhiyun #define	INT_STS_TDFU				0x00000800  /* R/WC */
132*4882a593Smuzhiyun #define	INT_STS_TDFO				0x00000400  /* R/WC */
133*4882a593Smuzhiyun #define	INT_STS_TDFA				0x00000200  /* R/WC */
134*4882a593Smuzhiyun #define	INT_STS_TSFF				0x00000100  /* R/WC */
135*4882a593Smuzhiyun #define	INT_STS_TSFL				0x00000080  /* R/WC */
136*4882a593Smuzhiyun /*#define	INT_STS_RXDF		0x00000040*/  /* R/WC */
137*4882a593Smuzhiyun #define	INT_STS_RDFO				0x00000040  /* R/WC */
138*4882a593Smuzhiyun #define	INT_STS_RDFL				0x00000020  /* R/WC */
139*4882a593Smuzhiyun #define	INT_STS_RSFF				0x00000010  /* R/WC */
140*4882a593Smuzhiyun #define	INT_STS_RSFL				0x00000008  /* R/WC */
141*4882a593Smuzhiyun #define	INT_STS_GPIO2_INT			0x00000004  /* R/WC */
142*4882a593Smuzhiyun #define	INT_STS_GPIO1_INT			0x00000002  /* R/WC */
143*4882a593Smuzhiyun #define	INT_STS_GPIO0_INT			0x00000001  /* R/WC */
144*4882a593Smuzhiyun #define INT_EN					0x5C
145*4882a593Smuzhiyun #define	INT_EN_SW_INT_EN			0x80000000  /* R/W */
146*4882a593Smuzhiyun #define	INT_EN_TXSTOP_INT_EN			0x02000000  /* R/W */
147*4882a593Smuzhiyun #define	INT_EN_RXSTOP_INT_EN			0x01000000  /* R/W */
148*4882a593Smuzhiyun #define	INT_EN_RXDFH_INT_EN			0x00800000  /* R/W */
149*4882a593Smuzhiyun /*#define	INT_EN_RXDF_INT_EN		0x00400000*/  /* R/W */
150*4882a593Smuzhiyun #define	INT_EN_TIOC_INT_EN			0x00200000  /* R/W */
151*4882a593Smuzhiyun #define	INT_EN_RXD_INT_EN			0x00100000  /* R/W */
152*4882a593Smuzhiyun #define	INT_EN_GPT_INT_EN			0x00080000  /* R/W */
153*4882a593Smuzhiyun #define	INT_EN_PHY_INT_EN			0x00040000  /* R/W */
154*4882a593Smuzhiyun #define	INT_EN_PME_INT_EN			0x00020000  /* R/W */
155*4882a593Smuzhiyun #define	INT_EN_TXSO_EN				0x00010000  /* R/W */
156*4882a593Smuzhiyun #define	INT_EN_RWT_EN				0x00008000  /* R/W */
157*4882a593Smuzhiyun #define	INT_EN_RXE_EN				0x00004000  /* R/W */
158*4882a593Smuzhiyun #define	INT_EN_TXE_EN				0x00002000  /* R/W */
159*4882a593Smuzhiyun /*#define	INT_EN_ERX_EN			0x00001000*/  /* R/W */
160*4882a593Smuzhiyun #define	INT_EN_TDFU_EN				0x00000800  /* R/W */
161*4882a593Smuzhiyun #define	INT_EN_TDFO_EN				0x00000400  /* R/W */
162*4882a593Smuzhiyun #define	INT_EN_TDFA_EN				0x00000200  /* R/W */
163*4882a593Smuzhiyun #define	INT_EN_TSFF_EN				0x00000100  /* R/W */
164*4882a593Smuzhiyun #define	INT_EN_TSFL_EN				0x00000080  /* R/W */
165*4882a593Smuzhiyun /*#define	INT_EN_RXDF_EN			0x00000040*/  /* R/W */
166*4882a593Smuzhiyun #define	INT_EN_RDFO_EN				0x00000040  /* R/W */
167*4882a593Smuzhiyun #define	INT_EN_RDFL_EN				0x00000020  /* R/W */
168*4882a593Smuzhiyun #define	INT_EN_RSFF_EN				0x00000010  /* R/W */
169*4882a593Smuzhiyun #define	INT_EN_RSFL_EN				0x00000008  /* R/W */
170*4882a593Smuzhiyun #define	INT_EN_GPIO2_INT			0x00000004  /* R/W */
171*4882a593Smuzhiyun #define	INT_EN_GPIO1_INT			0x00000002  /* R/W */
172*4882a593Smuzhiyun #define	INT_EN_GPIO0_INT			0x00000001  /* R/W */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define BYTE_TEST				0x64
175*4882a593Smuzhiyun #define FIFO_INT				0x68
176*4882a593Smuzhiyun #define	FIFO_INT_TX_AVAIL_LEVEL			0xFF000000  /* R/W */
177*4882a593Smuzhiyun #define	FIFO_INT_TX_STS_LEVEL			0x00FF0000  /* R/W */
178*4882a593Smuzhiyun #define	FIFO_INT_RX_AVAIL_LEVEL			0x0000FF00  /* R/W */
179*4882a593Smuzhiyun #define	FIFO_INT_RX_STS_LEVEL			0x000000FF  /* R/W */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define RX_CFG					0x6C
182*4882a593Smuzhiyun #define	RX_CFG_RX_END_ALGN			0xC0000000  /* R/W */
183*4882a593Smuzhiyun #define		RX_CFG_RX_END_ALGN4		0x00000000  /* R/W */
184*4882a593Smuzhiyun #define		RX_CFG_RX_END_ALGN16		0x40000000  /* R/W */
185*4882a593Smuzhiyun #define		RX_CFG_RX_END_ALGN32		0x80000000  /* R/W */
186*4882a593Smuzhiyun #define	RX_CFG_RX_DMA_CNT			0x0FFF0000  /* R/W */
187*4882a593Smuzhiyun #define	RX_CFG_RX_DUMP				0x00008000  /* R/W */
188*4882a593Smuzhiyun #define	RX_CFG_RXDOFF				0x00001F00  /* R/W */
189*4882a593Smuzhiyun /*#define	RX_CFG_RXBAD			0x00000001*/  /* R/W */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define TX_CFG					0x70
192*4882a593Smuzhiyun /*#define	TX_CFG_TX_DMA_LVL		0xE0000000*/	 /* R/W */
193*4882a593Smuzhiyun 						 /* R/W Self Clearing */
194*4882a593Smuzhiyun /*#define	TX_CFG_TX_DMA_CNT		0x0FFF0000*/
195*4882a593Smuzhiyun #define	TX_CFG_TXS_DUMP				0x00008000  /* Self Clearing */
196*4882a593Smuzhiyun #define	TX_CFG_TXD_DUMP				0x00004000  /* Self Clearing */
197*4882a593Smuzhiyun #define	TX_CFG_TXSAO				0x00000004  /* R/W */
198*4882a593Smuzhiyun #define	TX_CFG_TX_ON				0x00000002  /* R/W */
199*4882a593Smuzhiyun #define	TX_CFG_STOP_TX				0x00000001  /* Self Clearing */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define HW_CFG					0x74
202*4882a593Smuzhiyun #define	HW_CFG_TTM				0x00200000  /* R/W */
203*4882a593Smuzhiyun #define	HW_CFG_SF				0x00100000  /* R/W */
204*4882a593Smuzhiyun #define	HW_CFG_TX_FIF_SZ			0x000F0000  /* R/W */
205*4882a593Smuzhiyun #define	HW_CFG_TR				0x00003000  /* R/W */
206*4882a593Smuzhiyun #define	HW_CFG_PHY_CLK_SEL			0x00000060  /* R/W */
207*4882a593Smuzhiyun #define	HW_CFG_PHY_CLK_SEL_INT_PHY		0x00000000 /* R/W */
208*4882a593Smuzhiyun #define	HW_CFG_PHY_CLK_SEL_EXT_PHY		0x00000020 /* R/W */
209*4882a593Smuzhiyun #define	HW_CFG_PHY_CLK_SEL_CLK_DIS		0x00000040 /* R/W */
210*4882a593Smuzhiyun #define	HW_CFG_SMI_SEL				0x00000010  /* R/W */
211*4882a593Smuzhiyun #define	HW_CFG_EXT_PHY_DET			0x00000008  /* RO */
212*4882a593Smuzhiyun #define	HW_CFG_EXT_PHY_EN			0x00000004  /* R/W */
213*4882a593Smuzhiyun #define	HW_CFG_32_16_BIT_MODE			0x00000004  /* RO */
214*4882a593Smuzhiyun #define	HW_CFG_SRST_TO				0x00000002  /* RO */
215*4882a593Smuzhiyun #define	HW_CFG_SRST				0x00000001  /* Self Clearing */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define RX_DP_CTRL				0x78
218*4882a593Smuzhiyun #define	RX_DP_CTRL_RX_FFWD			0x80000000  /* R/W */
219*4882a593Smuzhiyun #define	RX_DP_CTRL_FFWD_BUSY			0x80000000  /* RO */
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define RX_FIFO_INF				0x7C
222*4882a593Smuzhiyun #define	 RX_FIFO_INF_RXSUSED			0x00FF0000  /* RO */
223*4882a593Smuzhiyun #define	 RX_FIFO_INF_RXDUSED			0x0000FFFF  /* RO */
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define TX_FIFO_INF				0x80
226*4882a593Smuzhiyun #define	TX_FIFO_INF_TSUSED			0x00FF0000  /* RO */
227*4882a593Smuzhiyun #define	TX_FIFO_INF_TDFREE			0x0000FFFF  /* RO */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define PMT_CTRL				0x84
230*4882a593Smuzhiyun #define	PMT_CTRL_PM_MODE			0x00003000  /* Self Clearing */
231*4882a593Smuzhiyun #define	PMT_CTRL_PHY_RST			0x00000400  /* Self Clearing */
232*4882a593Smuzhiyun #define	PMT_CTRL_WOL_EN				0x00000200  /* R/W */
233*4882a593Smuzhiyun #define	PMT_CTRL_ED_EN				0x00000100  /* R/W */
234*4882a593Smuzhiyun 					/* R/W Not Affected by SW Reset */
235*4882a593Smuzhiyun #define	PMT_CTRL_PME_TYPE			0x00000040
236*4882a593Smuzhiyun #define	PMT_CTRL_WUPS				0x00000030  /* R/WC */
237*4882a593Smuzhiyun #define	PMT_CTRL_WUPS_NOWAKE			0x00000000  /* R/WC */
238*4882a593Smuzhiyun #define	PMT_CTRL_WUPS_ED			0x00000010  /* R/WC */
239*4882a593Smuzhiyun #define	PMT_CTRL_WUPS_WOL			0x00000020  /* R/WC */
240*4882a593Smuzhiyun #define	PMT_CTRL_WUPS_MULTI			0x00000030  /* R/WC */
241*4882a593Smuzhiyun #define	PMT_CTRL_PME_IND			0x00000008  /* R/W */
242*4882a593Smuzhiyun #define	PMT_CTRL_PME_POL			0x00000004  /* R/W */
243*4882a593Smuzhiyun 					/* R/W Not Affected by SW Reset */
244*4882a593Smuzhiyun #define	PMT_CTRL_PME_EN				0x00000002
245*4882a593Smuzhiyun #define	PMT_CTRL_READY				0x00000001  /* RO */
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define GPIO_CFG				0x88
248*4882a593Smuzhiyun #define	GPIO_CFG_LED3_EN			0x40000000  /* R/W */
249*4882a593Smuzhiyun #define	GPIO_CFG_LED2_EN			0x20000000  /* R/W */
250*4882a593Smuzhiyun #define	GPIO_CFG_LED1_EN			0x10000000  /* R/W */
251*4882a593Smuzhiyun #define	GPIO_CFG_GPIO2_INT_POL			0x04000000  /* R/W */
252*4882a593Smuzhiyun #define	GPIO_CFG_GPIO1_INT_POL			0x02000000  /* R/W */
253*4882a593Smuzhiyun #define	GPIO_CFG_GPIO0_INT_POL			0x01000000  /* R/W */
254*4882a593Smuzhiyun #define	GPIO_CFG_EEPR_EN			0x00700000  /* R/W */
255*4882a593Smuzhiyun #define	GPIO_CFG_GPIOBUF2			0x00040000  /* R/W */
256*4882a593Smuzhiyun #define	GPIO_CFG_GPIOBUF1			0x00020000  /* R/W */
257*4882a593Smuzhiyun #define	GPIO_CFG_GPIOBUF0			0x00010000  /* R/W */
258*4882a593Smuzhiyun #define	GPIO_CFG_GPIODIR2			0x00000400  /* R/W */
259*4882a593Smuzhiyun #define	GPIO_CFG_GPIODIR1			0x00000200  /* R/W */
260*4882a593Smuzhiyun #define	GPIO_CFG_GPIODIR0			0x00000100  /* R/W */
261*4882a593Smuzhiyun #define	GPIO_CFG_GPIOD4				0x00000010  /* R/W */
262*4882a593Smuzhiyun #define	GPIO_CFG_GPIOD3				0x00000008  /* R/W */
263*4882a593Smuzhiyun #define	GPIO_CFG_GPIOD2				0x00000004  /* R/W */
264*4882a593Smuzhiyun #define	GPIO_CFG_GPIOD1				0x00000002  /* R/W */
265*4882a593Smuzhiyun #define	GPIO_CFG_GPIOD0				0x00000001  /* R/W */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define GPT_CFG					0x8C
268*4882a593Smuzhiyun #define	GPT_CFG_TIMER_EN			0x20000000  /* R/W */
269*4882a593Smuzhiyun #define	GPT_CFG_GPT_LOAD			0x0000FFFF  /* R/W */
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define GPT_CNT					0x90
272*4882a593Smuzhiyun #define	GPT_CNT_GPT_CNT				0x0000FFFF  /* RO */
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define ENDIAN					0x98
275*4882a593Smuzhiyun #define FREE_RUN				0x9C
276*4882a593Smuzhiyun #define RX_DROP					0xA0
277*4882a593Smuzhiyun #define MAC_CSR_CMD				0xA4
278*4882a593Smuzhiyun #define	 MAC_CSR_CMD_CSR_BUSY			0x80000000  /* Self Clearing */
279*4882a593Smuzhiyun #define	 MAC_CSR_CMD_R_NOT_W			0x40000000  /* R/W */
280*4882a593Smuzhiyun #define	 MAC_CSR_CMD_CSR_ADDR			0x000000FF  /* R/W */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define MAC_CSR_DATA				0xA8
283*4882a593Smuzhiyun #define AFC_CFG					0xAC
284*4882a593Smuzhiyun #define		AFC_CFG_AFC_HI			0x00FF0000  /* R/W */
285*4882a593Smuzhiyun #define		AFC_CFG_AFC_LO			0x0000FF00  /* R/W */
286*4882a593Smuzhiyun #define		AFC_CFG_BACK_DUR		0x000000F0  /* R/W */
287*4882a593Smuzhiyun #define		AFC_CFG_FCMULT			0x00000008  /* R/W */
288*4882a593Smuzhiyun #define		AFC_CFG_FCBRD			0x00000004  /* R/W */
289*4882a593Smuzhiyun #define		AFC_CFG_FCADD			0x00000002  /* R/W */
290*4882a593Smuzhiyun #define		AFC_CFG_FCANY			0x00000001  /* R/W */
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define E2P_CMD					0xB0
293*4882a593Smuzhiyun #define		E2P_CMD_EPC_BUSY		0x80000000  /* Self Clearing */
294*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD			0x70000000  /* R/W */
295*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_READ		0x00000000  /* R/W */
296*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_EWDS		0x10000000  /* R/W */
297*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_EWEN		0x20000000  /* R/W */
298*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_WRITE		0x30000000  /* R/W */
299*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_WRAL		0x40000000  /* R/W */
300*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_ERASE		0x50000000  /* R/W */
301*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_ERAL		0x60000000  /* R/W */
302*4882a593Smuzhiyun #define		E2P_CMD_EPC_CMD_RELOAD		0x70000000  /* R/W */
303*4882a593Smuzhiyun #define		E2P_CMD_EPC_TIMEOUT		0x00000200  /* RO */
304*4882a593Smuzhiyun #define		E2P_CMD_MAC_ADDR_LOADED		0x00000100  /* RO */
305*4882a593Smuzhiyun #define		E2P_CMD_EPC_ADDR		0x000000FF  /* R/W */
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define E2P_DATA				0xB4
308*4882a593Smuzhiyun #define	E2P_DATA_EEPROM_DATA			0x000000FF  /* R/W */
309*4882a593Smuzhiyun /* end of LAN register offsets and bit definitions */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /* MAC Control and Status registers */
312*4882a593Smuzhiyun #define MAC_CR			0x01  /* R/W */
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* MAC_CR - MAC Control Register */
315*4882a593Smuzhiyun #define MAC_CR_RXALL			0x80000000
316*4882a593Smuzhiyun /* TODO: delete this bit? It is not described in the data sheet. */
317*4882a593Smuzhiyun #define MAC_CR_HBDIS			0x10000000
318*4882a593Smuzhiyun #define MAC_CR_RCVOWN			0x00800000
319*4882a593Smuzhiyun #define MAC_CR_LOOPBK			0x00200000
320*4882a593Smuzhiyun #define MAC_CR_FDPX			0x00100000
321*4882a593Smuzhiyun #define MAC_CR_MCPAS			0x00080000
322*4882a593Smuzhiyun #define MAC_CR_PRMS			0x00040000
323*4882a593Smuzhiyun #define MAC_CR_INVFILT			0x00020000
324*4882a593Smuzhiyun #define MAC_CR_PASSBAD			0x00010000
325*4882a593Smuzhiyun #define MAC_CR_HFILT			0x00008000
326*4882a593Smuzhiyun #define MAC_CR_HPFILT			0x00002000
327*4882a593Smuzhiyun #define MAC_CR_LCOLL			0x00001000
328*4882a593Smuzhiyun #define MAC_CR_BCAST			0x00000800
329*4882a593Smuzhiyun #define MAC_CR_DISRTY			0x00000400
330*4882a593Smuzhiyun #define MAC_CR_PADSTR			0x00000100
331*4882a593Smuzhiyun #define MAC_CR_BOLMT_MASK		0x000000C0
332*4882a593Smuzhiyun #define MAC_CR_DFCHK			0x00000020
333*4882a593Smuzhiyun #define MAC_CR_TXEN			0x00000008
334*4882a593Smuzhiyun #define MAC_CR_RXEN			0x00000004
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define ADDRH			0x02	  /* R/W mask 0x0000FFFFUL */
337*4882a593Smuzhiyun #define ADDRL			0x03	  /* R/W mask 0xFFFFFFFFUL */
338*4882a593Smuzhiyun #define HASHH			0x04	  /* R/W */
339*4882a593Smuzhiyun #define HASHL			0x05	  /* R/W */
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define MII_ACC			0x06	  /* R/W */
342*4882a593Smuzhiyun #define MII_ACC_PHY_ADDR		0x0000F800
343*4882a593Smuzhiyun #define MII_ACC_MIIRINDA		0x000007C0
344*4882a593Smuzhiyun #define MII_ACC_MII_WRITE		0x00000002
345*4882a593Smuzhiyun #define MII_ACC_MII_BUSY		0x00000001
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define MII_DATA		0x07	  /* R/W mask 0x0000FFFFUL */
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define FLOW			0x08	  /* R/W */
350*4882a593Smuzhiyun #define FLOW_FCPT			0xFFFF0000
351*4882a593Smuzhiyun #define FLOW_FCPASS			0x00000004
352*4882a593Smuzhiyun #define FLOW_FCEN			0x00000002
353*4882a593Smuzhiyun #define FLOW_FCBSY			0x00000001
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define VLAN1			0x09	  /* R/W mask 0x0000FFFFUL */
356*4882a593Smuzhiyun #define VLAN1_VTI1			0x0000ffff
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #define VLAN2			0x0A	  /* R/W mask 0x0000FFFFUL */
359*4882a593Smuzhiyun #define VLAN2_VTI2			0x0000ffff
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define WUFF			0x0B	  /* WO */
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define WUCSR			0x0C	  /* R/W */
364*4882a593Smuzhiyun #define WUCSR_GUE			0x00000200
365*4882a593Smuzhiyun #define WUCSR_WUFR			0x00000040
366*4882a593Smuzhiyun #define WUCSR_MPR			0x00000020
367*4882a593Smuzhiyun #define WUCSR_WAKE_EN			0x00000004
368*4882a593Smuzhiyun #define WUCSR_MPEN			0x00000002
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /* Chip ID values */
371*4882a593Smuzhiyun #define CHIP_89218	0x218a
372*4882a593Smuzhiyun #define CHIP_9115	0x115
373*4882a593Smuzhiyun #define CHIP_9116	0x116
374*4882a593Smuzhiyun #define CHIP_9117	0x117
375*4882a593Smuzhiyun #define CHIP_9118	0x118
376*4882a593Smuzhiyun #define CHIP_9211	0x9211
377*4882a593Smuzhiyun #define CHIP_9215	0x115a
378*4882a593Smuzhiyun #define CHIP_9216	0x116a
379*4882a593Smuzhiyun #define CHIP_9217	0x117a
380*4882a593Smuzhiyun #define CHIP_9218	0x118a
381*4882a593Smuzhiyun #define CHIP_9220	0x9220
382*4882a593Smuzhiyun #define CHIP_9221	0x9221
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun struct chip_id {
385*4882a593Smuzhiyun 	u16 id;
386*4882a593Smuzhiyun 	char *name;
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static const struct chip_id chip_ids[] =  {
390*4882a593Smuzhiyun 	{ CHIP_89218, "LAN89218" },
391*4882a593Smuzhiyun 	{ CHIP_9115, "LAN9115" },
392*4882a593Smuzhiyun 	{ CHIP_9116, "LAN9116" },
393*4882a593Smuzhiyun 	{ CHIP_9117, "LAN9117" },
394*4882a593Smuzhiyun 	{ CHIP_9118, "LAN9118" },
395*4882a593Smuzhiyun 	{ CHIP_9211, "LAN9211" },
396*4882a593Smuzhiyun 	{ CHIP_9215, "LAN9215" },
397*4882a593Smuzhiyun 	{ CHIP_9216, "LAN9216" },
398*4882a593Smuzhiyun 	{ CHIP_9217, "LAN9217" },
399*4882a593Smuzhiyun 	{ CHIP_9218, "LAN9218" },
400*4882a593Smuzhiyun 	{ CHIP_9220, "LAN9220" },
401*4882a593Smuzhiyun 	{ CHIP_9221, "LAN9221" },
402*4882a593Smuzhiyun 	{ 0, NULL },
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
smc911x_get_mac_csr(struct eth_device * dev,u8 reg)405*4882a593Smuzhiyun static u32 smc911x_get_mac_csr(struct eth_device *dev, u8 reg)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
408*4882a593Smuzhiyun 		;
409*4882a593Smuzhiyun 	smc911x_reg_write(dev, MAC_CSR_CMD,
410*4882a593Smuzhiyun 			MAC_CSR_CMD_CSR_BUSY | MAC_CSR_CMD_R_NOT_W | reg);
411*4882a593Smuzhiyun 	while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
412*4882a593Smuzhiyun 		;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return smc911x_reg_read(dev, MAC_CSR_DATA);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
smc911x_set_mac_csr(struct eth_device * dev,u8 reg,u32 data)417*4882a593Smuzhiyun static void smc911x_set_mac_csr(struct eth_device *dev, u8 reg, u32 data)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
420*4882a593Smuzhiyun 		;
421*4882a593Smuzhiyun 	smc911x_reg_write(dev, MAC_CSR_DATA, data);
422*4882a593Smuzhiyun 	smc911x_reg_write(dev, MAC_CSR_CMD, MAC_CSR_CMD_CSR_BUSY | reg);
423*4882a593Smuzhiyun 	while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
424*4882a593Smuzhiyun 		;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
smc911x_detect_chip(struct eth_device * dev)427*4882a593Smuzhiyun static int smc911x_detect_chip(struct eth_device *dev)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	unsigned long val, i;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	val = smc911x_reg_read(dev, BYTE_TEST);
432*4882a593Smuzhiyun 	if (val == 0xffffffff) {
433*4882a593Smuzhiyun 		/* Special case -- no chip present */
434*4882a593Smuzhiyun 		return -1;
435*4882a593Smuzhiyun 	} else if (val != 0x87654321) {
436*4882a593Smuzhiyun 		printf(DRIVERNAME ": Invalid chip endian 0x%08lx\n", val);
437*4882a593Smuzhiyun 		return -1;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	val = smc911x_reg_read(dev, ID_REV) >> 16;
441*4882a593Smuzhiyun 	for (i = 0; chip_ids[i].id != 0; i++) {
442*4882a593Smuzhiyun 		if (chip_ids[i].id == val) break;
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 	if (!chip_ids[i].id) {
445*4882a593Smuzhiyun 		printf(DRIVERNAME ": Unknown chip ID %04lx\n", val);
446*4882a593Smuzhiyun 		return -1;
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	dev->priv = (void *)&chip_ids[i];
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
smc911x_reset(struct eth_device * dev)454*4882a593Smuzhiyun static void smc911x_reset(struct eth_device *dev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	int timeout;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/*
459*4882a593Smuzhiyun 	 *  Take out of PM setting first
460*4882a593Smuzhiyun 	 *  Device is already wake up if PMT_CTRL_READY bit is set
461*4882a593Smuzhiyun 	 */
462*4882a593Smuzhiyun 	if ((smc911x_reg_read(dev, PMT_CTRL) & PMT_CTRL_READY) == 0) {
463*4882a593Smuzhiyun 		/* Write to the bytetest will take out of powerdown */
464*4882a593Smuzhiyun 		smc911x_reg_write(dev, BYTE_TEST, 0x0);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		timeout = 10;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		while (timeout-- &&
469*4882a593Smuzhiyun 			!(smc911x_reg_read(dev, PMT_CTRL) & PMT_CTRL_READY))
470*4882a593Smuzhiyun 			udelay(10);
471*4882a593Smuzhiyun 		if (timeout < 0) {
472*4882a593Smuzhiyun 			printf(DRIVERNAME
473*4882a593Smuzhiyun 				": timeout waiting for PM restore\n");
474*4882a593Smuzhiyun 			return;
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Disable interrupts */
479*4882a593Smuzhiyun 	smc911x_reg_write(dev, INT_EN, 0);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	smc911x_reg_write(dev, HW_CFG, HW_CFG_SRST);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	timeout = 1000;
484*4882a593Smuzhiyun 	while (timeout-- && smc911x_reg_read(dev, E2P_CMD) & E2P_CMD_EPC_BUSY)
485*4882a593Smuzhiyun 		udelay(10);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (timeout < 0) {
488*4882a593Smuzhiyun 		printf(DRIVERNAME ": reset timeout\n");
489*4882a593Smuzhiyun 		return;
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* Reset the FIFO level and flow control settings */
493*4882a593Smuzhiyun 	smc911x_set_mac_csr(dev, FLOW, FLOW_FCPT | FLOW_FCEN);
494*4882a593Smuzhiyun 	smc911x_reg_write(dev, AFC_CFG, 0x0050287F);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* Set to LED outputs */
497*4882a593Smuzhiyun 	smc911x_reg_write(dev, GPIO_CFG, 0x70070000);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun #endif
501