xref: /OK3568_Linux_fs/u-boot/drivers/net/rtl8139.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * rtl8139.c : U-Boot driver for the RealTek RTL8139
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Masami Komiya (mkomiya@sonare.it)
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Most part is taken from rtl8139.c of etherboot
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* rtl8139.c - etherboot driver for the Realtek 8139 chipset
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun   ported from the linux driver written by Donald Becker
13*4882a593Smuzhiyun   by Rainer Bawidamann (Rainer.Bawidamann@informatik.uni-ulm.de) 1999
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun   This software may be used and distributed according to the terms
16*4882a593Smuzhiyun   of the GNU Public License, incorporated herein by reference.
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun   changes to the original driver:
19*4882a593Smuzhiyun   - removed support for interrupts, switching to polling mode (yuck!)
20*4882a593Smuzhiyun   - removed support for the 8129 chip (external MII)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*********************************************************************/
25*4882a593Smuzhiyun /* Revision History						     */
26*4882a593Smuzhiyun /*********************************************************************/
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun   28 Dec 2002	ken_yap@users.sourceforge.net (Ken Yap)
30*4882a593Smuzhiyun      Put in virt_to_bus calls to allow Etherboot relocation.
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun   06 Apr 2001	ken_yap@users.sourceforge.net (Ken Yap)
33*4882a593Smuzhiyun      Following email from Hyun-Joon Cha, added a disable routine, otherwise
34*4882a593Smuzhiyun      NIC remains live and can crash the kernel later.
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun   4 Feb 2000	espenlaub@informatik.uni-ulm.de (Klaus Espenlaub)
37*4882a593Smuzhiyun      Shuffled things around, removed the leftovers from the 8129 support
38*4882a593Smuzhiyun      that was in the Linux driver and added a bit more 8139 definitions.
39*4882a593Smuzhiyun      Moved the 8K receive buffer to a fixed, available address outside the
40*4882a593Smuzhiyun      0x98000-0x9ffff range.  This is a bit of a hack, but currently the only
41*4882a593Smuzhiyun      way to make room for the Etherboot features that need substantial amounts
42*4882a593Smuzhiyun      of code like the ANSI console support.  Currently the buffer is just below
43*4882a593Smuzhiyun      0x10000, so this even conforms to the tagged boot image specification,
44*4882a593Smuzhiyun      which reserves the ranges 0x00000-0x10000 and 0x98000-0xA0000.  My
45*4882a593Smuzhiyun      interpretation of this "reserved" is that Etherboot may do whatever it
46*4882a593Smuzhiyun      likes, as long as its environment is kept intact (like the BIOS
47*4882a593Smuzhiyun      variables).  Hopefully fixed rtl_poll() once and for all.	The symptoms
48*4882a593Smuzhiyun      were that if Etherboot was left at the boot menu for several minutes, the
49*4882a593Smuzhiyun      first eth_poll failed.  Seems like I am the only person who does this.
50*4882a593Smuzhiyun      First of all I fixed the debugging code and then set out for a long bug
51*4882a593Smuzhiyun      hunting session.  It took me about a week full time work - poking around
52*4882a593Smuzhiyun      various places in the driver, reading Don Becker's and Jeff Garzik's Linux
53*4882a593Smuzhiyun      driver and even the FreeBSD driver (what a piece of crap!) - and
54*4882a593Smuzhiyun      eventually spotted the nasty thing: the transmit routine was acknowledging
55*4882a593Smuzhiyun      each and every interrupt pending, including the RxOverrun and RxFIFIOver
56*4882a593Smuzhiyun      interrupts.  This confused the RTL8139 thoroughly.	 It destroyed the
57*4882a593Smuzhiyun      Rx ring contents by dumping the 2K FIFO contents right where we wanted to
58*4882a593Smuzhiyun      get the next packet.  Oh well, what fun.
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun   18 Jan 2000	mdc@thinguin.org (Marty Connor)
61*4882a593Smuzhiyun      Drastically simplified error handling.  Basically, if any error
62*4882a593Smuzhiyun      in transmission or reception occurs, the card is reset.
63*4882a593Smuzhiyun      Also, pointed all transmit descriptors to the same buffer to
64*4882a593Smuzhiyun      save buffer space.	 This should decrease driver size and avoid
65*4882a593Smuzhiyun      corruption because of exceeding 32K during runtime.
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun   28 Jul 1999	(Matthias Meixner - meixner@rbg.informatik.tu-darmstadt.de)
68*4882a593Smuzhiyun      rtl_poll was quite broken: it used the RxOK interrupt flag instead
69*4882a593Smuzhiyun      of the RxBufferEmpty flag which often resulted in very bad
70*4882a593Smuzhiyun      transmission performace - below 1kBytes/s.
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #include <common.h>
75*4882a593Smuzhiyun #include <malloc.h>
76*4882a593Smuzhiyun #include <net.h>
77*4882a593Smuzhiyun #include <netdev.h>
78*4882a593Smuzhiyun #include <asm/io.h>
79*4882a593Smuzhiyun #include <pci.h>
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define RTL_TIMEOUT	100000
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define ETH_FRAME_LEN		1514
84*4882a593Smuzhiyun #define ETH_ALEN		6
85*4882a593Smuzhiyun #define ETH_ZLEN		60
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* PCI Tuning Parameters
88*4882a593Smuzhiyun    Threshold is bytes transferred to chip before transmission starts. */
89*4882a593Smuzhiyun #define TX_FIFO_THRESH 256	/* In bytes, rounded down to 32 byte units. */
90*4882a593Smuzhiyun #define RX_FIFO_THRESH	4	/* Rx buffer level before first PCI xfer.  */
91*4882a593Smuzhiyun #define RX_DMA_BURST	4	/* Maximum PCI burst, '4' is 256 bytes */
92*4882a593Smuzhiyun #define TX_DMA_BURST	4	/* Calculate as 16<<val. */
93*4882a593Smuzhiyun #define NUM_TX_DESC	4	/* Number of Tx descriptor registers. */
94*4882a593Smuzhiyun #define TX_BUF_SIZE	ETH_FRAME_LEN	/* FCS is added by the chip */
95*4882a593Smuzhiyun #define RX_BUF_LEN_IDX 0	/* 0, 1, 2 is allowed - 8,16,32K rx buffer */
96*4882a593Smuzhiyun #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define DEBUG_TX	0	/* set to 1 to enable debug code */
99*4882a593Smuzhiyun #define DEBUG_RX	0	/* set to 1 to enable debug code */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define bus_to_phys(a)	pci_mem_to_phys((pci_dev_t)dev->priv, a)
102*4882a593Smuzhiyun #define phys_to_bus(a)	pci_phys_to_mem((pci_dev_t)dev->priv, a)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Symbolic offsets to registers. */
105*4882a593Smuzhiyun enum RTL8139_registers {
106*4882a593Smuzhiyun 	MAC0=0,			/* Ethernet hardware address. */
107*4882a593Smuzhiyun 	MAR0=8,			/* Multicast filter. */
108*4882a593Smuzhiyun 	TxStatus0=0x10,		/* Transmit status (four 32bit registers). */
109*4882a593Smuzhiyun 	TxAddr0=0x20,		/* Tx descriptors (also four 32bit). */
110*4882a593Smuzhiyun 	RxBuf=0x30, RxEarlyCnt=0x34, RxEarlyStatus=0x36,
111*4882a593Smuzhiyun 	ChipCmd=0x37, RxBufPtr=0x38, RxBufAddr=0x3A,
112*4882a593Smuzhiyun 	IntrMask=0x3C, IntrStatus=0x3E,
113*4882a593Smuzhiyun 	TxConfig=0x40, RxConfig=0x44,
114*4882a593Smuzhiyun 	Timer=0x48,		/* general-purpose counter. */
115*4882a593Smuzhiyun 	RxMissed=0x4C,		/* 24 bits valid, write clears. */
116*4882a593Smuzhiyun 	Cfg9346=0x50, Config0=0x51, Config1=0x52,
117*4882a593Smuzhiyun 	TimerIntrReg=0x54,	/* intr if gp counter reaches this value */
118*4882a593Smuzhiyun 	MediaStatus=0x58,
119*4882a593Smuzhiyun 	Config3=0x59,
120*4882a593Smuzhiyun 	MultiIntr=0x5C,
121*4882a593Smuzhiyun 	RevisionID=0x5E,	/* revision of the RTL8139 chip */
122*4882a593Smuzhiyun 	TxSummary=0x60,
123*4882a593Smuzhiyun 	MII_BMCR=0x62, MII_BMSR=0x64, NWayAdvert=0x66, NWayLPAR=0x68,
124*4882a593Smuzhiyun 	NWayExpansion=0x6A,
125*4882a593Smuzhiyun 	DisconnectCnt=0x6C, FalseCarrierCnt=0x6E,
126*4882a593Smuzhiyun 	NWayTestReg=0x70,
127*4882a593Smuzhiyun 	RxCnt=0x72,		/* packet received counter */
128*4882a593Smuzhiyun 	CSCR=0x74,		/* chip status and configuration register */
129*4882a593Smuzhiyun 	PhyParm1=0x78,TwisterParm=0x7c,PhyParm2=0x80,	/* undocumented */
130*4882a593Smuzhiyun 	/* from 0x84 onwards are a number of power management/wakeup frame
131*4882a593Smuzhiyun 	 * definitions we will probably never need to know about.  */
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun enum ChipCmdBits {
135*4882a593Smuzhiyun 	CmdReset=0x10, CmdRxEnb=0x08, CmdTxEnb=0x04, RxBufEmpty=0x01, };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* Interrupt register bits, using my own meaningful names. */
138*4882a593Smuzhiyun enum IntrStatusBits {
139*4882a593Smuzhiyun 	PCIErr=0x8000, PCSTimeout=0x4000, CableLenChange= 0x2000,
140*4882a593Smuzhiyun 	RxFIFOOver=0x40, RxUnderrun=0x20, RxOverflow=0x10,
141*4882a593Smuzhiyun 	TxErr=0x08, TxOK=0x04, RxErr=0x02, RxOK=0x01,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun enum TxStatusBits {
144*4882a593Smuzhiyun 	TxHostOwns=0x2000, TxUnderrun=0x4000, TxStatOK=0x8000,
145*4882a593Smuzhiyun 	TxOutOfWindow=0x20000000, TxAborted=0x40000000,
146*4882a593Smuzhiyun 	TxCarrierLost=0x80000000,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun enum RxStatusBits {
149*4882a593Smuzhiyun 	RxMulticast=0x8000, RxPhysical=0x4000, RxBroadcast=0x2000,
150*4882a593Smuzhiyun 	RxBadSymbol=0x0020, RxRunt=0x0010, RxTooLong=0x0008, RxCRCErr=0x0004,
151*4882a593Smuzhiyun 	RxBadAlign=0x0002, RxStatusOK=0x0001,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun enum MediaStatusBits {
155*4882a593Smuzhiyun 	MSRTxFlowEnable=0x80, MSRRxFlowEnable=0x40, MSRSpeed10=0x08,
156*4882a593Smuzhiyun 	MSRLinkFail=0x04, MSRRxPauseFlag=0x02, MSRTxPauseFlag=0x01,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun enum MIIBMCRBits {
160*4882a593Smuzhiyun 	BMCRReset=0x8000, BMCRSpeed100=0x2000, BMCRNWayEnable=0x1000,
161*4882a593Smuzhiyun 	BMCRRestartNWay=0x0200, BMCRDuplex=0x0100,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun enum CSCRBits {
165*4882a593Smuzhiyun 	CSCR_LinkOKBit=0x0400, CSCR_LinkChangeBit=0x0800,
166*4882a593Smuzhiyun 	CSCR_LinkStatusBits=0x0f000, CSCR_LinkDownOffCmd=0x003c0,
167*4882a593Smuzhiyun 	CSCR_LinkDownCmd=0x0f3c0,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* Bits in RxConfig. */
171*4882a593Smuzhiyun enum rx_mode_bits {
172*4882a593Smuzhiyun 	RxCfgWrap=0x80,
173*4882a593Smuzhiyun 	AcceptErr=0x20, AcceptRunt=0x10, AcceptBroadcast=0x08,
174*4882a593Smuzhiyun 	AcceptMulticast=0x04, AcceptMyPhys=0x02, AcceptAllPhys=0x01,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static int ioaddr;
178*4882a593Smuzhiyun static unsigned int cur_rx,cur_tx;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* The RTL8139 can only transmit from a contiguous, aligned memory block.  */
181*4882a593Smuzhiyun static unsigned char tx_buffer[TX_BUF_SIZE] __attribute__((aligned(4)));
182*4882a593Smuzhiyun static unsigned char rx_ring[RX_BUF_LEN+16] __attribute__((aligned(4)));
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static int rtl8139_probe(struct eth_device *dev, bd_t *bis);
185*4882a593Smuzhiyun static int read_eeprom(int location, int addr_len);
186*4882a593Smuzhiyun static void rtl_reset(struct eth_device *dev);
187*4882a593Smuzhiyun static int rtl_transmit(struct eth_device *dev, void *packet, int length);
188*4882a593Smuzhiyun static int rtl_poll(struct eth_device *dev);
189*4882a593Smuzhiyun static void rtl_disable(struct eth_device *dev);
190*4882a593Smuzhiyun #ifdef CONFIG_MCAST_TFTP/*  This driver already accepts all b/mcast */
rtl_bcast_addr(struct eth_device * dev,const u8 * bcast_mac,u8 set)191*4882a593Smuzhiyun static int rtl_bcast_addr(struct eth_device *dev, const u8 *bcast_mac, u8 set)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	return (0);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun #endif
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct pci_device_id supported[] = {
198*4882a593Smuzhiyun        {PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139},
199*4882a593Smuzhiyun        {PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_8139},
200*4882a593Smuzhiyun        {}
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
rtl8139_initialize(bd_t * bis)203*4882a593Smuzhiyun int rtl8139_initialize(bd_t *bis)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	pci_dev_t devno;
206*4882a593Smuzhiyun 	int card_number = 0;
207*4882a593Smuzhiyun 	struct eth_device *dev;
208*4882a593Smuzhiyun 	u32 iobase;
209*4882a593Smuzhiyun 	int idx=0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	while(1){
212*4882a593Smuzhiyun 		/* Find RTL8139 */
213*4882a593Smuzhiyun 		if ((devno = pci_find_devices(supported, idx++)) < 0)
214*4882a593Smuzhiyun 			break;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
217*4882a593Smuzhiyun 		iobase &= ~0xf;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		debug ("rtl8139: REALTEK RTL8139 @0x%x\n", iobase);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		dev = (struct eth_device *)malloc(sizeof *dev);
222*4882a593Smuzhiyun 		if (!dev) {
223*4882a593Smuzhiyun 			printf("Can not allocate memory of rtl8139\n");
224*4882a593Smuzhiyun 			break;
225*4882a593Smuzhiyun 		}
226*4882a593Smuzhiyun 		memset(dev, 0, sizeof(*dev));
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		sprintf (dev->name, "RTL8139#%d", card_number);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		dev->priv = (void *) devno;
231*4882a593Smuzhiyun 		dev->iobase = (int)bus_to_phys(iobase);
232*4882a593Smuzhiyun 		dev->init = rtl8139_probe;
233*4882a593Smuzhiyun 		dev->halt = rtl_disable;
234*4882a593Smuzhiyun 		dev->send = rtl_transmit;
235*4882a593Smuzhiyun 		dev->recv = rtl_poll;
236*4882a593Smuzhiyun #ifdef CONFIG_MCAST_TFTP
237*4882a593Smuzhiyun 		dev->mcast = rtl_bcast_addr;
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		eth_register (dev);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		card_number++;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		pci_write_config_byte (devno, PCI_LATENCY_TIMER, 0x20);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		udelay (10 * 1000);
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return card_number;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
rtl8139_probe(struct eth_device * dev,bd_t * bis)252*4882a593Smuzhiyun static int rtl8139_probe(struct eth_device *dev, bd_t *bis)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	int i;
255*4882a593Smuzhiyun 	int addr_len;
256*4882a593Smuzhiyun 	unsigned short *ap = (unsigned short *)dev->enetaddr;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	ioaddr = dev->iobase;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* Bring the chip out of low-power mode. */
261*4882a593Smuzhiyun 	outb(0x00, ioaddr + Config1);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	addr_len = read_eeprom(0,8) == 0x8129 ? 8 : 6;
264*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
265*4882a593Smuzhiyun 		*ap++ = le16_to_cpu (read_eeprom(i + 7, addr_len));
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	rtl_reset(dev);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (inb(ioaddr + MediaStatus) & MSRLinkFail) {
270*4882a593Smuzhiyun 		printf("Cable not connected or other link failure\n");
271*4882a593Smuzhiyun 		return -1 ;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* Serial EEPROM section. */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /*  EEPROM_Ctrl bits. */
280*4882a593Smuzhiyun #define EE_SHIFT_CLK	0x04	/* EEPROM shift clock. */
281*4882a593Smuzhiyun #define EE_CS		0x08	/* EEPROM chip select. */
282*4882a593Smuzhiyun #define EE_DATA_WRITE	0x02	/* EEPROM chip data in. */
283*4882a593Smuzhiyun #define EE_WRITE_0	0x00
284*4882a593Smuzhiyun #define EE_WRITE_1	0x02
285*4882a593Smuzhiyun #define EE_DATA_READ	0x01	/* EEPROM chip data out. */
286*4882a593Smuzhiyun #define EE_ENB		(0x80 | EE_CS)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun 	Delay between EEPROM clock transitions.
290*4882a593Smuzhiyun 	No extra delay is needed with 33MHz PCI, but 66MHz may change this.
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define eeprom_delay()	inl(ee_addr)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* The EEPROM commands include the alway-set leading bit. */
296*4882a593Smuzhiyun #define EE_WRITE_CMD	(5)
297*4882a593Smuzhiyun #define EE_READ_CMD	(6)
298*4882a593Smuzhiyun #define EE_ERASE_CMD	(7)
299*4882a593Smuzhiyun 
read_eeprom(int location,int addr_len)300*4882a593Smuzhiyun static int read_eeprom(int location, int addr_len)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	int i;
303*4882a593Smuzhiyun 	unsigned int retval = 0;
304*4882a593Smuzhiyun 	long ee_addr = ioaddr + Cfg9346;
305*4882a593Smuzhiyun 	int read_cmd = location | (EE_READ_CMD << addr_len);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	outb(EE_ENB & ~EE_CS, ee_addr);
308*4882a593Smuzhiyun 	outb(EE_ENB, ee_addr);
309*4882a593Smuzhiyun 	eeprom_delay();
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Shift the read command bits out. */
312*4882a593Smuzhiyun 	for (i = 4 + addr_len; i >= 0; i--) {
313*4882a593Smuzhiyun 		int dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
314*4882a593Smuzhiyun 		outb(EE_ENB | dataval, ee_addr);
315*4882a593Smuzhiyun 		eeprom_delay();
316*4882a593Smuzhiyun 		outb(EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
317*4882a593Smuzhiyun 		eeprom_delay();
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 	outb(EE_ENB, ee_addr);
320*4882a593Smuzhiyun 	eeprom_delay();
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	for (i = 16; i > 0; i--) {
323*4882a593Smuzhiyun 		outb(EE_ENB | EE_SHIFT_CLK, ee_addr);
324*4882a593Smuzhiyun 		eeprom_delay();
325*4882a593Smuzhiyun 		retval = (retval << 1) | ((inb(ee_addr) & EE_DATA_READ) ? 1 : 0);
326*4882a593Smuzhiyun 		outb(EE_ENB, ee_addr);
327*4882a593Smuzhiyun 		eeprom_delay();
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Terminate the EEPROM access. */
331*4882a593Smuzhiyun 	outb(~EE_CS, ee_addr);
332*4882a593Smuzhiyun 	eeprom_delay();
333*4882a593Smuzhiyun 	return retval;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const unsigned int rtl8139_rx_config =
337*4882a593Smuzhiyun 	(RX_BUF_LEN_IDX << 11) |
338*4882a593Smuzhiyun 	(RX_FIFO_THRESH << 13) |
339*4882a593Smuzhiyun 	(RX_DMA_BURST << 8);
340*4882a593Smuzhiyun 
set_rx_mode(struct eth_device * dev)341*4882a593Smuzhiyun static void set_rx_mode(struct eth_device *dev) {
342*4882a593Smuzhiyun 	unsigned int mc_filter[2];
343*4882a593Smuzhiyun 	int rx_mode;
344*4882a593Smuzhiyun 	/* !IFF_PROMISC */
345*4882a593Smuzhiyun 	rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
346*4882a593Smuzhiyun 	mc_filter[1] = mc_filter[0] = 0xffffffff;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	outl(rtl8139_rx_config | rx_mode, ioaddr + RxConfig);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	outl(mc_filter[0], ioaddr + MAR0 + 0);
351*4882a593Smuzhiyun 	outl(mc_filter[1], ioaddr + MAR0 + 4);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
rtl_reset(struct eth_device * dev)354*4882a593Smuzhiyun static void rtl_reset(struct eth_device *dev)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	int i;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	outb(CmdReset, ioaddr + ChipCmd);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	cur_rx = 0;
361*4882a593Smuzhiyun 	cur_tx = 0;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* Give the chip 10ms to finish the reset. */
364*4882a593Smuzhiyun 	for (i=0; i<100; ++i){
365*4882a593Smuzhiyun 		if ((inb(ioaddr + ChipCmd) & CmdReset) == 0) break;
366*4882a593Smuzhiyun 		udelay (100); /* wait 100us */
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	for (i = 0; i < ETH_ALEN; i++)
371*4882a593Smuzhiyun 		outb(dev->enetaddr[i], ioaddr + MAC0 + i);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Must enable Tx/Rx before setting transfer thresholds! */
374*4882a593Smuzhiyun 	outb(CmdRxEnb | CmdTxEnb, ioaddr + ChipCmd);
375*4882a593Smuzhiyun 	outl((RX_FIFO_THRESH<<13) | (RX_BUF_LEN_IDX<<11) | (RX_DMA_BURST<<8),
376*4882a593Smuzhiyun 		ioaddr + RxConfig);		/* accept no frames yet!  */
377*4882a593Smuzhiyun 	outl((TX_DMA_BURST<<8)|0x03000000, ioaddr + TxConfig);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* The Linux driver changes Config1 here to use a different LED pattern
380*4882a593Smuzhiyun 	 * for half duplex or full/autodetect duplex (for full/autodetect, the
381*4882a593Smuzhiyun 	 * outputs are TX/RX, Link10/100, FULL, while for half duplex it uses
382*4882a593Smuzhiyun 	 * TX/RX, Link100, Link10).  This is messy, because it doesn't match
383*4882a593Smuzhiyun 	 * the inscription on the mounting bracket.  It should not be changed
384*4882a593Smuzhiyun 	 * from the configuration EEPROM default, because the card manufacturer
385*4882a593Smuzhiyun 	 * should have set that to match the card.  */
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	debug_cond(DEBUG_RX,
388*4882a593Smuzhiyun 		"rx ring address is %lX\n",(unsigned long)rx_ring);
389*4882a593Smuzhiyun 	flush_cache((unsigned long)rx_ring, RX_BUF_LEN);
390*4882a593Smuzhiyun 	outl(phys_to_bus((int)rx_ring), ioaddr + RxBuf);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* If we add multicast support, the MAR0 register would have to be
393*4882a593Smuzhiyun 	 * initialized to 0xffffffffffffffff (two 32 bit accesses).  Etherboot
394*4882a593Smuzhiyun 	 * only needs broadcast (for ARP/RARP/BOOTP/DHCP) and unicast.	*/
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	outb(CmdRxEnb | CmdTxEnb, ioaddr + ChipCmd);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	outl(rtl8139_rx_config, ioaddr + RxConfig);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* Start the chip's Tx and Rx process. */
401*4882a593Smuzhiyun 	outl(0, ioaddr + RxMissed);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* set_rx_mode */
404*4882a593Smuzhiyun 	set_rx_mode(dev);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* Disable all known interrupts by setting the interrupt mask. */
407*4882a593Smuzhiyun 	outw(0, ioaddr + IntrMask);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
rtl_transmit(struct eth_device * dev,void * packet,int length)410*4882a593Smuzhiyun static int rtl_transmit(struct eth_device *dev, void *packet, int length)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	unsigned int status;
413*4882a593Smuzhiyun 	unsigned long txstatus;
414*4882a593Smuzhiyun 	unsigned int len = length;
415*4882a593Smuzhiyun 	int i = 0;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	ioaddr = dev->iobase;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	memcpy((char *)tx_buffer, (char *)packet, (int)length);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	debug_cond(DEBUG_TX, "sending %d bytes\n", len);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Note: RTL8139 doesn't auto-pad, send minimum payload (another 4
424*4882a593Smuzhiyun 	 * bytes are sent automatically for the FCS, totalling to 64 bytes). */
425*4882a593Smuzhiyun 	while (len < ETH_ZLEN) {
426*4882a593Smuzhiyun 		tx_buffer[len++] = '\0';
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	flush_cache((unsigned long)tx_buffer, length);
430*4882a593Smuzhiyun 	outl(phys_to_bus((int)tx_buffer), ioaddr + TxAddr0 + cur_tx*4);
431*4882a593Smuzhiyun 	outl(((TX_FIFO_THRESH<<11) & 0x003f0000) | len,
432*4882a593Smuzhiyun 		ioaddr + TxStatus0 + cur_tx*4);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	do {
435*4882a593Smuzhiyun 		status = inw(ioaddr + IntrStatus);
436*4882a593Smuzhiyun 		/* Only acknlowledge interrupt sources we can properly handle
437*4882a593Smuzhiyun 		 * here - the RxOverflow/RxFIFOOver MUST be handled in the
438*4882a593Smuzhiyun 		 * rtl_poll() function.	 */
439*4882a593Smuzhiyun 		outw(status & (TxOK | TxErr | PCIErr), ioaddr + IntrStatus);
440*4882a593Smuzhiyun 		if ((status & (TxOK | TxErr | PCIErr)) != 0) break;
441*4882a593Smuzhiyun 		udelay(10);
442*4882a593Smuzhiyun 	} while (i++ < RTL_TIMEOUT);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	txstatus = inl(ioaddr + TxStatus0 + cur_tx*4);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (status & TxOK) {
447*4882a593Smuzhiyun 		cur_tx = (cur_tx + 1) % NUM_TX_DESC;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 		debug_cond(DEBUG_TX,
450*4882a593Smuzhiyun 			"tx done, status %hX txstatus %lX\n",
451*4882a593Smuzhiyun 			status, txstatus);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		return length;
454*4882a593Smuzhiyun 	} else {
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 		debug_cond(DEBUG_TX,
457*4882a593Smuzhiyun 			"tx timeout/error (%d usecs), status %hX txstatus %lX\n",
458*4882a593Smuzhiyun 			10*i, status, txstatus);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 		rtl_reset(dev);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 		return 0;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
rtl_poll(struct eth_device * dev)466*4882a593Smuzhiyun static int rtl_poll(struct eth_device *dev)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	unsigned int status;
469*4882a593Smuzhiyun 	unsigned int ring_offs;
470*4882a593Smuzhiyun 	unsigned int rx_size, rx_status;
471*4882a593Smuzhiyun 	int length=0;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	ioaddr = dev->iobase;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (inb(ioaddr + ChipCmd) & RxBufEmpty) {
476*4882a593Smuzhiyun 		return 0;
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	status = inw(ioaddr + IntrStatus);
480*4882a593Smuzhiyun 	/* See below for the rest of the interrupt acknowledges.  */
481*4882a593Smuzhiyun 	outw(status & ~(RxFIFOOver | RxOverflow | RxOK), ioaddr + IntrStatus);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	debug_cond(DEBUG_RX, "rtl_poll: int %hX ", status);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	ring_offs = cur_rx % RX_BUF_LEN;
486*4882a593Smuzhiyun 	/* ring_offs is guaranteed being 4-byte aligned */
487*4882a593Smuzhiyun 	rx_status = le32_to_cpu(*(unsigned int *)(rx_ring + ring_offs));
488*4882a593Smuzhiyun 	rx_size = rx_status >> 16;
489*4882a593Smuzhiyun 	rx_status &= 0xffff;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if ((rx_status & (RxBadSymbol|RxRunt|RxTooLong|RxCRCErr|RxBadAlign)) ||
492*4882a593Smuzhiyun 	    (rx_size < ETH_ZLEN) || (rx_size > ETH_FRAME_LEN + 4)) {
493*4882a593Smuzhiyun 		printf("rx error %hX\n", rx_status);
494*4882a593Smuzhiyun 		rtl_reset(dev); /* this clears all interrupts still pending */
495*4882a593Smuzhiyun 		return 0;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* Received a good packet */
499*4882a593Smuzhiyun 	length = rx_size - 4;	/* no one cares about the FCS */
500*4882a593Smuzhiyun 	if (ring_offs+4+rx_size-4 > RX_BUF_LEN) {
501*4882a593Smuzhiyun 		int semi_count = RX_BUF_LEN - ring_offs - 4;
502*4882a593Smuzhiyun 		unsigned char rxdata[RX_BUF_LEN];
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		memcpy(rxdata, rx_ring + ring_offs + 4, semi_count);
505*4882a593Smuzhiyun 		memcpy(&(rxdata[semi_count]), rx_ring, rx_size-4-semi_count);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 		net_process_received_packet(rxdata, length);
508*4882a593Smuzhiyun 		debug_cond(DEBUG_RX, "rx packet %d+%d bytes",
509*4882a593Smuzhiyun 			semi_count, rx_size-4-semi_count);
510*4882a593Smuzhiyun 	} else {
511*4882a593Smuzhiyun 		net_process_received_packet(rx_ring + ring_offs + 4, length);
512*4882a593Smuzhiyun 		debug_cond(DEBUG_RX, "rx packet %d bytes", rx_size-4);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	flush_cache((unsigned long)rx_ring, RX_BUF_LEN);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	cur_rx = (cur_rx + rx_size + 4 + 3) & ~3;
517*4882a593Smuzhiyun 	outw(cur_rx - 16, ioaddr + RxBufPtr);
518*4882a593Smuzhiyun 	/* See RTL8139 Programming Guide V0.1 for the official handling of
519*4882a593Smuzhiyun 	 * Rx overflow situations.  The document itself contains basically no
520*4882a593Smuzhiyun 	 * usable information, except for a few exception handling rules.  */
521*4882a593Smuzhiyun 	outw(status & (RxFIFOOver | RxOverflow | RxOK), ioaddr + IntrStatus);
522*4882a593Smuzhiyun 	return length;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
rtl_disable(struct eth_device * dev)525*4882a593Smuzhiyun static void rtl_disable(struct eth_device *dev)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	int i;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	ioaddr = dev->iobase;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* reset the chip */
532*4882a593Smuzhiyun 	outb(CmdReset, ioaddr + ChipCmd);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* Give the chip 10ms to finish the reset. */
535*4882a593Smuzhiyun 	for (i=0; i<100; ++i){
536*4882a593Smuzhiyun 		if ((inb(ioaddr + ChipCmd) & CmdReset) == 0) break;
537*4882a593Smuzhiyun 		udelay (100); /* wait 100us */
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun }
540