xref: /OK3568_Linux_fs/u-boot/drivers/net/phy/marvell.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Marvell PHY drivers
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2010-2011 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun  * author Andy Fleming
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <config.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <phy.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define PHY_AUTONEGOTIATE_TIMEOUT 5000
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define MII_MARVELL_PHY_PAGE		22
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* 88E1011 PHY Status Register */
19*4882a593Smuzhiyun #define MIIM_88E1xxx_PHY_STATUS		0x11
20*4882a593Smuzhiyun #define MIIM_88E1xxx_PHYSTAT_SPEED	0xc000
21*4882a593Smuzhiyun #define MIIM_88E1xxx_PHYSTAT_GBIT	0x8000
22*4882a593Smuzhiyun #define MIIM_88E1xxx_PHYSTAT_100	0x4000
23*4882a593Smuzhiyun #define MIIM_88E1xxx_PHYSTAT_DUPLEX	0x2000
24*4882a593Smuzhiyun #define MIIM_88E1xxx_PHYSTAT_SPDDONE	0x0800
25*4882a593Smuzhiyun #define MIIM_88E1xxx_PHYSTAT_LINK	0x0400
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MIIM_88E1xxx_PHY_SCR		0x10
28*4882a593Smuzhiyun #define MIIM_88E1xxx_PHY_MDI_X_AUTO	0x0060
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* 88E1111 PHY LED Control Register */
31*4882a593Smuzhiyun #define MIIM_88E1111_PHY_LED_CONTROL	24
32*4882a593Smuzhiyun #define MIIM_88E1111_PHY_LED_DIRECT	0x4100
33*4882a593Smuzhiyun #define MIIM_88E1111_PHY_LED_COMBINE	0x411C
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* 88E1111 Extended PHY Specific Control Register */
36*4882a593Smuzhiyun #define MIIM_88E1111_PHY_EXT_CR		0x14
37*4882a593Smuzhiyun #define MIIM_88E1111_RX_DELAY		0x80
38*4882a593Smuzhiyun #define MIIM_88E1111_TX_DELAY		0x2
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* 88E1111 Extended PHY Specific Status Register */
41*4882a593Smuzhiyun #define MIIM_88E1111_PHY_EXT_SR		0x1b
42*4882a593Smuzhiyun #define MIIM_88E1111_HWCFG_MODE_MASK		0xf
43*4882a593Smuzhiyun #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII	0xb
44*4882a593Smuzhiyun #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII	0x3
45*4882a593Smuzhiyun #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK	0x4
46*4882a593Smuzhiyun #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI	0x9
47*4882a593Smuzhiyun #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO	0x8000
48*4882a593Smuzhiyun #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES	0x2000
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define MIIM_88E1111_COPPER		0
51*4882a593Smuzhiyun #define MIIM_88E1111_FIBER		1
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* 88E1118 PHY defines */
54*4882a593Smuzhiyun #define MIIM_88E1118_PHY_PAGE		22
55*4882a593Smuzhiyun #define MIIM_88E1118_PHY_LED_PAGE	3
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* 88E1121 PHY LED Control Register */
58*4882a593Smuzhiyun #define MIIM_88E1121_PHY_LED_CTRL	16
59*4882a593Smuzhiyun #define MIIM_88E1121_PHY_LED_PAGE	3
60*4882a593Smuzhiyun #define MIIM_88E1121_PHY_LED_DEF	0x0030
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* 88E1121 PHY IRQ Enable/Status Register */
63*4882a593Smuzhiyun #define MIIM_88E1121_PHY_IRQ_EN		18
64*4882a593Smuzhiyun #define MIIM_88E1121_PHY_IRQ_STATUS	19
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define MIIM_88E1121_PHY_PAGE		22
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* 88E1145 Extended PHY Specific Control Register */
69*4882a593Smuzhiyun #define MIIM_88E1145_PHY_EXT_CR 20
70*4882a593Smuzhiyun #define MIIM_M88E1145_RGMII_RX_DELAY	0x0080
71*4882a593Smuzhiyun #define MIIM_M88E1145_RGMII_TX_DELAY	0x0002
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MIIM_88E1145_PHY_LED_CONTROL	24
74*4882a593Smuzhiyun #define MIIM_88E1145_PHY_LED_DIRECT	0x4100
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define MIIM_88E1145_PHY_PAGE	29
77*4882a593Smuzhiyun #define MIIM_88E1145_PHY_CAL_OV 30
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define MIIM_88E1149_PHY_PAGE	29
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* 88E1310 PHY defines */
82*4882a593Smuzhiyun #define MIIM_88E1310_PHY_LED_CTRL	16
83*4882a593Smuzhiyun #define MIIM_88E1310_PHY_IRQ_EN		18
84*4882a593Smuzhiyun #define MIIM_88E1310_PHY_RGMII_CTRL	21
85*4882a593Smuzhiyun #define MIIM_88E1310_PHY_PAGE		22
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* 88E151x PHY defines */
88*4882a593Smuzhiyun /* Page 2 registers */
89*4882a593Smuzhiyun #define MIIM_88E151x_PHY_MSCR		21
90*4882a593Smuzhiyun #define MIIM_88E151x_RGMII_RX_DELAY	BIT(5)
91*4882a593Smuzhiyun #define MIIM_88E151x_RGMII_TX_DELAY	BIT(4)
92*4882a593Smuzhiyun #define MIIM_88E151x_RGMII_RXTX_DELAY	(BIT(5) | BIT(4))
93*4882a593Smuzhiyun /* Page 3 registers */
94*4882a593Smuzhiyun #define MIIM_88E151x_LED_FUNC_CTRL	16
95*4882a593Smuzhiyun #define MIIM_88E151x_LED_FLD_SZ		4
96*4882a593Smuzhiyun #define MIIM_88E151x_LED0_OFFS		(0 * MIIM_88E151x_LED_FLD_SZ)
97*4882a593Smuzhiyun #define MIIM_88E151x_LED1_OFFS		(1 * MIIM_88E151x_LED_FLD_SZ)
98*4882a593Smuzhiyun #define MIIM_88E151x_LED0_ACT		3
99*4882a593Smuzhiyun #define MIIM_88E151x_LED1_100_1000_LINK	6
100*4882a593Smuzhiyun #define MIIM_88E151x_LED_TIMER_CTRL	18
101*4882a593Smuzhiyun #define MIIM_88E151x_INT_EN_OFFS	7
102*4882a593Smuzhiyun /* Page 18 registers */
103*4882a593Smuzhiyun #define MIIM_88E151x_GENERAL_CTRL	20
104*4882a593Smuzhiyun #define MIIM_88E151x_MODE_SGMII		1
105*4882a593Smuzhiyun #define MIIM_88E151x_RESET_OFFS		15
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* Marvell 88E1011S */
m88e1011s_config(struct phy_device * phydev)108*4882a593Smuzhiyun static int m88e1011s_config(struct phy_device *phydev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	/* Reset and configure the PHY */
111*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
114*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
115*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
116*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
117*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	genphy_config_aneg(phydev);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* Parse the 88E1011's status register for speed and duplex
127*4882a593Smuzhiyun  * information
128*4882a593Smuzhiyun  */
m88e1xxx_parse_status(struct phy_device * phydev)129*4882a593Smuzhiyun static int m88e1xxx_parse_status(struct phy_device *phydev)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	unsigned int speed;
132*4882a593Smuzhiyun 	unsigned int mii_reg;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
137*4882a593Smuzhiyun 		!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
138*4882a593Smuzhiyun 		int i = 0;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		puts("Waiting for PHY realtime link");
141*4882a593Smuzhiyun 		while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
142*4882a593Smuzhiyun 			/* Timeout reached ? */
143*4882a593Smuzhiyun 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
144*4882a593Smuzhiyun 				puts(" TIMEOUT !\n");
145*4882a593Smuzhiyun 				phydev->link = 0;
146*4882a593Smuzhiyun 				return -ETIMEDOUT;
147*4882a593Smuzhiyun 			}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 			if ((i++ % 1000) == 0)
150*4882a593Smuzhiyun 				putc('.');
151*4882a593Smuzhiyun 			udelay(1000);
152*4882a593Smuzhiyun 			mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
153*4882a593Smuzhiyun 					MIIM_88E1xxx_PHY_STATUS);
154*4882a593Smuzhiyun 		}
155*4882a593Smuzhiyun 		puts(" done\n");
156*4882a593Smuzhiyun 		udelay(500000);	/* another 500 ms (results in faster booting) */
157*4882a593Smuzhiyun 	} else {
158*4882a593Smuzhiyun 		if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
159*4882a593Smuzhiyun 			phydev->link = 1;
160*4882a593Smuzhiyun 		else
161*4882a593Smuzhiyun 			phydev->link = 0;
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
165*4882a593Smuzhiyun 		phydev->duplex = DUPLEX_FULL;
166*4882a593Smuzhiyun 	else
167*4882a593Smuzhiyun 		phydev->duplex = DUPLEX_HALF;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	switch (speed) {
172*4882a593Smuzhiyun 	case MIIM_88E1xxx_PHYSTAT_GBIT:
173*4882a593Smuzhiyun 		phydev->speed = SPEED_1000;
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	case MIIM_88E1xxx_PHYSTAT_100:
176*4882a593Smuzhiyun 		phydev->speed = SPEED_100;
177*4882a593Smuzhiyun 		break;
178*4882a593Smuzhiyun 	default:
179*4882a593Smuzhiyun 		phydev->speed = SPEED_10;
180*4882a593Smuzhiyun 		break;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
m88e1011s_startup(struct phy_device * phydev)186*4882a593Smuzhiyun static int m88e1011s_startup(struct phy_device *phydev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	int ret;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	ret = genphy_update_link(phydev);
191*4882a593Smuzhiyun 	if (ret)
192*4882a593Smuzhiyun 		return ret;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return m88e1xxx_parse_status(phydev);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* Marvell 88E1111S */
m88e1111s_config(struct phy_device * phydev)198*4882a593Smuzhiyun static int m88e1111s_config(struct phy_device *phydev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	int reg;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (phy_interface_is_rgmii(phydev)) {
203*4882a593Smuzhiyun 		reg = phy_read(phydev,
204*4882a593Smuzhiyun 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
205*4882a593Smuzhiyun 		if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
206*4882a593Smuzhiyun 			(phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
207*4882a593Smuzhiyun 			reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
208*4882a593Smuzhiyun 		} else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
209*4882a593Smuzhiyun 			reg &= ~MIIM_88E1111_TX_DELAY;
210*4882a593Smuzhiyun 			reg |= MIIM_88E1111_RX_DELAY;
211*4882a593Smuzhiyun 		} else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
212*4882a593Smuzhiyun 			reg &= ~MIIM_88E1111_RX_DELAY;
213*4882a593Smuzhiyun 			reg |= MIIM_88E1111_TX_DELAY;
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		phy_write(phydev,
217*4882a593Smuzhiyun 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		reg = phy_read(phydev,
220*4882a593Smuzhiyun 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
225*4882a593Smuzhiyun 			reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
226*4882a593Smuzhiyun 		else
227*4882a593Smuzhiyun 			reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		phy_write(phydev,
230*4882a593Smuzhiyun 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
234*4882a593Smuzhiyun 		reg = phy_read(phydev,
235*4882a593Smuzhiyun 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
238*4882a593Smuzhiyun 		reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
239*4882a593Smuzhiyun 		reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE,
242*4882a593Smuzhiyun 			MIIM_88E1111_PHY_EXT_SR, reg);
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
246*4882a593Smuzhiyun 		reg = phy_read(phydev,
247*4882a593Smuzhiyun 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
248*4882a593Smuzhiyun 		reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
249*4882a593Smuzhiyun 		phy_write(phydev,
250*4882a593Smuzhiyun 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		reg = phy_read(phydev, MDIO_DEVAD_NONE,
253*4882a593Smuzhiyun 			MIIM_88E1111_PHY_EXT_SR);
254*4882a593Smuzhiyun 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
255*4882a593Smuzhiyun 			MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
256*4882a593Smuzhiyun 		reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
257*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE,
258*4882a593Smuzhiyun 			MIIM_88E1111_PHY_EXT_SR, reg);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		/* soft reset */
261*4882a593Smuzhiyun 		phy_reset(phydev);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		reg = phy_read(phydev, MDIO_DEVAD_NONE,
264*4882a593Smuzhiyun 			MIIM_88E1111_PHY_EXT_SR);
265*4882a593Smuzhiyun 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
266*4882a593Smuzhiyun 			MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
267*4882a593Smuzhiyun 		reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
268*4882a593Smuzhiyun 			MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
269*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE,
270*4882a593Smuzhiyun 			MIIM_88E1111_PHY_EXT_SR, reg);
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* soft reset */
274*4882a593Smuzhiyun 	phy_reset(phydev);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	genphy_config_aneg(phydev);
277*4882a593Smuzhiyun 	genphy_restart_aneg(phydev);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /**
283*4882a593Smuzhiyun  * m88e1518_phy_writebits - write bits to a register
284*4882a593Smuzhiyun  */
m88e1518_phy_writebits(struct phy_device * phydev,u8 reg_num,u16 offset,u16 len,u16 data)285*4882a593Smuzhiyun void m88e1518_phy_writebits(struct phy_device *phydev,
286*4882a593Smuzhiyun 		   u8 reg_num, u16 offset, u16 len, u16 data)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	u16 reg, mask;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if ((len + offset) >= 16)
291*4882a593Smuzhiyun 		mask = 0 - (1 << offset);
292*4882a593Smuzhiyun 	else
293*4882a593Smuzhiyun 		mask = (1 << (len + offset)) - (1 << offset);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, reg_num);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	reg &= ~mask;
298*4882a593Smuzhiyun 	reg |= data << offset;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, reg_num, reg);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
m88e1518_config(struct phy_device * phydev)303*4882a593Smuzhiyun static int m88e1518_config(struct phy_device *phydev)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	u16 reg;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/*
308*4882a593Smuzhiyun 	 * As per Marvell Release Notes - Alaska 88E1510/88E1518/88E1512
309*4882a593Smuzhiyun 	 * /88E1514 Rev A0, Errata Section 3.1
310*4882a593Smuzhiyun 	 */
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* EEE initialization */
313*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x00ff);
314*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x214B);
315*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2144);
316*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x0C28);
317*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2146);
318*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xB233);
319*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x214D);
320*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xCC0C);
321*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2159);
322*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* SGMII-to-Copper mode initialization */
325*4882a593Smuzhiyun 	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
326*4882a593Smuzhiyun 		/* Select page 18 */
327*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 18);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		/* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
330*4882a593Smuzhiyun 		m88e1518_phy_writebits(phydev, MIIM_88E151x_GENERAL_CTRL,
331*4882a593Smuzhiyun 				       0, 3, MIIM_88E151x_MODE_SGMII);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		/* PHY reset is necessary after changing MODE[2:0] */
334*4882a593Smuzhiyun 		m88e1518_phy_writebits(phydev, MIIM_88E151x_GENERAL_CTRL,
335*4882a593Smuzhiyun 				       MIIM_88E151x_RESET_OFFS, 1, 1);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		/* Reset page selection */
338*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		udelay(100);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
344*4882a593Smuzhiyun 		reg = phy_read(phydev, MDIO_DEVAD_NONE,
345*4882a593Smuzhiyun 			       MIIM_88E1111_PHY_EXT_SR);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
348*4882a593Smuzhiyun 		reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
349*4882a593Smuzhiyun 		reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE,
352*4882a593Smuzhiyun 			  MIIM_88E1111_PHY_EXT_SR, reg);
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (phy_interface_is_rgmii(phydev)) {
356*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, 2);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E151x_PHY_MSCR);
359*4882a593Smuzhiyun 		reg &= ~MIIM_88E151x_RGMII_RXTX_DELAY;
360*4882a593Smuzhiyun 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
361*4882a593Smuzhiyun 			reg |= MIIM_88E151x_RGMII_RXTX_DELAY;
362*4882a593Smuzhiyun 		else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
363*4882a593Smuzhiyun 			reg |= MIIM_88E151x_RGMII_RX_DELAY;
364*4882a593Smuzhiyun 		else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
365*4882a593Smuzhiyun 			reg |= MIIM_88E151x_RGMII_TX_DELAY;
366*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E151x_PHY_MSCR, reg);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, 0);
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* soft reset */
372*4882a593Smuzhiyun 	phy_reset(phydev);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	genphy_config_aneg(phydev);
375*4882a593Smuzhiyun 	genphy_restart_aneg(phydev);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /* Marvell 88E1510 */
m88e1510_config(struct phy_device * phydev)381*4882a593Smuzhiyun static int m88e1510_config(struct phy_device *phydev)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	/* Select page 3 */
384*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE,
385*4882a593Smuzhiyun 		  MIIM_88E1118_PHY_LED_PAGE);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* Enable INTn output on LED[2] */
388*4882a593Smuzhiyun 	m88e1518_phy_writebits(phydev, MIIM_88E151x_LED_TIMER_CTRL,
389*4882a593Smuzhiyun 			       MIIM_88E151x_INT_EN_OFFS, 1, 1);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Configure LEDs */
392*4882a593Smuzhiyun 	/* LED[0]:0011 (ACT) */
393*4882a593Smuzhiyun 	m88e1518_phy_writebits(phydev, MIIM_88E151x_LED_FUNC_CTRL,
394*4882a593Smuzhiyun 			       MIIM_88E151x_LED0_OFFS, MIIM_88E151x_LED_FLD_SZ,
395*4882a593Smuzhiyun 			       MIIM_88E151x_LED0_ACT);
396*4882a593Smuzhiyun 	/* LED[1]:0110 (LINK 100/1000 Mbps) */
397*4882a593Smuzhiyun 	m88e1518_phy_writebits(phydev, MIIM_88E151x_LED_FUNC_CTRL,
398*4882a593Smuzhiyun 			       MIIM_88E151x_LED1_OFFS, MIIM_88E151x_LED_FLD_SZ,
399*4882a593Smuzhiyun 			       MIIM_88E151x_LED1_100_1000_LINK);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Reset page selection */
402*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return m88e1518_config(phydev);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* Marvell 88E1118 */
m88e1118_config(struct phy_device * phydev)408*4882a593Smuzhiyun static int m88e1118_config(struct phy_device *phydev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	/* Change Page Number */
411*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
412*4882a593Smuzhiyun 	/* Delay RGMII TX and RX */
413*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
414*4882a593Smuzhiyun 	/* Change Page Number */
415*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
416*4882a593Smuzhiyun 	/* Adjust LED control */
417*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
418*4882a593Smuzhiyun 	/* Change Page Number */
419*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return genphy_config_aneg(phydev);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
m88e1118_startup(struct phy_device * phydev)424*4882a593Smuzhiyun static int m88e1118_startup(struct phy_device *phydev)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	int ret;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Change Page Number */
429*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	ret = genphy_update_link(phydev);
432*4882a593Smuzhiyun 	if (ret)
433*4882a593Smuzhiyun 		return ret;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return m88e1xxx_parse_status(phydev);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* Marvell 88E1121R */
m88e1121_config(struct phy_device * phydev)439*4882a593Smuzhiyun static int m88e1121_config(struct phy_device *phydev)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	int pg;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* Configure the PHY */
444*4882a593Smuzhiyun 	genphy_config_aneg(phydev);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* Switch the page to access the led register */
447*4882a593Smuzhiyun 	pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
448*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
449*4882a593Smuzhiyun 			MIIM_88E1121_PHY_LED_PAGE);
450*4882a593Smuzhiyun 	/* Configure leds */
451*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
452*4882a593Smuzhiyun 			MIIM_88E1121_PHY_LED_DEF);
453*4882a593Smuzhiyun 	/* Restore the page pointer */
454*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* Disable IRQs and de-assert interrupt */
457*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
458*4882a593Smuzhiyun 	phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /* Marvell 88E1145 */
m88e1145_config(struct phy_device * phydev)464*4882a593Smuzhiyun static int m88e1145_config(struct phy_device *phydev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	int reg;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* Errata E0, E1 */
469*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
470*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
471*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
472*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
475*4882a593Smuzhiyun 			MIIM_88E1xxx_PHY_MDI_X_AUTO);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
478*4882a593Smuzhiyun 	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
479*4882a593Smuzhiyun 		reg |= MIIM_M88E1145_RGMII_RX_DELAY |
480*4882a593Smuzhiyun 			MIIM_M88E1145_RGMII_TX_DELAY;
481*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	genphy_config_aneg(phydev);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* soft reset */
486*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
487*4882a593Smuzhiyun 	reg |= BMCR_RESET;
488*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
m88e1145_startup(struct phy_device * phydev)493*4882a593Smuzhiyun static int m88e1145_startup(struct phy_device *phydev)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	int ret;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	ret = genphy_update_link(phydev);
498*4882a593Smuzhiyun 	if (ret)
499*4882a593Smuzhiyun 		return ret;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
502*4882a593Smuzhiyun 			MIIM_88E1145_PHY_LED_DIRECT);
503*4882a593Smuzhiyun 	return m88e1xxx_parse_status(phydev);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* Marvell 88E1149S */
m88e1149_config(struct phy_device * phydev)507*4882a593Smuzhiyun static int m88e1149_config(struct phy_device *phydev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
510*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
511*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
512*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
513*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	genphy_config_aneg(phydev);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	phy_reset(phydev);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun /* Marvell 88E1310 */
m88e1310_config(struct phy_device * phydev)523*4882a593Smuzhiyun static int m88e1310_config(struct phy_device *phydev)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	u16 reg;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* LED link and activity */
528*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
529*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL);
530*4882a593Smuzhiyun 	reg = (reg & ~0xf) | 0x1;
531*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL, reg);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* Set LED2/INT to INT mode, low active */
534*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
535*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN);
536*4882a593Smuzhiyun 	reg = (reg & 0x77ff) | 0x0880;
537*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN, reg);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* Set RGMII delay */
540*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0002);
541*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL);
542*4882a593Smuzhiyun 	reg |= 0x0030;
543*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL, reg);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Ensure to return to page 0 */
546*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0000);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	return genphy_config_aneg(phydev);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
m88e1680_config(struct phy_device * phydev)551*4882a593Smuzhiyun static int m88e1680_config(struct phy_device *phydev)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	/*
554*4882a593Smuzhiyun 	 * As per Marvell Release Notes - Alaska V 88E1680 Rev A2
555*4882a593Smuzhiyun 	 * Errata Section 4.1
556*4882a593Smuzhiyun 	 */
557*4882a593Smuzhiyun 	u16 reg;
558*4882a593Smuzhiyun 	int res;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* Matrix LED mode (not neede if single LED mode is used */
561*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0004);
562*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, 27);
563*4882a593Smuzhiyun 	reg |= (1 << 5);
564*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 27, reg);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* QSGMII TX amplitude change */
567*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x00fd);
568*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE,  8, 0x0b53);
569*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE,  7, 0x200d);
570*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* EEE initialization */
573*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x00ff);
574*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xb030);
575*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x215c);
576*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 22, 0x00fc);
577*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 24, 0x888c);
578*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 25, 0x888c);
579*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
580*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE,  0, 0x9140);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	res = genphy_config_aneg(phydev);
583*4882a593Smuzhiyun 	if (res < 0)
584*4882a593Smuzhiyun 		return res;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* soft reset */
587*4882a593Smuzhiyun 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
588*4882a593Smuzhiyun 	reg |= BMCR_RESET;
589*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static struct phy_driver M88E1011S_driver = {
595*4882a593Smuzhiyun 	.name = "Marvell 88E1011S",
596*4882a593Smuzhiyun 	.uid = 0x1410c60,
597*4882a593Smuzhiyun 	.mask = 0xffffff0,
598*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
599*4882a593Smuzhiyun 	.config = &m88e1011s_config,
600*4882a593Smuzhiyun 	.startup = &m88e1011s_startup,
601*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun static struct phy_driver M88E1111S_driver = {
605*4882a593Smuzhiyun 	.name = "Marvell 88E1111S",
606*4882a593Smuzhiyun 	.uid = 0x1410cc0,
607*4882a593Smuzhiyun 	.mask = 0xffffff0,
608*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
609*4882a593Smuzhiyun 	.config = &m88e1111s_config,
610*4882a593Smuzhiyun 	.startup = &m88e1011s_startup,
611*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static struct phy_driver M88E1118_driver = {
615*4882a593Smuzhiyun 	.name = "Marvell 88E1118",
616*4882a593Smuzhiyun 	.uid = 0x1410e10,
617*4882a593Smuzhiyun 	.mask = 0xffffff0,
618*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
619*4882a593Smuzhiyun 	.config = &m88e1118_config,
620*4882a593Smuzhiyun 	.startup = &m88e1118_startup,
621*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static struct phy_driver M88E1118R_driver = {
625*4882a593Smuzhiyun 	.name = "Marvell 88E1118R",
626*4882a593Smuzhiyun 	.uid = 0x1410e40,
627*4882a593Smuzhiyun 	.mask = 0xffffff0,
628*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
629*4882a593Smuzhiyun 	.config = &m88e1118_config,
630*4882a593Smuzhiyun 	.startup = &m88e1118_startup,
631*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static struct phy_driver M88E1121R_driver = {
635*4882a593Smuzhiyun 	.name = "Marvell 88E1121R",
636*4882a593Smuzhiyun 	.uid = 0x1410cb0,
637*4882a593Smuzhiyun 	.mask = 0xffffff0,
638*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
639*4882a593Smuzhiyun 	.config = &m88e1121_config,
640*4882a593Smuzhiyun 	.startup = &genphy_startup,
641*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static struct phy_driver M88E1145_driver = {
645*4882a593Smuzhiyun 	.name = "Marvell 88E1145",
646*4882a593Smuzhiyun 	.uid = 0x1410cd0,
647*4882a593Smuzhiyun 	.mask = 0xffffff0,
648*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
649*4882a593Smuzhiyun 	.config = &m88e1145_config,
650*4882a593Smuzhiyun 	.startup = &m88e1145_startup,
651*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static struct phy_driver M88E1149S_driver = {
655*4882a593Smuzhiyun 	.name = "Marvell 88E1149S",
656*4882a593Smuzhiyun 	.uid = 0x1410ca0,
657*4882a593Smuzhiyun 	.mask = 0xffffff0,
658*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
659*4882a593Smuzhiyun 	.config = &m88e1149_config,
660*4882a593Smuzhiyun 	.startup = &m88e1011s_startup,
661*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun static struct phy_driver M88E1510_driver = {
665*4882a593Smuzhiyun 	.name = "Marvell 88E1510",
666*4882a593Smuzhiyun 	.uid = 0x1410dd0,
667*4882a593Smuzhiyun 	.mask = 0xfffffff,
668*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
669*4882a593Smuzhiyun 	.config = &m88e1510_config,
670*4882a593Smuzhiyun 	.startup = &m88e1011s_startup,
671*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun  * This supports:
676*4882a593Smuzhiyun  *  88E1518, uid 0x1410dd1
677*4882a593Smuzhiyun  *  88E1512, uid 0x1410dd4
678*4882a593Smuzhiyun  */
679*4882a593Smuzhiyun static struct phy_driver M88E1518_driver = {
680*4882a593Smuzhiyun 	.name = "Marvell 88E1518",
681*4882a593Smuzhiyun 	.uid = 0x1410dd0,
682*4882a593Smuzhiyun 	.mask = 0xffffffa,
683*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
684*4882a593Smuzhiyun 	.config = &m88e1518_config,
685*4882a593Smuzhiyun 	.startup = &m88e1011s_startup,
686*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static struct phy_driver M88E1310_driver = {
690*4882a593Smuzhiyun 	.name = "Marvell 88E1310",
691*4882a593Smuzhiyun 	.uid = 0x01410e90,
692*4882a593Smuzhiyun 	.mask = 0xffffff0,
693*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
694*4882a593Smuzhiyun 	.config = &m88e1310_config,
695*4882a593Smuzhiyun 	.startup = &m88e1011s_startup,
696*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun static struct phy_driver M88E1680_driver = {
700*4882a593Smuzhiyun 	.name = "Marvell 88E1680",
701*4882a593Smuzhiyun 	.uid = 0x1410ed0,
702*4882a593Smuzhiyun 	.mask = 0xffffff0,
703*4882a593Smuzhiyun 	.features = PHY_GBIT_FEATURES,
704*4882a593Smuzhiyun 	.config = &m88e1680_config,
705*4882a593Smuzhiyun 	.startup = &genphy_startup,
706*4882a593Smuzhiyun 	.shutdown = &genphy_shutdown,
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
phy_marvell_init(void)709*4882a593Smuzhiyun int phy_marvell_init(void)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	phy_register(&M88E1310_driver);
712*4882a593Smuzhiyun 	phy_register(&M88E1149S_driver);
713*4882a593Smuzhiyun 	phy_register(&M88E1145_driver);
714*4882a593Smuzhiyun 	phy_register(&M88E1121R_driver);
715*4882a593Smuzhiyun 	phy_register(&M88E1118_driver);
716*4882a593Smuzhiyun 	phy_register(&M88E1118R_driver);
717*4882a593Smuzhiyun 	phy_register(&M88E1111S_driver);
718*4882a593Smuzhiyun 	phy_register(&M88E1011S_driver);
719*4882a593Smuzhiyun 	phy_register(&M88E1510_driver);
720*4882a593Smuzhiyun 	phy_register(&M88E1518_driver);
721*4882a593Smuzhiyun 	phy_register(&M88E1680_driver);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725