1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Broadcom PHY drivers
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2010-2011 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun * author Andy Fleming
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <config.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <phy.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* Broadcom BCM54xx -- taken from linux sungem_phy */
14*4882a593Smuzhiyun #define MIIM_BCM54xx_AUXCNTL 0x18
15*4882a593Smuzhiyun #define MIIM_BCM54xx_AUXCNTL_ENCODE(val) (((val & 0x7) << 12)|(val & 0x7))
16*4882a593Smuzhiyun #define MIIM_BCM54xx_AUXSTATUS 0x19
17*4882a593Smuzhiyun #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
18*4882a593Smuzhiyun #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define MIIM_BCM54XX_SHD 0x1c
21*4882a593Smuzhiyun #define MIIM_BCM54XX_SHD_WRITE 0x8000
22*4882a593Smuzhiyun #define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
23*4882a593Smuzhiyun #define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
24*4882a593Smuzhiyun #define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \
25*4882a593Smuzhiyun (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \
26*4882a593Smuzhiyun MIIM_BCM54XX_SHD_DATA(data))
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
29*4882a593Smuzhiyun #define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
30*4882a593Smuzhiyun #define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
31*4882a593Smuzhiyun #define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define MIIM_BCM_AUXCNTL_SHDWSEL_MISC 0x0007
34*4882a593Smuzhiyun #define MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN 0x0800
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define MIIM_BCM_CHANNEL_WIDTH 0x2000
37*4882a593Smuzhiyun
bcm_phy_write_misc(struct phy_device * phydev,u16 reg,u16 chl,u16 value)38*4882a593Smuzhiyun static void bcm_phy_write_misc(struct phy_device *phydev,
39*4882a593Smuzhiyun u16 reg, u16 chl, u16 value)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun int reg_val;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
44*4882a593Smuzhiyun MIIM_BCM_AUXCNTL_SHDWSEL_MISC);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun reg_val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL);
47*4882a593Smuzhiyun reg_val |= MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN;
48*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg_val);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun reg_val = (chl * MIIM_BCM_CHANNEL_WIDTH) | reg;
51*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, reg_val);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA, value);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Broadcom BCM5461S */
bcm5461_config(struct phy_device * phydev)57*4882a593Smuzhiyun static int bcm5461_config(struct phy_device *phydev)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun genphy_config_aneg(phydev);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun phy_reset(phydev);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
bcm54xx_parse_status(struct phy_device * phydev)66*4882a593Smuzhiyun static int bcm54xx_parse_status(struct phy_device *phydev)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun unsigned int mii_reg;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXSTATUS);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
73*4882a593Smuzhiyun MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
74*4882a593Smuzhiyun case 1:
75*4882a593Smuzhiyun phydev->duplex = DUPLEX_HALF;
76*4882a593Smuzhiyun phydev->speed = SPEED_10;
77*4882a593Smuzhiyun break;
78*4882a593Smuzhiyun case 2:
79*4882a593Smuzhiyun phydev->duplex = DUPLEX_FULL;
80*4882a593Smuzhiyun phydev->speed = SPEED_10;
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun case 3:
83*4882a593Smuzhiyun phydev->duplex = DUPLEX_HALF;
84*4882a593Smuzhiyun phydev->speed = SPEED_100;
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun case 5:
87*4882a593Smuzhiyun phydev->duplex = DUPLEX_FULL;
88*4882a593Smuzhiyun phydev->speed = SPEED_100;
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun case 6:
91*4882a593Smuzhiyun phydev->duplex = DUPLEX_HALF;
92*4882a593Smuzhiyun phydev->speed = SPEED_1000;
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun case 7:
95*4882a593Smuzhiyun phydev->duplex = DUPLEX_FULL;
96*4882a593Smuzhiyun phydev->speed = SPEED_1000;
97*4882a593Smuzhiyun break;
98*4882a593Smuzhiyun default:
99*4882a593Smuzhiyun printf("Auto-neg error, defaulting to 10BT/HD\n");
100*4882a593Smuzhiyun phydev->duplex = DUPLEX_HALF;
101*4882a593Smuzhiyun phydev->speed = SPEED_10;
102*4882a593Smuzhiyun break;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
bcm54xx_startup(struct phy_device * phydev)108*4882a593Smuzhiyun static int bcm54xx_startup(struct phy_device *phydev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun int ret;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Read the Status (2x to make sure link is right) */
113*4882a593Smuzhiyun ret = genphy_update_link(phydev);
114*4882a593Smuzhiyun if (ret)
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return bcm54xx_parse_status(phydev);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Broadcom BCM5482S */
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
123*4882a593Smuzhiyun * circumstances. eg a gigabit TSEC connected to a gigabit switch with
124*4882a593Smuzhiyun * a 4-wire ethernet cable. Both ends advertise gigabit, but can't
125*4882a593Smuzhiyun * link. "Ethernet@Wirespeed" reduces advertised speed until link
126*4882a593Smuzhiyun * can be achieved.
127*4882a593Smuzhiyun */
bcm5482_read_wirespeed(struct phy_device * phydev,u32 reg)128*4882a593Smuzhiyun static u32 bcm5482_read_wirespeed(struct phy_device *phydev, u32 reg)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun return (phy_read(phydev, MDIO_DEVAD_NONE, reg) & 0x8FFF) | 0x8010;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
bcm5482_config(struct phy_device * phydev)133*4882a593Smuzhiyun static int bcm5482_config(struct phy_device *phydev)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun unsigned int reg;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* reset the PHY */
138*4882a593Smuzhiyun reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
139*4882a593Smuzhiyun reg |= BMCR_RESET;
140*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Setup read from auxilary control shadow register 7 */
143*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
144*4882a593Smuzhiyun MIIM_BCM54xx_AUXCNTL_ENCODE(7));
145*4882a593Smuzhiyun /* Read Misc Control register and or in Ethernet@Wirespeed */
146*4882a593Smuzhiyun reg = bcm5482_read_wirespeed(phydev, MIIM_BCM54xx_AUXCNTL);
147*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Initial config/enable of secondary SerDes interface */
150*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
151*4882a593Smuzhiyun MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf));
152*4882a593Smuzhiyun /* Write intial value to secondary SerDes Contol */
153*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
154*4882a593Smuzhiyun MIIM_BCM54XX_EXP_SEL_SSD | 0);
155*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA,
156*4882a593Smuzhiyun BMCR_ANRESTART);
157*4882a593Smuzhiyun /* Enable copper/fiber auto-detect */
158*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
159*4882a593Smuzhiyun MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun genphy_config_aneg(phydev);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
bcm_cygnus_startup(struct phy_device * phydev)166*4882a593Smuzhiyun static int bcm_cygnus_startup(struct phy_device *phydev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun int ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Read the Status (2x to make sure link is right) */
171*4882a593Smuzhiyun ret = genphy_update_link(phydev);
172*4882a593Smuzhiyun if (ret)
173*4882a593Smuzhiyun return ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return genphy_parse_link(phydev);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
bcm_cygnus_afe(struct phy_device * phydev)178*4882a593Smuzhiyun static void bcm_cygnus_afe(struct phy_device *phydev)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun /* ensures smdspclk is enabled */
181*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, 0x0c30);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */
184*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* AFE_HPF_TRIM_OTHERS bit11=1, short cascode for all modes*/
187*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */
190*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */
193*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */
196*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Adjust bias current trim to overcome digital offSet */
199*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1E, 0x02);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* make rcal=100, since rdb default is 000 */
202*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B1);
203*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */
206*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0);
207*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */
210*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0);
211*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0000);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
bcm_cygnus_config(struct phy_device * phydev)214*4882a593Smuzhiyun static int bcm_cygnus_config(struct phy_device *phydev)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun genphy_config_aneg(phydev);
217*4882a593Smuzhiyun phy_reset(phydev);
218*4882a593Smuzhiyun /* AFE settings for PHY stability */
219*4882a593Smuzhiyun bcm_cygnus_afe(phydev);
220*4882a593Smuzhiyun /* Forcing aneg after applying the AFE settings */
221*4882a593Smuzhiyun genphy_restart_aneg(phydev);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
228*4882a593Smuzhiyun * 0x42 - "Operating Mode Status Register"
229*4882a593Smuzhiyun */
bcm5482_is_serdes(struct phy_device * phydev)230*4882a593Smuzhiyun static int bcm5482_is_serdes(struct phy_device *phydev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun u16 val;
233*4882a593Smuzhiyun int serdes = 0;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
236*4882a593Smuzhiyun MIIM_BCM54XX_EXP_SEL_ER | 0x42);
237*4882a593Smuzhiyun val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun switch (val & 0x1f) {
240*4882a593Smuzhiyun case 0x0d: /* RGMII-to-100Base-FX */
241*4882a593Smuzhiyun case 0x0e: /* RGMII-to-SGMII */
242*4882a593Smuzhiyun case 0x0f: /* RGMII-to-SerDes */
243*4882a593Smuzhiyun case 0x12: /* SGMII-to-SerDes */
244*4882a593Smuzhiyun case 0x13: /* SGMII-to-100Base-FX */
245*4882a593Smuzhiyun case 0x16: /* SerDes-to-Serdes */
246*4882a593Smuzhiyun serdes = 1;
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun case 0x6: /* RGMII-to-Copper */
249*4882a593Smuzhiyun case 0x14: /* SGMII-to-Copper */
250*4882a593Smuzhiyun case 0x17: /* SerDes-to-Copper */
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun default:
253*4882a593Smuzhiyun printf("ERROR, invalid PHY mode (0x%x\n)", val);
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return serdes;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
262*4882a593Smuzhiyun * Mode Status Register"
263*4882a593Smuzhiyun */
bcm5482_parse_serdes_sr(struct phy_device * phydev)264*4882a593Smuzhiyun static u32 bcm5482_parse_serdes_sr(struct phy_device *phydev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun u16 val;
267*4882a593Smuzhiyun int i = 0;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Wait 1s for link - Clause 37 autonegotiation happens very fast */
270*4882a593Smuzhiyun while (1) {
271*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
272*4882a593Smuzhiyun MIIM_BCM54XX_EXP_SEL_ER | 0x42);
273*4882a593Smuzhiyun val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (val & 0x8000)
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (i++ > 1000) {
279*4882a593Smuzhiyun phydev->link = 0;
280*4882a593Smuzhiyun return 1;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun udelay(1000); /* 1 ms */
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun phydev->link = 1;
287*4882a593Smuzhiyun switch ((val >> 13) & 0x3) {
288*4882a593Smuzhiyun case (0x00):
289*4882a593Smuzhiyun phydev->speed = 10;
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun case (0x01):
292*4882a593Smuzhiyun phydev->speed = 100;
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun case (0x02):
295*4882a593Smuzhiyun phydev->speed = 1000;
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun phydev->duplex = (val & 0x1000) == 0x1000;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun * Figure out if BCM5482 is in serdes or copper mode and determine link
306*4882a593Smuzhiyun * configuration accordingly
307*4882a593Smuzhiyun */
bcm5482_startup(struct phy_device * phydev)308*4882a593Smuzhiyun static int bcm5482_startup(struct phy_device *phydev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun int ret;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (bcm5482_is_serdes(phydev)) {
313*4882a593Smuzhiyun bcm5482_parse_serdes_sr(phydev);
314*4882a593Smuzhiyun phydev->port = PORT_FIBRE;
315*4882a593Smuzhiyun return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Wait for auto-negotiation to complete or fail */
319*4882a593Smuzhiyun ret = genphy_update_link(phydev);
320*4882a593Smuzhiyun if (ret)
321*4882a593Smuzhiyun return ret;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Parse BCM54xx copper aux status register */
324*4882a593Smuzhiyun return bcm54xx_parse_status(phydev);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static struct phy_driver BCM5461S_driver = {
328*4882a593Smuzhiyun .name = "Broadcom BCM5461S",
329*4882a593Smuzhiyun .uid = 0x2060c0,
330*4882a593Smuzhiyun .mask = 0xfffff0,
331*4882a593Smuzhiyun .features = PHY_GBIT_FEATURES,
332*4882a593Smuzhiyun .config = &bcm5461_config,
333*4882a593Smuzhiyun .startup = &bcm54xx_startup,
334*4882a593Smuzhiyun .shutdown = &genphy_shutdown,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static struct phy_driver BCM5464S_driver = {
338*4882a593Smuzhiyun .name = "Broadcom BCM5464S",
339*4882a593Smuzhiyun .uid = 0x2060b0,
340*4882a593Smuzhiyun .mask = 0xfffff0,
341*4882a593Smuzhiyun .features = PHY_GBIT_FEATURES,
342*4882a593Smuzhiyun .config = &bcm5461_config,
343*4882a593Smuzhiyun .startup = &bcm54xx_startup,
344*4882a593Smuzhiyun .shutdown = &genphy_shutdown,
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static struct phy_driver BCM5482S_driver = {
348*4882a593Smuzhiyun .name = "Broadcom BCM5482S",
349*4882a593Smuzhiyun .uid = 0x143bcb0,
350*4882a593Smuzhiyun .mask = 0xffffff0,
351*4882a593Smuzhiyun .features = PHY_GBIT_FEATURES,
352*4882a593Smuzhiyun .config = &bcm5482_config,
353*4882a593Smuzhiyun .startup = &bcm5482_startup,
354*4882a593Smuzhiyun .shutdown = &genphy_shutdown,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct phy_driver BCM_CYGNUS_driver = {
358*4882a593Smuzhiyun .name = "Broadcom CYGNUS GPHY",
359*4882a593Smuzhiyun .uid = 0xae025200,
360*4882a593Smuzhiyun .mask = 0xfffff0,
361*4882a593Smuzhiyun .features = PHY_GBIT_FEATURES,
362*4882a593Smuzhiyun .config = &bcm_cygnus_config,
363*4882a593Smuzhiyun .startup = &bcm_cygnus_startup,
364*4882a593Smuzhiyun .shutdown = &genphy_shutdown,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
phy_broadcom_init(void)367*4882a593Smuzhiyun int phy_broadcom_init(void)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun phy_register(&BCM5482S_driver);
370*4882a593Smuzhiyun phy_register(&BCM5464S_driver);
371*4882a593Smuzhiyun phy_register(&BCM5461S_driver);
372*4882a593Smuzhiyun phy_register(&BCM_CYGNUS_driver);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376