1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This driver for AMD PCnet network controllers is derived from the
5*4882a593Smuzhiyun * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <net.h>
13*4882a593Smuzhiyun #include <netdev.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <pci.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define PCNET_DEBUG1(fmt,args...) \
20*4882a593Smuzhiyun debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
21*4882a593Smuzhiyun #define PCNET_DEBUG2(fmt,args...) \
22*4882a593Smuzhiyun debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
25*4882a593Smuzhiyun #error "Macro for PCnet chip version is not defined!"
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30*4882a593Smuzhiyun * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31*4882a593Smuzhiyun * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun #define PCNET_LOG_TX_BUFFERS 0
34*4882a593Smuzhiyun #define PCNET_LOG_RX_BUFFERS 2
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37*4882a593Smuzhiyun #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40*4882a593Smuzhiyun #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define PKT_BUF_SZ 1544
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* The PCNET Rx and Tx ring descriptors. */
45*4882a593Smuzhiyun struct pcnet_rx_head {
46*4882a593Smuzhiyun u32 base;
47*4882a593Smuzhiyun s16 buf_length;
48*4882a593Smuzhiyun s16 status;
49*4882a593Smuzhiyun u32 msg_length;
50*4882a593Smuzhiyun u32 reserved;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct pcnet_tx_head {
54*4882a593Smuzhiyun u32 base;
55*4882a593Smuzhiyun s16 length;
56*4882a593Smuzhiyun s16 status;
57*4882a593Smuzhiyun u32 misc;
58*4882a593Smuzhiyun u32 reserved;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* The PCNET 32-Bit initialization block, described in databook. */
62*4882a593Smuzhiyun struct pcnet_init_block {
63*4882a593Smuzhiyun u16 mode;
64*4882a593Smuzhiyun u16 tlen_rlen;
65*4882a593Smuzhiyun u8 phys_addr[6];
66*4882a593Smuzhiyun u16 reserved;
67*4882a593Smuzhiyun u32 filter[2];
68*4882a593Smuzhiyun /* Receive and transmit ring base, along with extra bits. */
69*4882a593Smuzhiyun u32 rx_ring;
70*4882a593Smuzhiyun u32 tx_ring;
71*4882a593Smuzhiyun u32 reserved2;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct pcnet_uncached_priv {
75*4882a593Smuzhiyun struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76*4882a593Smuzhiyun struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77*4882a593Smuzhiyun struct pcnet_init_block init_block;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun typedef struct pcnet_priv {
81*4882a593Smuzhiyun struct pcnet_uncached_priv *uc;
82*4882a593Smuzhiyun /* Receive Buffer space */
83*4882a593Smuzhiyun unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
84*4882a593Smuzhiyun int cur_rx;
85*4882a593Smuzhiyun int cur_tx;
86*4882a593Smuzhiyun } pcnet_priv_t;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static pcnet_priv_t *lp;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Offsets from base I/O address for WIO mode */
91*4882a593Smuzhiyun #define PCNET_RDP 0x10
92*4882a593Smuzhiyun #define PCNET_RAP 0x12
93*4882a593Smuzhiyun #define PCNET_RESET 0x14
94*4882a593Smuzhiyun #define PCNET_BDP 0x16
95*4882a593Smuzhiyun
pcnet_read_csr(struct eth_device * dev,int index)96*4882a593Smuzhiyun static u16 pcnet_read_csr(struct eth_device *dev, int index)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun outw(index, dev->iobase + PCNET_RAP);
99*4882a593Smuzhiyun return inw(dev->iobase + PCNET_RDP);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
pcnet_write_csr(struct eth_device * dev,int index,u16 val)102*4882a593Smuzhiyun static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun outw(index, dev->iobase + PCNET_RAP);
105*4882a593Smuzhiyun outw(val, dev->iobase + PCNET_RDP);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
pcnet_read_bcr(struct eth_device * dev,int index)108*4882a593Smuzhiyun static u16 pcnet_read_bcr(struct eth_device *dev, int index)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun outw(index, dev->iobase + PCNET_RAP);
111*4882a593Smuzhiyun return inw(dev->iobase + PCNET_BDP);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
pcnet_write_bcr(struct eth_device * dev,int index,u16 val)114*4882a593Smuzhiyun static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun outw(index, dev->iobase + PCNET_RAP);
117*4882a593Smuzhiyun outw(val, dev->iobase + PCNET_BDP);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
pcnet_reset(struct eth_device * dev)120*4882a593Smuzhiyun static void pcnet_reset(struct eth_device *dev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun inw(dev->iobase + PCNET_RESET);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
pcnet_check(struct eth_device * dev)125*4882a593Smuzhiyun static int pcnet_check(struct eth_device *dev)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun outw(88, dev->iobase + PCNET_RAP);
128*4882a593Smuzhiyun return inw(dev->iobase + PCNET_RAP) == 88;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static int pcnet_init (struct eth_device *dev, bd_t * bis);
132*4882a593Smuzhiyun static int pcnet_send(struct eth_device *dev, void *packet, int length);
133*4882a593Smuzhiyun static int pcnet_recv (struct eth_device *dev);
134*4882a593Smuzhiyun static void pcnet_halt (struct eth_device *dev);
135*4882a593Smuzhiyun static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
136*4882a593Smuzhiyun
pcnet_virt_to_mem(const struct eth_device * dev,void * addr)137*4882a593Smuzhiyun static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
138*4882a593Smuzhiyun void *addr)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
141*4882a593Smuzhiyun void *virt_addr = addr;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return pci_virt_to_mem(devbusfn, virt_addr);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static struct pci_device_id supported[] = {
147*4882a593Smuzhiyun {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
148*4882a593Smuzhiyun {}
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun
pcnet_initialize(bd_t * bis)152*4882a593Smuzhiyun int pcnet_initialize(bd_t *bis)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun pci_dev_t devbusfn;
155*4882a593Smuzhiyun struct eth_device *dev;
156*4882a593Smuzhiyun u16 command, status;
157*4882a593Smuzhiyun int dev_nr = 0;
158*4882a593Smuzhiyun u32 bar;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun PCNET_DEBUG1("\npcnet_initialize...\n");
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun for (dev_nr = 0;; dev_nr++) {
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Find the PCnet PCI device(s).
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun devbusfn = pci_find_devices(supported, dev_nr);
168*4882a593Smuzhiyun if (devbusfn < 0)
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * Allocate and pre-fill the device structure.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun dev = (struct eth_device *)malloc(sizeof(*dev));
175*4882a593Smuzhiyun if (!dev) {
176*4882a593Smuzhiyun printf("pcnet: Can not allocate memory\n");
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun memset(dev, 0, sizeof(*dev));
180*4882a593Smuzhiyun dev->priv = (void *)(unsigned long)devbusfn;
181*4882a593Smuzhiyun sprintf(dev->name, "pcnet#%d", dev_nr);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * Setup the PCI device.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, &bar);
187*4882a593Smuzhiyun dev->iobase = pci_io_to_phys(devbusfn, bar);
188*4882a593Smuzhiyun dev->iobase &= ~0xf;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
191*4882a593Smuzhiyun dev->name, devbusfn, (unsigned long)dev->iobase);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
194*4882a593Smuzhiyun pci_write_config_word(devbusfn, PCI_COMMAND, command);
195*4882a593Smuzhiyun pci_read_config_word(devbusfn, PCI_COMMAND, &status);
196*4882a593Smuzhiyun if ((status & command) != command) {
197*4882a593Smuzhiyun printf("%s: Couldn't enable IO access or Bus Mastering\n",
198*4882a593Smuzhiyun dev->name);
199*4882a593Smuzhiyun free(dev);
200*4882a593Smuzhiyun continue;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun * Probe the PCnet chip.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun if (pcnet_probe(dev, bis, dev_nr) < 0) {
209*4882a593Smuzhiyun free(dev);
210*4882a593Smuzhiyun continue;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * Setup device structure and register the driver.
215*4882a593Smuzhiyun */
216*4882a593Smuzhiyun dev->init = pcnet_init;
217*4882a593Smuzhiyun dev->halt = pcnet_halt;
218*4882a593Smuzhiyun dev->send = pcnet_send;
219*4882a593Smuzhiyun dev->recv = pcnet_recv;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun eth_register(dev);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun udelay(10 * 1000);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return dev_nr;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
pcnet_probe(struct eth_device * dev,bd_t * bis,int dev_nr)229*4882a593Smuzhiyun static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun int chip_version;
232*4882a593Smuzhiyun char *chipname;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #ifdef PCNET_HAS_PROM
235*4882a593Smuzhiyun int i;
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Reset the PCnet controller */
239*4882a593Smuzhiyun pcnet_reset(dev);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Check if register access is working */
242*4882a593Smuzhiyun if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
243*4882a593Smuzhiyun printf("%s: CSR register access check failed\n", dev->name);
244*4882a593Smuzhiyun return -1;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Identify the chip */
248*4882a593Smuzhiyun chip_version =
249*4882a593Smuzhiyun pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
250*4882a593Smuzhiyun if ((chip_version & 0xfff) != 0x003)
251*4882a593Smuzhiyun return -1;
252*4882a593Smuzhiyun chip_version = (chip_version >> 12) & 0xffff;
253*4882a593Smuzhiyun switch (chip_version) {
254*4882a593Smuzhiyun case 0x2621:
255*4882a593Smuzhiyun chipname = "PCnet/PCI II 79C970A"; /* PCI */
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun #ifdef CONFIG_PCNET_79C973
258*4882a593Smuzhiyun case 0x2625:
259*4882a593Smuzhiyun chipname = "PCnet/FAST III 79C973"; /* PCI */
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun #ifdef CONFIG_PCNET_79C975
263*4882a593Smuzhiyun case 0x2627:
264*4882a593Smuzhiyun chipname = "PCnet/FAST III 79C975"; /* PCI */
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun #endif
267*4882a593Smuzhiyun default:
268*4882a593Smuzhiyun printf("%s: PCnet version %#x not supported\n",
269*4882a593Smuzhiyun dev->name, chip_version);
270*4882a593Smuzhiyun return -1;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun PCNET_DEBUG1("AMD %s\n", chipname);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #ifdef PCNET_HAS_PROM
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun * In most chips, after a chip reset, the ethernet address is read from
278*4882a593Smuzhiyun * the station address PROM at the base address and programmed into the
279*4882a593Smuzhiyun * "Physical Address Registers" CSR12-14.
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
282*4882a593Smuzhiyun unsigned int val;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
285*4882a593Smuzhiyun /* There may be endianness issues here. */
286*4882a593Smuzhiyun dev->enetaddr[2 * i] = val & 0x0ff;
287*4882a593Smuzhiyun dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun #endif /* PCNET_HAS_PROM */
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
pcnet_init(struct eth_device * dev,bd_t * bis)294*4882a593Smuzhiyun static int pcnet_init(struct eth_device *dev, bd_t *bis)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct pcnet_uncached_priv *uc;
297*4882a593Smuzhiyun int i, val;
298*4882a593Smuzhiyun unsigned long addr;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Switch pcnet to 32bit mode */
303*4882a593Smuzhiyun pcnet_write_bcr(dev, 20, 2);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Set/reset autoselect bit */
306*4882a593Smuzhiyun val = pcnet_read_bcr(dev, 2) & ~2;
307*4882a593Smuzhiyun val |= 2;
308*4882a593Smuzhiyun pcnet_write_bcr(dev, 2, val);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Enable auto negotiate, setup, disable fd */
311*4882a593Smuzhiyun val = pcnet_read_bcr(dev, 32) & ~0x98;
312*4882a593Smuzhiyun val |= 0x20;
313*4882a593Smuzhiyun pcnet_write_bcr(dev, 32, val);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun * Enable NOUFLO on supported controllers, with the transmit
317*4882a593Smuzhiyun * start point set to the full packet. This will cause entire
318*4882a593Smuzhiyun * packets to be buffered by the ethernet controller before
319*4882a593Smuzhiyun * transmission, eliminating underflows which are common on
320*4882a593Smuzhiyun * slower devices. Controllers which do not support NOUFLO will
321*4882a593Smuzhiyun * simply be left with a larger transmit FIFO threshold.
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun val = pcnet_read_bcr(dev, 18);
324*4882a593Smuzhiyun val |= 1 << 11;
325*4882a593Smuzhiyun pcnet_write_bcr(dev, 18, val);
326*4882a593Smuzhiyun val = pcnet_read_csr(dev, 80);
327*4882a593Smuzhiyun val |= 0x3 << 10;
328*4882a593Smuzhiyun pcnet_write_csr(dev, 80, val);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun * We only maintain one structure because the drivers will never
332*4882a593Smuzhiyun * be used concurrently. In 32bit mode the RX and TX ring entries
333*4882a593Smuzhiyun * must be aligned on 16-byte boundaries.
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun if (lp == NULL) {
336*4882a593Smuzhiyun addr = (unsigned long)malloc(sizeof(pcnet_priv_t) + 0x10);
337*4882a593Smuzhiyun addr = (addr + 0xf) & ~0xf;
338*4882a593Smuzhiyun lp = (pcnet_priv_t *)addr;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
341*4882a593Smuzhiyun sizeof(*lp->uc));
342*4882a593Smuzhiyun flush_dcache_range(addr, addr + sizeof(*lp->uc));
343*4882a593Smuzhiyun addr = UNCACHED_SDRAM(addr);
344*4882a593Smuzhiyun lp->uc = (struct pcnet_uncached_priv *)addr;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
347*4882a593Smuzhiyun sizeof(*lp->rx_buf));
348*4882a593Smuzhiyun flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
349*4882a593Smuzhiyun lp->rx_buf = (void *)addr;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun uc = lp->uc;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun uc->init_block.mode = cpu_to_le16(0x0000);
355*4882a593Smuzhiyun uc->init_block.filter[0] = 0x00000000;
356*4882a593Smuzhiyun uc->init_block.filter[1] = 0x00000000;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * Initialize the Rx ring.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun lp->cur_rx = 0;
362*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
363*4882a593Smuzhiyun addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i]);
364*4882a593Smuzhiyun uc->rx_ring[i].base = cpu_to_le32(addr);
365*4882a593Smuzhiyun uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
366*4882a593Smuzhiyun uc->rx_ring[i].status = cpu_to_le16(0x8000);
367*4882a593Smuzhiyun PCNET_DEBUG1
368*4882a593Smuzhiyun ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
369*4882a593Smuzhiyun uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
370*4882a593Smuzhiyun uc->rx_ring[i].status);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun * Initialize the Tx ring. The Tx buffer address is filled in as
375*4882a593Smuzhiyun * needed, but we do need to clear the upper ownership bit.
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun lp->cur_tx = 0;
378*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++) {
379*4882a593Smuzhiyun uc->tx_ring[i].base = 0;
380*4882a593Smuzhiyun uc->tx_ring[i].status = 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Setup Init Block.
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
389*4882a593Smuzhiyun lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
390*4882a593Smuzhiyun PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
394*4882a593Smuzhiyun RX_RING_LEN_BITS);
395*4882a593Smuzhiyun addr = pcnet_virt_to_mem(dev, uc->rx_ring);
396*4882a593Smuzhiyun uc->init_block.rx_ring = cpu_to_le32(addr);
397*4882a593Smuzhiyun addr = pcnet_virt_to_mem(dev, uc->tx_ring);
398*4882a593Smuzhiyun uc->init_block.tx_ring = cpu_to_le32(addr);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
401*4882a593Smuzhiyun uc->init_block.tlen_rlen,
402*4882a593Smuzhiyun uc->init_block.rx_ring, uc->init_block.tx_ring);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun * Tell the controller where the Init Block is located.
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun barrier();
408*4882a593Smuzhiyun addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
409*4882a593Smuzhiyun pcnet_write_csr(dev, 1, addr & 0xffff);
410*4882a593Smuzhiyun pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun pcnet_write_csr(dev, 4, 0x0915);
413*4882a593Smuzhiyun pcnet_write_csr(dev, 0, 0x0001); /* start */
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Wait for Init Done bit */
416*4882a593Smuzhiyun for (i = 10000; i > 0; i--) {
417*4882a593Smuzhiyun if (pcnet_read_csr(dev, 0) & 0x0100)
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun udelay(10);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun if (i <= 0) {
422*4882a593Smuzhiyun printf("%s: TIMEOUT: controller init failed\n", dev->name);
423*4882a593Smuzhiyun pcnet_reset(dev);
424*4882a593Smuzhiyun return -1;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun * Finally start network controller operation.
429*4882a593Smuzhiyun */
430*4882a593Smuzhiyun pcnet_write_csr(dev, 0, 0x0002);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
pcnet_send(struct eth_device * dev,void * packet,int pkt_len)435*4882a593Smuzhiyun static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun int i, status;
438*4882a593Smuzhiyun u32 addr;
439*4882a593Smuzhiyun struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
442*4882a593Smuzhiyun packet);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun flush_dcache_range((unsigned long)packet,
445*4882a593Smuzhiyun (unsigned long)packet + pkt_len);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Wait for completion by testing the OWN bit */
448*4882a593Smuzhiyun for (i = 1000; i > 0; i--) {
449*4882a593Smuzhiyun status = readw(&entry->status);
450*4882a593Smuzhiyun if ((status & 0x8000) == 0)
451*4882a593Smuzhiyun break;
452*4882a593Smuzhiyun udelay(100);
453*4882a593Smuzhiyun PCNET_DEBUG2(".");
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun if (i <= 0) {
456*4882a593Smuzhiyun printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
457*4882a593Smuzhiyun dev->name, lp->cur_tx, status);
458*4882a593Smuzhiyun pkt_len = 0;
459*4882a593Smuzhiyun goto failure;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun * Setup Tx ring. Caution: the write order is important here,
464*4882a593Smuzhiyun * set the status with the "ownership" bits last.
465*4882a593Smuzhiyun */
466*4882a593Smuzhiyun addr = pcnet_virt_to_mem(dev, packet);
467*4882a593Smuzhiyun writew(-pkt_len, &entry->length);
468*4882a593Smuzhiyun writel(0, &entry->misc);
469*4882a593Smuzhiyun writel(addr, &entry->base);
470*4882a593Smuzhiyun writew(0x8300, &entry->status);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Trigger an immediate send poll. */
473*4882a593Smuzhiyun pcnet_write_csr(dev, 0, 0x0008);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun failure:
476*4882a593Smuzhiyun if (++lp->cur_tx >= TX_RING_SIZE)
477*4882a593Smuzhiyun lp->cur_tx = 0;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun PCNET_DEBUG2("done\n");
480*4882a593Smuzhiyun return pkt_len;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
pcnet_recv(struct eth_device * dev)483*4882a593Smuzhiyun static int pcnet_recv (struct eth_device *dev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct pcnet_rx_head *entry;
486*4882a593Smuzhiyun unsigned char *buf;
487*4882a593Smuzhiyun int pkt_len = 0;
488*4882a593Smuzhiyun u16 status, err_status;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun while (1) {
491*4882a593Smuzhiyun entry = &lp->uc->rx_ring[lp->cur_rx];
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun * If we own the next entry, it's a new packet. Send it up.
494*4882a593Smuzhiyun */
495*4882a593Smuzhiyun status = readw(&entry->status);
496*4882a593Smuzhiyun if ((status & 0x8000) != 0)
497*4882a593Smuzhiyun break;
498*4882a593Smuzhiyun err_status = status >> 8;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (err_status != 0x03) { /* There was an error. */
501*4882a593Smuzhiyun printf("%s: Rx%d", dev->name, lp->cur_rx);
502*4882a593Smuzhiyun PCNET_DEBUG1(" (status=0x%x)", err_status);
503*4882a593Smuzhiyun if (err_status & 0x20)
504*4882a593Smuzhiyun printf(" Frame");
505*4882a593Smuzhiyun if (err_status & 0x10)
506*4882a593Smuzhiyun printf(" Overflow");
507*4882a593Smuzhiyun if (err_status & 0x08)
508*4882a593Smuzhiyun printf(" CRC");
509*4882a593Smuzhiyun if (err_status & 0x04)
510*4882a593Smuzhiyun printf(" Fifo");
511*4882a593Smuzhiyun printf(" Error\n");
512*4882a593Smuzhiyun status &= 0x03ff;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun } else {
515*4882a593Smuzhiyun pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
516*4882a593Smuzhiyun if (pkt_len < 60) {
517*4882a593Smuzhiyun printf("%s: Rx%d: invalid packet length %d\n",
518*4882a593Smuzhiyun dev->name, lp->cur_rx, pkt_len);
519*4882a593Smuzhiyun } else {
520*4882a593Smuzhiyun buf = (*lp->rx_buf)[lp->cur_rx];
521*4882a593Smuzhiyun invalidate_dcache_range((unsigned long)buf,
522*4882a593Smuzhiyun (unsigned long)buf + pkt_len);
523*4882a593Smuzhiyun net_process_received_packet(buf, pkt_len);
524*4882a593Smuzhiyun PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
525*4882a593Smuzhiyun lp->cur_rx, pkt_len, buf);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun status |= 0x8000;
530*4882a593Smuzhiyun writew(status, &entry->status);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (++lp->cur_rx >= RX_RING_SIZE)
533*4882a593Smuzhiyun lp->cur_rx = 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun return pkt_len;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
pcnet_halt(struct eth_device * dev)538*4882a593Smuzhiyun static void pcnet_halt(struct eth_device *dev)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun int i;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Reset the PCnet controller */
545*4882a593Smuzhiyun pcnet_reset(dev);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* Wait for Stop bit */
548*4882a593Smuzhiyun for (i = 1000; i > 0; i--) {
549*4882a593Smuzhiyun if (pcnet_read_csr(dev, 0) & 0x4)
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun udelay(10);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun if (i <= 0)
554*4882a593Smuzhiyun printf("%s: TIMEOUT: controller reset failed\n", dev->name);
555*4882a593Smuzhiyun }
556