xref: /OK3568_Linux_fs/u-boot/drivers/net/pch_gbe.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Intel Platform Controller Hub EG20T (codename Topcliff) GMAC Driver
5*4882a593Smuzhiyun  * Adapted from linux drivers/net/ethernet/oki-semi/pch_gbe/pch_gbe.h
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _PCH_GBE_H_
11*4882a593Smuzhiyun #define _PCH_GBE_H_
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define PCH_GBE_TIMEOUT		(3 * CONFIG_SYS_HZ)
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define PCH_GBE_DESC_NUM	4
16*4882a593Smuzhiyun #define PCH_GBE_ALIGN_SIZE	64
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * Topcliff GBE MAC supports receiving ethernet frames with normal frame size
20*4882a593Smuzhiyun  * (64-1518 bytes) as well as up to 10318 bytes, however it does not have a
21*4882a593Smuzhiyun  * register bit to turn off receiving 'jumbo frame', so we have to allocate
22*4882a593Smuzhiyun  * our own buffer to store the received frames instead of using U-Boot's own.
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define PCH_GBE_RX_FRAME_LEN	ROUND(10318, PCH_GBE_ALIGN_SIZE)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Interrupt Status */
27*4882a593Smuzhiyun /* Interrupt Status Hold */
28*4882a593Smuzhiyun /* Interrupt Enable */
29*4882a593Smuzhiyun #define PCH_GBE_INT_RX_DMA_CMPLT	0x00000001
30*4882a593Smuzhiyun #define PCH_GBE_INT_RX_VALID		0x00000002
31*4882a593Smuzhiyun #define PCH_GBE_INT_RX_FRAME_ERR	0x00000004
32*4882a593Smuzhiyun #define PCH_GBE_INT_RX_FIFO_ERR		0x00000008
33*4882a593Smuzhiyun #define PCH_GBE_INT_RX_DMA_ERR		0x00000010
34*4882a593Smuzhiyun #define PCH_GBE_INT_RX_DSC_EMP		0x00000020
35*4882a593Smuzhiyun #define PCH_GBE_INT_TX_CMPLT		0x00000100
36*4882a593Smuzhiyun #define PCH_GBE_INT_TX_DMA_CMPLT	0x00000200
37*4882a593Smuzhiyun #define PCH_GBE_INT_TX_FIFO_ERR		0x00000400
38*4882a593Smuzhiyun #define PCH_GBE_INT_TX_DMA_ERR		0x00000800
39*4882a593Smuzhiyun #define PCH_GBE_INT_PAUSE_CMPLT		0x00001000
40*4882a593Smuzhiyun #define PCH_GBE_INT_MIIM_CMPLT		0x00010000
41*4882a593Smuzhiyun #define PCH_GBE_INT_PHY_INT		0x00100000
42*4882a593Smuzhiyun #define PCH_GBE_INT_WOL_DET		0x01000000
43*4882a593Smuzhiyun #define PCH_GBE_INT_TCPIP_ERR		0x10000000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Mode */
46*4882a593Smuzhiyun #define PCH_GBE_MODE_MII_ETHER		0x00000000
47*4882a593Smuzhiyun #define PCH_GBE_MODE_GMII_ETHER		0x80000000
48*4882a593Smuzhiyun #define PCH_GBE_MODE_HALF_DUPLEX	0x00000000
49*4882a593Smuzhiyun #define PCH_GBE_MODE_FULL_DUPLEX	0x40000000
50*4882a593Smuzhiyun #define PCH_GBE_MODE_FR_BST		0x04000000
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Reset */
53*4882a593Smuzhiyun #define PCH_GBE_ALL_RST			0x80000000
54*4882a593Smuzhiyun #define PCH_GBE_TX_RST			0x00008000
55*4882a593Smuzhiyun #define PCH_GBE_RX_RST			0x00004000
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* TCP/IP Accelerator Control */
58*4882a593Smuzhiyun #define PCH_GBE_EX_LIST_EN		0x00000008
59*4882a593Smuzhiyun #define PCH_GBE_RX_TCPIPACC_OFF		0x00000004
60*4882a593Smuzhiyun #define PCH_GBE_TX_TCPIPACC_EN		0x00000002
61*4882a593Smuzhiyun #define PCH_GBE_RX_TCPIPACC_EN		0x00000001
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* MAC RX Enable */
64*4882a593Smuzhiyun #define PCH_GBE_MRE_MAC_RX_EN		0x00000001
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* RX Flow Control */
67*4882a593Smuzhiyun #define PCH_GBE_FL_CTRL_EN		0x80000000
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* RX Mode */
70*4882a593Smuzhiyun #define PCH_GBE_ADD_FIL_EN		0x80000000
71*4882a593Smuzhiyun #define PCH_GBE_MLT_FIL_EN		0x40000000
72*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_EMP_4		0x00000000
73*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_EMP_8		0x00004000
74*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_EMP_16		0x00008000
75*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_EMP_32		0x0000c000
76*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_FULL_4		0x00000000
77*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_FULL_8		0x00001000
78*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_FULL_16		0x00002000
79*4882a593Smuzhiyun #define PCH_GBE_RH_ALM_FULL_32		0x00003000
80*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_4		0x00000000
81*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_8		0x00000200
82*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_16		0x00000400
83*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_32		0x00000600
84*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_64		0x00000800
85*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_128		0x00000a00
86*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_256		0x00000c00
87*4882a593Smuzhiyun #define PCH_GBE_RH_RD_TRG_512		0x00000e00
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* TX Mode */
90*4882a593Smuzhiyun #define PCH_GBE_TM_NO_RTRY		0x80000000
91*4882a593Smuzhiyun #define PCH_GBE_TM_LONG_PKT		0x40000000
92*4882a593Smuzhiyun #define PCH_GBE_TM_ST_AND_FD		0x20000000
93*4882a593Smuzhiyun #define PCH_GBE_TM_SHORT_PKT		0x10000000
94*4882a593Smuzhiyun #define PCH_GBE_TM_LTCOL_RETX		0x08000000
95*4882a593Smuzhiyun #define PCH_GBE_TM_TH_TX_STRT_4		0x00000000
96*4882a593Smuzhiyun #define PCH_GBE_TM_TH_TX_STRT_8		0x00004000
97*4882a593Smuzhiyun #define PCH_GBE_TM_TH_TX_STRT_16	0x00008000
98*4882a593Smuzhiyun #define PCH_GBE_TM_TH_TX_STRT_32	0x0000c000
99*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_4		0x00000000
100*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_8		0x00000800
101*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_16	0x00001000
102*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_32	0x00001800
103*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_64	0x00002000
104*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_128	0x00002800
105*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_256	0x00003000
106*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_EMP_512	0x00003800
107*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_FULL_4	0x00000000
108*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_FULL_8	0x00000200
109*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_FULL_16	0x00000400
110*4882a593Smuzhiyun #define PCH_GBE_TM_TH_ALM_FULL_32	0x00000600
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* MAC Address Mask */
113*4882a593Smuzhiyun #define PCH_GBE_BUSY			0x80000000
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* MIIM  */
116*4882a593Smuzhiyun #define PCH_GBE_MIIM_OPER_WRITE		0x04000000
117*4882a593Smuzhiyun #define PCH_GBE_MIIM_OPER_READ		0x00000000
118*4882a593Smuzhiyun #define PCH_GBE_MIIM_OPER_READY		0x04000000
119*4882a593Smuzhiyun #define PCH_GBE_MIIM_PHY_ADDR_SHIFT	21
120*4882a593Smuzhiyun #define PCH_GBE_MIIM_REG_ADDR_SHIFT	16
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* RGMII Control */
123*4882a593Smuzhiyun #define PCH_GBE_CRS_SEL			0x00000010
124*4882a593Smuzhiyun #define PCH_GBE_RGMII_RATE_125M		0x00000000
125*4882a593Smuzhiyun #define PCH_GBE_RGMII_RATE_25M		0x00000008
126*4882a593Smuzhiyun #define PCH_GBE_RGMII_RATE_2_5M		0x0000000c
127*4882a593Smuzhiyun #define PCH_GBE_RGMII_MODE_GMII		0x00000000
128*4882a593Smuzhiyun #define PCH_GBE_RGMII_MODE_RGMII	0x00000002
129*4882a593Smuzhiyun #define PCH_GBE_CHIP_TYPE_EXTERNAL	0x00000000
130*4882a593Smuzhiyun #define PCH_GBE_CHIP_TYPE_INTERNAL	0x00000001
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* DMA Control */
133*4882a593Smuzhiyun #define PCH_GBE_RX_DMA_EN		0x00000002
134*4882a593Smuzhiyun #define PCH_GBE_TX_DMA_EN		0x00000001
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Receive Descriptor bit definitions */
137*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_BCAST	0x00000400
138*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_MCAST	0x00000200
139*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_UCAST	0x00000100
140*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_TCPIPOK	0x000000c0
141*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_IPOK	0x00000080
142*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_TCPOK	0x00000040
143*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_IP6ERR	0x00000020
144*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_OFLIST	0x00000010
145*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_TYPEIP	0x00000008
146*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_MACL	0x00000004
147*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_PPPOE	0x00000002
148*4882a593Smuzhiyun #define PCH_GBE_RXD_ACC_STAT_VTAGT	0x00000001
149*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_PAUSE	0x0200
150*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_MARBR	0x0100
151*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_MARMLT	0x0080
152*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_MARIND	0x0040
153*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_MARNOTMT	0x0020
154*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_TLONG	0x0010
155*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_TSHRT	0x0008
156*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_NOTOCTAL	0x0004
157*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_NBLERR	0x0002
158*4882a593Smuzhiyun #define PCH_GBE_RXD_GMAC_STAT_CRCERR	0x0001
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* Transmit Descriptor bit definitions */
161*4882a593Smuzhiyun #define PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF	0x0008
162*4882a593Smuzhiyun #define PCH_GBE_TXD_CTRL_ITAG		0x0004
163*4882a593Smuzhiyun #define PCH_GBE_TXD_CTRL_ICRC		0x0002
164*4882a593Smuzhiyun #define PCH_GBE_TXD_CTRL_APAD		0x0001
165*4882a593Smuzhiyun #define PCH_GBE_TXD_WORDS_SHIFT		2
166*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_CMPLT	0x2000
167*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_ABT	0x1000
168*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_EXCOL	0x0800
169*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_SNGCOL	0x0400
170*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_MLTCOL	0x0200
171*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_CRSER	0x0100
172*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_TLNG	0x0080
173*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_TSHRT	0x0040
174*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_LTCOL	0x0020
175*4882a593Smuzhiyun #define PCH_GBE_TXD_GMAC_STAT_TFUNDFLW	0x0010
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /**
178*4882a593Smuzhiyun  * struct pch_gbe_rx_desc - Receive Descriptor
179*4882a593Smuzhiyun  * @buffer_addr:	RX Frame Buffer Address
180*4882a593Smuzhiyun  * @tcp_ip_status:	TCP/IP Accelerator Status
181*4882a593Smuzhiyun  * @rx_words_eob:	RX word count and Byte position
182*4882a593Smuzhiyun  * @gbec_status:	GMAC Status
183*4882a593Smuzhiyun  * @dma_status:		DMA Status
184*4882a593Smuzhiyun  * @reserved1:		Reserved
185*4882a593Smuzhiyun  * @reserved2:		Reserved
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun struct pch_gbe_rx_desc {
188*4882a593Smuzhiyun 	u32 buffer_addr;
189*4882a593Smuzhiyun 	u32 tcp_ip_status;
190*4882a593Smuzhiyun 	u16 rx_words_eob;
191*4882a593Smuzhiyun 	u16 gbec_status;
192*4882a593Smuzhiyun 	u8 dma_status;
193*4882a593Smuzhiyun 	u8 reserved1;
194*4882a593Smuzhiyun 	u16 reserved2;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /**
198*4882a593Smuzhiyun  * struct pch_gbe_tx_desc - Transmit Descriptor
199*4882a593Smuzhiyun  * @buffer_addr:	TX Frame Buffer Address
200*4882a593Smuzhiyun  * @length:		Data buffer length
201*4882a593Smuzhiyun  * @reserved1:		Reserved
202*4882a593Smuzhiyun  * @tx_words_eob:	TX word count and Byte position
203*4882a593Smuzhiyun  * @tx_frame_ctrl:	TX Frame Control
204*4882a593Smuzhiyun  * @dma_status:		DMA Status
205*4882a593Smuzhiyun  * @reserved2:		Reserved
206*4882a593Smuzhiyun  * @gbec_status:	GMAC Status
207*4882a593Smuzhiyun  */
208*4882a593Smuzhiyun struct pch_gbe_tx_desc {
209*4882a593Smuzhiyun 	u32 buffer_addr;
210*4882a593Smuzhiyun 	u16 length;
211*4882a593Smuzhiyun 	u16 reserved1;
212*4882a593Smuzhiyun 	u16 tx_words_eob;
213*4882a593Smuzhiyun 	u16 tx_frame_ctrl;
214*4882a593Smuzhiyun 	u8 dma_status;
215*4882a593Smuzhiyun 	u8 reserved2;
216*4882a593Smuzhiyun 	u16 gbec_status;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /**
220*4882a593Smuzhiyun  * pch_gbe_regs_mac_adr - structure holding values of mac address registers
221*4882a593Smuzhiyun  *
222*4882a593Smuzhiyun  * @high	Denotes the 1st to 4th byte from the initial of MAC address
223*4882a593Smuzhiyun  * @low		Denotes the 5th to 6th byte from the initial of MAC address
224*4882a593Smuzhiyun  */
225*4882a593Smuzhiyun struct pch_gbe_regs_mac_adr {
226*4882a593Smuzhiyun 	u32 high;
227*4882a593Smuzhiyun 	u32 low;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /**
231*4882a593Smuzhiyun  * pch_gbe_regs - structure holding values of MAC registers
232*4882a593Smuzhiyun  */
233*4882a593Smuzhiyun struct pch_gbe_regs {
234*4882a593Smuzhiyun 	u32 int_st;
235*4882a593Smuzhiyun 	u32 int_en;
236*4882a593Smuzhiyun 	u32 mode;
237*4882a593Smuzhiyun 	u32 reset;
238*4882a593Smuzhiyun 	u32 tcpip_acc;
239*4882a593Smuzhiyun 	u32 ex_list;
240*4882a593Smuzhiyun 	u32 int_st_hold;
241*4882a593Smuzhiyun 	u32 phy_int_ctrl;
242*4882a593Smuzhiyun 	u32 mac_rx_en;
243*4882a593Smuzhiyun 	u32 rx_fctrl;
244*4882a593Smuzhiyun 	u32 pause_req;
245*4882a593Smuzhiyun 	u32 rx_mode;
246*4882a593Smuzhiyun 	u32 tx_mode;
247*4882a593Smuzhiyun 	u32 rx_fifo_st;
248*4882a593Smuzhiyun 	u32 tx_fifo_st;
249*4882a593Smuzhiyun 	u32 tx_fid;
250*4882a593Smuzhiyun 	u32 tx_result;
251*4882a593Smuzhiyun 	u32 pause_pkt1;
252*4882a593Smuzhiyun 	u32 pause_pkt2;
253*4882a593Smuzhiyun 	u32 pause_pkt3;
254*4882a593Smuzhiyun 	u32 pause_pkt4;
255*4882a593Smuzhiyun 	u32 pause_pkt5;
256*4882a593Smuzhiyun 	u32 reserve[2];
257*4882a593Smuzhiyun 	struct pch_gbe_regs_mac_adr mac_adr[16];
258*4882a593Smuzhiyun 	u32 addr_mask;
259*4882a593Smuzhiyun 	u32 miim;
260*4882a593Smuzhiyun 	u32 mac_addr_load;
261*4882a593Smuzhiyun 	u32 rgmii_st;
262*4882a593Smuzhiyun 	u32 rgmii_ctrl;
263*4882a593Smuzhiyun 	u32 reserve3[3];
264*4882a593Smuzhiyun 	u32 dma_ctrl;
265*4882a593Smuzhiyun 	u32 reserve4[3];
266*4882a593Smuzhiyun 	u32 rx_dsc_base;
267*4882a593Smuzhiyun 	u32 rx_dsc_size;
268*4882a593Smuzhiyun 	u32 rx_dsc_hw_p;
269*4882a593Smuzhiyun 	u32 rx_dsc_hw_p_hld;
270*4882a593Smuzhiyun 	u32 rx_dsc_sw_p;
271*4882a593Smuzhiyun 	u32 reserve5[3];
272*4882a593Smuzhiyun 	u32 tx_dsc_base;
273*4882a593Smuzhiyun 	u32 tx_dsc_size;
274*4882a593Smuzhiyun 	u32 tx_dsc_hw_p;
275*4882a593Smuzhiyun 	u32 tx_dsc_hw_p_hld;
276*4882a593Smuzhiyun 	u32 tx_dsc_sw_p;
277*4882a593Smuzhiyun 	u32 reserve6[3];
278*4882a593Smuzhiyun 	u32 rx_dma_st;
279*4882a593Smuzhiyun 	u32 tx_dma_st;
280*4882a593Smuzhiyun 	u32 reserve7[2];
281*4882a593Smuzhiyun 	u32 wol_st;
282*4882a593Smuzhiyun 	u32 wol_ctrl;
283*4882a593Smuzhiyun 	u32 wol_addr_mask;
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun struct pch_gbe_priv {
287*4882a593Smuzhiyun 	struct pch_gbe_rx_desc rx_desc[PCH_GBE_DESC_NUM];
288*4882a593Smuzhiyun 	struct pch_gbe_tx_desc tx_desc[PCH_GBE_DESC_NUM];
289*4882a593Smuzhiyun 	char rx_buff[PCH_GBE_DESC_NUM][PCH_GBE_RX_FRAME_LEN];
290*4882a593Smuzhiyun 	struct phy_device *phydev;
291*4882a593Smuzhiyun 	struct mii_dev *bus;
292*4882a593Smuzhiyun 	struct pch_gbe_regs *mac_regs;
293*4882a593Smuzhiyun 	struct udevice *dev;
294*4882a593Smuzhiyun 	int rx_idx;
295*4882a593Smuzhiyun 	int tx_idx;
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #endif /* _PCH_GBE_H_ */
299