1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Intel Platform Controller Hub EG20T (codename Topcliff) GMAC Driver
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <pci.h>
14*4882a593Smuzhiyun #include <miiphy.h>
15*4882a593Smuzhiyun #include "pch_gbe.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #if !defined(CONFIG_PHYLIB)
18*4882a593Smuzhiyun # error "PCH Gigabit Ethernet driver requires PHYLIB - missing CONFIG_PHYLIB"
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static struct pci_device_id supported[] = {
22*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TCF_GBE) },
23*4882a593Smuzhiyun { }
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
pch_gbe_mac_read(struct pch_gbe_regs * mac_regs,u8 * addr)26*4882a593Smuzhiyun static void pch_gbe_mac_read(struct pch_gbe_regs *mac_regs, u8 *addr)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun u32 macid_hi, macid_lo;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun macid_hi = readl(&mac_regs->mac_adr[0].high);
31*4882a593Smuzhiyun macid_lo = readl(&mac_regs->mac_adr[0].low) & 0xffff;
32*4882a593Smuzhiyun debug("pch_gbe: macid_hi %#x macid_lo %#x\n", macid_hi, macid_lo);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun addr[0] = (u8)(macid_hi & 0xff);
35*4882a593Smuzhiyun addr[1] = (u8)((macid_hi >> 8) & 0xff);
36*4882a593Smuzhiyun addr[2] = (u8)((macid_hi >> 16) & 0xff);
37*4882a593Smuzhiyun addr[3] = (u8)((macid_hi >> 24) & 0xff);
38*4882a593Smuzhiyun addr[4] = (u8)(macid_lo & 0xff);
39*4882a593Smuzhiyun addr[5] = (u8)((macid_lo >> 8) & 0xff);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
pch_gbe_mac_write(struct pch_gbe_regs * mac_regs,u8 * addr)42*4882a593Smuzhiyun static int pch_gbe_mac_write(struct pch_gbe_regs *mac_regs, u8 *addr)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun u32 macid_hi, macid_lo;
45*4882a593Smuzhiyun ulong start;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun macid_hi = addr[0] + (addr[1] << 8) + (addr[2] << 16) + (addr[3] << 24);
48*4882a593Smuzhiyun macid_lo = addr[4] + (addr[5] << 8);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun writel(macid_hi, &mac_regs->mac_adr[0].high);
51*4882a593Smuzhiyun writel(macid_lo, &mac_regs->mac_adr[0].low);
52*4882a593Smuzhiyun writel(0xfffe, &mac_regs->addr_mask);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun start = get_timer(0);
55*4882a593Smuzhiyun while (get_timer(start) < PCH_GBE_TIMEOUT) {
56*4882a593Smuzhiyun if (!(readl(&mac_regs->addr_mask) & PCH_GBE_BUSY))
57*4882a593Smuzhiyun return 0;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun udelay(10);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return -ETIME;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
pch_gbe_reset(struct udevice * dev)65*4882a593Smuzhiyun static int pch_gbe_reset(struct udevice *dev)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
68*4882a593Smuzhiyun struct eth_pdata *plat = dev_get_platdata(dev);
69*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = priv->mac_regs;
70*4882a593Smuzhiyun ulong start;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun priv->rx_idx = 0;
73*4882a593Smuzhiyun priv->tx_idx = 0;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun writel(PCH_GBE_ALL_RST, &mac_regs->reset);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * Configure the MAC to RGMII mode after reset
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun * For some unknown reason, we must do the configuration here right
81*4882a593Smuzhiyun * after resetting the whole MAC, otherwise the reset bit in the RESET
82*4882a593Smuzhiyun * register will never be cleared by the hardware. And there is another
83*4882a593Smuzhiyun * way of having the same magic, that is to configure the MODE register
84*4882a593Smuzhiyun * to have the MAC work in MII/GMII mode, which is how current Linux
85*4882a593Smuzhiyun * pch_gbe driver does. Since anyway we need program the MAC to RGMII
86*4882a593Smuzhiyun * mode in the driver, we just do it here.
87*4882a593Smuzhiyun *
88*4882a593Smuzhiyun * Note: this behavior is not documented in the hardware manual.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun writel(PCH_GBE_RGMII_MODE_RGMII | PCH_GBE_CHIP_TYPE_INTERNAL,
91*4882a593Smuzhiyun &mac_regs->rgmii_ctrl);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun start = get_timer(0);
94*4882a593Smuzhiyun while (get_timer(start) < PCH_GBE_TIMEOUT) {
95*4882a593Smuzhiyun if (!(readl(&mac_regs->reset) & PCH_GBE_ALL_RST)) {
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Soft reset clears hardware MAC address registers,
98*4882a593Smuzhiyun * so we have to reload MAC address here in order to
99*4882a593Smuzhiyun * make linux pch_gbe driver happy.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun return pch_gbe_mac_write(mac_regs, plat->enetaddr);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun udelay(10);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun debug("pch_gbe: reset timeout\n");
108*4882a593Smuzhiyun return -ETIME;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
pch_gbe_rx_descs_init(struct udevice * dev)111*4882a593Smuzhiyun static void pch_gbe_rx_descs_init(struct udevice *dev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
114*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = priv->mac_regs;
115*4882a593Smuzhiyun struct pch_gbe_rx_desc *rx_desc = &priv->rx_desc[0];
116*4882a593Smuzhiyun int i;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun memset(rx_desc, 0, sizeof(struct pch_gbe_rx_desc) * PCH_GBE_DESC_NUM);
119*4882a593Smuzhiyun for (i = 0; i < PCH_GBE_DESC_NUM; i++)
120*4882a593Smuzhiyun rx_desc[i].buffer_addr = dm_pci_virt_to_mem(priv->dev,
121*4882a593Smuzhiyun priv->rx_buff[i]);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun flush_dcache_range((ulong)rx_desc, (ulong)&rx_desc[PCH_GBE_DESC_NUM]);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun writel(dm_pci_virt_to_mem(priv->dev, rx_desc),
126*4882a593Smuzhiyun &mac_regs->rx_dsc_base);
127*4882a593Smuzhiyun writel(sizeof(struct pch_gbe_rx_desc) * (PCH_GBE_DESC_NUM - 1),
128*4882a593Smuzhiyun &mac_regs->rx_dsc_size);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun writel(dm_pci_virt_to_mem(priv->dev, rx_desc + 1),
131*4882a593Smuzhiyun &mac_regs->rx_dsc_sw_p);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
pch_gbe_tx_descs_init(struct udevice * dev)134*4882a593Smuzhiyun static void pch_gbe_tx_descs_init(struct udevice *dev)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
137*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = priv->mac_regs;
138*4882a593Smuzhiyun struct pch_gbe_tx_desc *tx_desc = &priv->tx_desc[0];
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun memset(tx_desc, 0, sizeof(struct pch_gbe_tx_desc) * PCH_GBE_DESC_NUM);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun flush_dcache_range((ulong)tx_desc, (ulong)&tx_desc[PCH_GBE_DESC_NUM]);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun writel(dm_pci_virt_to_mem(priv->dev, tx_desc),
145*4882a593Smuzhiyun &mac_regs->tx_dsc_base);
146*4882a593Smuzhiyun writel(sizeof(struct pch_gbe_tx_desc) * (PCH_GBE_DESC_NUM - 1),
147*4882a593Smuzhiyun &mac_regs->tx_dsc_size);
148*4882a593Smuzhiyun writel(dm_pci_virt_to_mem(priv->dev, tx_desc + 1),
149*4882a593Smuzhiyun &mac_regs->tx_dsc_sw_p);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
pch_gbe_adjust_link(struct pch_gbe_regs * mac_regs,struct phy_device * phydev)152*4882a593Smuzhiyun static void pch_gbe_adjust_link(struct pch_gbe_regs *mac_regs,
153*4882a593Smuzhiyun struct phy_device *phydev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun if (!phydev->link) {
156*4882a593Smuzhiyun printf("%s: No link.\n", phydev->dev->name);
157*4882a593Smuzhiyun return;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun clrbits_le32(&mac_regs->rgmii_ctrl,
161*4882a593Smuzhiyun PCH_GBE_RGMII_RATE_2_5M | PCH_GBE_CRS_SEL);
162*4882a593Smuzhiyun clrbits_le32(&mac_regs->mode,
163*4882a593Smuzhiyun PCH_GBE_MODE_GMII_ETHER | PCH_GBE_MODE_FULL_DUPLEX);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun switch (phydev->speed) {
166*4882a593Smuzhiyun case 1000:
167*4882a593Smuzhiyun setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_125M);
168*4882a593Smuzhiyun setbits_le32(&mac_regs->mode, PCH_GBE_MODE_GMII_ETHER);
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case 100:
171*4882a593Smuzhiyun setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_25M);
172*4882a593Smuzhiyun setbits_le32(&mac_regs->mode, PCH_GBE_MODE_MII_ETHER);
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case 10:
175*4882a593Smuzhiyun setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_2_5M);
176*4882a593Smuzhiyun setbits_le32(&mac_regs->mode, PCH_GBE_MODE_MII_ETHER);
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (phydev->duplex) {
181*4882a593Smuzhiyun setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_CRS_SEL);
182*4882a593Smuzhiyun setbits_le32(&mac_regs->mode, PCH_GBE_MODE_FULL_DUPLEX);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun printf("Speed: %d, %s duplex\n", phydev->speed,
186*4882a593Smuzhiyun (phydev->duplex) ? "full" : "half");
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
pch_gbe_start(struct udevice * dev)191*4882a593Smuzhiyun static int pch_gbe_start(struct udevice *dev)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
194*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = priv->mac_regs;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (pch_gbe_reset(dev))
197*4882a593Smuzhiyun return -1;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun pch_gbe_rx_descs_init(dev);
200*4882a593Smuzhiyun pch_gbe_tx_descs_init(dev);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Enable frame bursting */
203*4882a593Smuzhiyun writel(PCH_GBE_MODE_FR_BST, &mac_regs->mode);
204*4882a593Smuzhiyun /* Disable TCP/IP accelerator */
205*4882a593Smuzhiyun writel(PCH_GBE_RX_TCPIPACC_OFF, &mac_regs->tcpip_acc);
206*4882a593Smuzhiyun /* Disable RX flow control */
207*4882a593Smuzhiyun writel(0, &mac_regs->rx_fctrl);
208*4882a593Smuzhiyun /* Configure RX/TX mode */
209*4882a593Smuzhiyun writel(PCH_GBE_RH_ALM_EMP_16 | PCH_GBE_RH_ALM_FULL_16 |
210*4882a593Smuzhiyun PCH_GBE_RH_RD_TRG_32, &mac_regs->rx_mode);
211*4882a593Smuzhiyun writel(PCH_GBE_TM_TH_TX_STRT_32 | PCH_GBE_TM_TH_ALM_EMP_16 |
212*4882a593Smuzhiyun PCH_GBE_TM_TH_ALM_FULL_32 | PCH_GBE_TM_ST_AND_FD |
213*4882a593Smuzhiyun PCH_GBE_TM_SHORT_PKT, &mac_regs->tx_mode);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Start up the PHY */
216*4882a593Smuzhiyun if (phy_startup(priv->phydev)) {
217*4882a593Smuzhiyun printf("Could not initialize PHY %s\n",
218*4882a593Smuzhiyun priv->phydev->dev->name);
219*4882a593Smuzhiyun return -1;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun pch_gbe_adjust_link(mac_regs, priv->phydev);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (!priv->phydev->link)
225*4882a593Smuzhiyun return -1;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Enable TX & RX */
228*4882a593Smuzhiyun writel(PCH_GBE_RX_DMA_EN | PCH_GBE_TX_DMA_EN, &mac_regs->dma_ctrl);
229*4882a593Smuzhiyun writel(PCH_GBE_MRE_MAC_RX_EN, &mac_regs->mac_rx_en);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
pch_gbe_stop(struct udevice * dev)234*4882a593Smuzhiyun static void pch_gbe_stop(struct udevice *dev)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun pch_gbe_reset(dev);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun phy_shutdown(priv->phydev);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
pch_gbe_send(struct udevice * dev,void * packet,int length)243*4882a593Smuzhiyun static int pch_gbe_send(struct udevice *dev, void *packet, int length)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
246*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = priv->mac_regs;
247*4882a593Smuzhiyun struct pch_gbe_tx_desc *tx_head, *tx_desc;
248*4882a593Smuzhiyun u16 frame_ctrl = 0;
249*4882a593Smuzhiyun u32 int_st;
250*4882a593Smuzhiyun ulong start;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun flush_dcache_range((ulong)packet, (ulong)packet + length);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun tx_head = &priv->tx_desc[0];
255*4882a593Smuzhiyun tx_desc = &priv->tx_desc[priv->tx_idx];
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (length < 64)
258*4882a593Smuzhiyun frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun tx_desc->buffer_addr = dm_pci_virt_to_mem(priv->dev, packet);
261*4882a593Smuzhiyun tx_desc->length = length;
262*4882a593Smuzhiyun tx_desc->tx_words_eob = length + 3;
263*4882a593Smuzhiyun tx_desc->tx_frame_ctrl = frame_ctrl;
264*4882a593Smuzhiyun tx_desc->dma_status = 0;
265*4882a593Smuzhiyun tx_desc->gbec_status = 0;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun flush_dcache_range((ulong)tx_desc, (ulong)&tx_desc[1]);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Test the wrap-around condition */
270*4882a593Smuzhiyun if (++priv->tx_idx >= PCH_GBE_DESC_NUM)
271*4882a593Smuzhiyun priv->tx_idx = 0;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun writel(dm_pci_virt_to_mem(priv->dev, tx_head + priv->tx_idx),
274*4882a593Smuzhiyun &mac_regs->tx_dsc_sw_p);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun start = get_timer(0);
277*4882a593Smuzhiyun while (get_timer(start) < PCH_GBE_TIMEOUT) {
278*4882a593Smuzhiyun int_st = readl(&mac_regs->int_st);
279*4882a593Smuzhiyun if (int_st & PCH_GBE_INT_TX_CMPLT)
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun udelay(10);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun debug("pch_gbe: sent failed\n");
286*4882a593Smuzhiyun return -ETIME;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
pch_gbe_recv(struct udevice * dev,int flags,uchar ** packetp)289*4882a593Smuzhiyun static int pch_gbe_recv(struct udevice *dev, int flags, uchar **packetp)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
292*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = priv->mac_regs;
293*4882a593Smuzhiyun struct pch_gbe_rx_desc *rx_desc;
294*4882a593Smuzhiyun ulong hw_desc, length;
295*4882a593Smuzhiyun void *buffer;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun rx_desc = &priv->rx_desc[priv->rx_idx];
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun readl(&mac_regs->int_st);
300*4882a593Smuzhiyun hw_desc = readl(&mac_regs->rx_dsc_hw_p_hld);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Just return if not receiving any packet */
303*4882a593Smuzhiyun if (virt_to_phys(rx_desc) == hw_desc)
304*4882a593Smuzhiyun return -EAGAIN;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Invalidate the descriptor */
307*4882a593Smuzhiyun invalidate_dcache_range((ulong)rx_desc, (ulong)&rx_desc[1]);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun length = rx_desc->rx_words_eob - 3 - ETH_FCS_LEN;
310*4882a593Smuzhiyun buffer = dm_pci_mem_to_virt(priv->dev, rx_desc->buffer_addr, length, 0);
311*4882a593Smuzhiyun invalidate_dcache_range((ulong)buffer, (ulong)buffer + length);
312*4882a593Smuzhiyun *packetp = (uchar *)buffer;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return length;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
pch_gbe_free_pkt(struct udevice * dev,uchar * packet,int length)317*4882a593Smuzhiyun static int pch_gbe_free_pkt(struct udevice *dev, uchar *packet, int length)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
320*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = priv->mac_regs;
321*4882a593Smuzhiyun struct pch_gbe_rx_desc *rx_head = &priv->rx_desc[0];
322*4882a593Smuzhiyun int rx_swp;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Test the wrap-around condition */
325*4882a593Smuzhiyun if (++priv->rx_idx >= PCH_GBE_DESC_NUM)
326*4882a593Smuzhiyun priv->rx_idx = 0;
327*4882a593Smuzhiyun rx_swp = priv->rx_idx;
328*4882a593Smuzhiyun if (++rx_swp >= PCH_GBE_DESC_NUM)
329*4882a593Smuzhiyun rx_swp = 0;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun writel(dm_pci_virt_to_mem(priv->dev, rx_head + rx_swp),
332*4882a593Smuzhiyun &mac_regs->rx_dsc_sw_p);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
pch_gbe_mdio_ready(struct pch_gbe_regs * mac_regs)337*4882a593Smuzhiyun static int pch_gbe_mdio_ready(struct pch_gbe_regs *mac_regs)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun ulong start = get_timer(0);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun while (get_timer(start) < PCH_GBE_TIMEOUT) {
342*4882a593Smuzhiyun if (readl(&mac_regs->miim) & PCH_GBE_MIIM_OPER_READY)
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun udelay(10);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return -ETIME;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
pch_gbe_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)351*4882a593Smuzhiyun static int pch_gbe_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = bus->priv;
354*4882a593Smuzhiyun u32 miim;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (pch_gbe_mdio_ready(mac_regs))
357*4882a593Smuzhiyun return -ETIME;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun miim = (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
360*4882a593Smuzhiyun (reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
361*4882a593Smuzhiyun PCH_GBE_MIIM_OPER_READ;
362*4882a593Smuzhiyun writel(miim, &mac_regs->miim);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (pch_gbe_mdio_ready(mac_regs))
365*4882a593Smuzhiyun return -ETIME;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return readl(&mac_regs->miim) & 0xffff;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
pch_gbe_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 val)370*4882a593Smuzhiyun static int pch_gbe_mdio_write(struct mii_dev *bus, int addr, int devad,
371*4882a593Smuzhiyun int reg, u16 val)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct pch_gbe_regs *mac_regs = bus->priv;
374*4882a593Smuzhiyun u32 miim;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (pch_gbe_mdio_ready(mac_regs))
377*4882a593Smuzhiyun return -ETIME;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun miim = (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
380*4882a593Smuzhiyun (reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
381*4882a593Smuzhiyun PCH_GBE_MIIM_OPER_WRITE | val;
382*4882a593Smuzhiyun writel(miim, &mac_regs->miim);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (pch_gbe_mdio_ready(mac_regs))
385*4882a593Smuzhiyun return -ETIME;
386*4882a593Smuzhiyun else
387*4882a593Smuzhiyun return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
pch_gbe_mdio_init(const char * name,struct pch_gbe_regs * mac_regs)390*4882a593Smuzhiyun static int pch_gbe_mdio_init(const char *name, struct pch_gbe_regs *mac_regs)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct mii_dev *bus;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun bus = mdio_alloc();
395*4882a593Smuzhiyun if (!bus) {
396*4882a593Smuzhiyun debug("pch_gbe: failed to allocate MDIO bus\n");
397*4882a593Smuzhiyun return -ENOMEM;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun bus->read = pch_gbe_mdio_read;
401*4882a593Smuzhiyun bus->write = pch_gbe_mdio_write;
402*4882a593Smuzhiyun strcpy(bus->name, name);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun bus->priv = (void *)mac_regs;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return mdio_register(bus);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
pch_gbe_phy_init(struct udevice * dev)409*4882a593Smuzhiyun static int pch_gbe_phy_init(struct udevice *dev)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
412*4882a593Smuzhiyun struct eth_pdata *plat = dev_get_platdata(dev);
413*4882a593Smuzhiyun struct phy_device *phydev;
414*4882a593Smuzhiyun int mask = 0xffffffff;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun phydev = phy_find_by_mask(priv->bus, mask, plat->phy_interface);
417*4882a593Smuzhiyun if (!phydev) {
418*4882a593Smuzhiyun printf("pch_gbe: cannot find the phy\n");
419*4882a593Smuzhiyun return -1;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun phy_connect_dev(phydev, dev);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun phydev->supported &= PHY_GBIT_FEATURES;
425*4882a593Smuzhiyun phydev->advertising = phydev->supported;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun priv->phydev = phydev;
428*4882a593Smuzhiyun phy_config(phydev);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
pch_gbe_probe(struct udevice * dev)433*4882a593Smuzhiyun int pch_gbe_probe(struct udevice *dev)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct pch_gbe_priv *priv;
436*4882a593Smuzhiyun struct eth_pdata *plat = dev_get_platdata(dev);
437*4882a593Smuzhiyun void *iobase;
438*4882a593Smuzhiyun int err;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /*
441*4882a593Smuzhiyun * The priv structure contains the descriptors and frame buffers which
442*4882a593Smuzhiyun * need a strict buswidth alignment (64 bytes). This is guaranteed by
443*4882a593Smuzhiyun * DM_FLAG_ALLOC_PRIV_DMA flag in the U_BOOT_DRIVER.
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun priv = dev_get_priv(dev);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun priv->dev = dev;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun iobase = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_1, PCI_REGION_MEM);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun plat->iobase = (ulong)iobase;
452*4882a593Smuzhiyun priv->mac_regs = (struct pch_gbe_regs *)iobase;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Read MAC address from SROM and initialize dev->enetaddr with it */
455*4882a593Smuzhiyun pch_gbe_mac_read(priv->mac_regs, plat->enetaddr);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun plat->phy_interface = PHY_INTERFACE_MODE_RGMII;
458*4882a593Smuzhiyun pch_gbe_mdio_init(dev->name, priv->mac_regs);
459*4882a593Smuzhiyun priv->bus = miiphy_get_dev_by_name(dev->name);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun err = pch_gbe_reset(dev);
462*4882a593Smuzhiyun if (err)
463*4882a593Smuzhiyun return err;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return pch_gbe_phy_init(dev);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
pch_gbe_remove(struct udevice * dev)468*4882a593Smuzhiyun int pch_gbe_remove(struct udevice *dev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct pch_gbe_priv *priv = dev_get_priv(dev);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun free(priv->phydev);
473*4882a593Smuzhiyun mdio_unregister(priv->bus);
474*4882a593Smuzhiyun mdio_free(priv->bus);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun static const struct eth_ops pch_gbe_ops = {
480*4882a593Smuzhiyun .start = pch_gbe_start,
481*4882a593Smuzhiyun .send = pch_gbe_send,
482*4882a593Smuzhiyun .recv = pch_gbe_recv,
483*4882a593Smuzhiyun .free_pkt = pch_gbe_free_pkt,
484*4882a593Smuzhiyun .stop = pch_gbe_stop,
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static const struct udevice_id pch_gbe_ids[] = {
488*4882a593Smuzhiyun { .compatible = "intel,pch-gbe" },
489*4882a593Smuzhiyun { }
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun U_BOOT_DRIVER(eth_pch_gbe) = {
493*4882a593Smuzhiyun .name = "pch_gbe",
494*4882a593Smuzhiyun .id = UCLASS_ETH,
495*4882a593Smuzhiyun .of_match = pch_gbe_ids,
496*4882a593Smuzhiyun .probe = pch_gbe_probe,
497*4882a593Smuzhiyun .remove = pch_gbe_remove,
498*4882a593Smuzhiyun .ops = &pch_gbe_ops,
499*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct pch_gbe_priv),
500*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct eth_pdata),
501*4882a593Smuzhiyun .flags = DM_FLAG_ALLOC_PRIV_DMA,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun U_BOOT_PCI_DEVICE(eth_pch_gbe, supported);
505