xref: /OK3568_Linux_fs/u-boot/drivers/net/mvpp2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014 Marvell
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Marcin Wojtas <mw@semihalf.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * U-Boot version:
9*4882a593Smuzhiyun  * Copyright (C) 2016-2017 Stefan Roese <sr@denx.de>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
12*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
13*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <dm.h>
18*4882a593Smuzhiyun #include <dm/device-internal.h>
19*4882a593Smuzhiyun #include <dm/lists.h>
20*4882a593Smuzhiyun #include <net.h>
21*4882a593Smuzhiyun #include <netdev.h>
22*4882a593Smuzhiyun #include <config.h>
23*4882a593Smuzhiyun #include <malloc.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun #include <linux/errno.h>
26*4882a593Smuzhiyun #include <phy.h>
27*4882a593Smuzhiyun #include <miiphy.h>
28*4882a593Smuzhiyun #include <watchdog.h>
29*4882a593Smuzhiyun #include <asm/arch/cpu.h>
30*4882a593Smuzhiyun #include <asm/arch/soc.h>
31*4882a593Smuzhiyun #include <linux/compat.h>
32*4882a593Smuzhiyun #include <linux/mbus.h>
33*4882a593Smuzhiyun #include <asm-generic/gpio.h>
34*4882a593Smuzhiyun #include <fdt_support.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Some linux -> U-Boot compatibility stuff */
39*4882a593Smuzhiyun #define netdev_err(dev, fmt, args...)		\
40*4882a593Smuzhiyun 	printf(fmt, ##args)
41*4882a593Smuzhiyun #define netdev_warn(dev, fmt, args...)		\
42*4882a593Smuzhiyun 	printf(fmt, ##args)
43*4882a593Smuzhiyun #define netdev_info(dev, fmt, args...)		\
44*4882a593Smuzhiyun 	printf(fmt, ##args)
45*4882a593Smuzhiyun #define netdev_dbg(dev, fmt, args...)		\
46*4882a593Smuzhiyun 	printf(fmt, ##args)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define ETH_ALEN	6		/* Octets in one ethernet addr	*/
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define __verify_pcpu_ptr(ptr)						\
51*4882a593Smuzhiyun do {									\
52*4882a593Smuzhiyun 	const void __percpu *__vpp_verify = (typeof((ptr) + 0))NULL;	\
53*4882a593Smuzhiyun 	(void)__vpp_verify;						\
54*4882a593Smuzhiyun } while (0)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define VERIFY_PERCPU_PTR(__p)						\
57*4882a593Smuzhiyun ({									\
58*4882a593Smuzhiyun 	__verify_pcpu_ptr(__p);						\
59*4882a593Smuzhiyun 	(typeof(*(__p)) __kernel __force *)(__p);			\
60*4882a593Smuzhiyun })
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define per_cpu_ptr(ptr, cpu)	({ (void)(cpu); VERIFY_PERCPU_PTR(ptr); })
63*4882a593Smuzhiyun #define smp_processor_id()	0
64*4882a593Smuzhiyun #define num_present_cpus()	1
65*4882a593Smuzhiyun #define for_each_present_cpu(cpu)			\
66*4882a593Smuzhiyun 	for ((cpu) = 0; (cpu) < 1; (cpu)++)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define NET_SKB_PAD	max(32, MVPP2_CPU_D_CACHE_LINE_SIZE)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define CONFIG_NR_CPUS		1
71*4882a593Smuzhiyun #define ETH_HLEN		ETHER_HDR_SIZE	/* Total octets in header */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
74*4882a593Smuzhiyun #define WRAP			(2 + ETH_HLEN + 4 + 32)
75*4882a593Smuzhiyun #define MTU			1500
76*4882a593Smuzhiyun #define RX_BUFFER_SIZE		(ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define MVPP2_SMI_TIMEOUT			10000
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* RX Fifo Registers */
81*4882a593Smuzhiyun #define MVPP2_RX_DATA_FIFO_SIZE_REG(port)	(0x00 + 4 * (port))
82*4882a593Smuzhiyun #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port)	(0x20 + 4 * (port))
83*4882a593Smuzhiyun #define MVPP2_RX_MIN_PKT_SIZE_REG		0x60
84*4882a593Smuzhiyun #define MVPP2_RX_FIFO_INIT_REG			0x64
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* RX DMA Top Registers */
87*4882a593Smuzhiyun #define MVPP2_RX_CTRL_REG(port)			(0x140 + 4 * (port))
88*4882a593Smuzhiyun #define     MVPP2_RX_LOW_LATENCY_PKT_SIZE(s)	(((s) & 0xfff) << 16)
89*4882a593Smuzhiyun #define     MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK	BIT(31)
90*4882a593Smuzhiyun #define MVPP2_POOL_BUF_SIZE_REG(pool)		(0x180 + 4 * (pool))
91*4882a593Smuzhiyun #define     MVPP2_POOL_BUF_SIZE_OFFSET		5
92*4882a593Smuzhiyun #define MVPP2_RXQ_CONFIG_REG(rxq)		(0x800 + 4 * (rxq))
93*4882a593Smuzhiyun #define     MVPP2_SNOOP_PKT_SIZE_MASK		0x1ff
94*4882a593Smuzhiyun #define     MVPP2_SNOOP_BUF_HDR_MASK		BIT(9)
95*4882a593Smuzhiyun #define     MVPP2_RXQ_POOL_SHORT_OFFS		20
96*4882a593Smuzhiyun #define     MVPP21_RXQ_POOL_SHORT_MASK		0x700000
97*4882a593Smuzhiyun #define     MVPP22_RXQ_POOL_SHORT_MASK		0xf00000
98*4882a593Smuzhiyun #define     MVPP2_RXQ_POOL_LONG_OFFS		24
99*4882a593Smuzhiyun #define     MVPP21_RXQ_POOL_LONG_MASK		0x7000000
100*4882a593Smuzhiyun #define     MVPP22_RXQ_POOL_LONG_MASK		0xf000000
101*4882a593Smuzhiyun #define     MVPP2_RXQ_PACKET_OFFSET_OFFS	28
102*4882a593Smuzhiyun #define     MVPP2_RXQ_PACKET_OFFSET_MASK	0x70000000
103*4882a593Smuzhiyun #define     MVPP2_RXQ_DISABLE_MASK		BIT(31)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Parser Registers */
106*4882a593Smuzhiyun #define MVPP2_PRS_INIT_LOOKUP_REG		0x1000
107*4882a593Smuzhiyun #define     MVPP2_PRS_PORT_LU_MAX		0xf
108*4882a593Smuzhiyun #define     MVPP2_PRS_PORT_LU_MASK(port)	(0xff << ((port) * 4))
109*4882a593Smuzhiyun #define     MVPP2_PRS_PORT_LU_VAL(port, val)	((val) << ((port) * 4))
110*4882a593Smuzhiyun #define MVPP2_PRS_INIT_OFFS_REG(port)		(0x1004 + ((port) & 4))
111*4882a593Smuzhiyun #define     MVPP2_PRS_INIT_OFF_MASK(port)	(0x3f << (((port) % 4) * 8))
112*4882a593Smuzhiyun #define     MVPP2_PRS_INIT_OFF_VAL(port, val)	((val) << (((port) % 4) * 8))
113*4882a593Smuzhiyun #define MVPP2_PRS_MAX_LOOP_REG(port)		(0x100c + ((port) & 4))
114*4882a593Smuzhiyun #define     MVPP2_PRS_MAX_LOOP_MASK(port)	(0xff << (((port) % 4) * 8))
115*4882a593Smuzhiyun #define     MVPP2_PRS_MAX_LOOP_VAL(port, val)	((val) << (((port) % 4) * 8))
116*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_IDX_REG			0x1100
117*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_DATA_REG(idx)		(0x1104 + (idx) * 4)
118*4882a593Smuzhiyun #define     MVPP2_PRS_TCAM_INV_MASK		BIT(31)
119*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_IDX_REG			0x1200
120*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_DATA_REG(idx)		(0x1204 + (idx) * 4)
121*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_CTRL_REG			0x1230
122*4882a593Smuzhiyun #define     MVPP2_PRS_TCAM_EN_MASK		BIT(0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Classifier Registers */
125*4882a593Smuzhiyun #define MVPP2_CLS_MODE_REG			0x1800
126*4882a593Smuzhiyun #define     MVPP2_CLS_MODE_ACTIVE_MASK		BIT(0)
127*4882a593Smuzhiyun #define MVPP2_CLS_PORT_WAY_REG			0x1810
128*4882a593Smuzhiyun #define     MVPP2_CLS_PORT_WAY_MASK(port)	(1 << (port))
129*4882a593Smuzhiyun #define MVPP2_CLS_LKP_INDEX_REG			0x1814
130*4882a593Smuzhiyun #define     MVPP2_CLS_LKP_INDEX_WAY_OFFS	6
131*4882a593Smuzhiyun #define MVPP2_CLS_LKP_TBL_REG			0x1818
132*4882a593Smuzhiyun #define     MVPP2_CLS_LKP_TBL_RXQ_MASK		0xff
133*4882a593Smuzhiyun #define     MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK	BIT(25)
134*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_INDEX_REG		0x1820
135*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL0_REG			0x1824
136*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL1_REG			0x1828
137*4882a593Smuzhiyun #define MVPP2_CLS_FLOW_TBL2_REG			0x182c
138*4882a593Smuzhiyun #define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port)	(0x1980 + ((port) * 4))
139*4882a593Smuzhiyun #define     MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS	3
140*4882a593Smuzhiyun #define     MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK	0x7
141*4882a593Smuzhiyun #define MVPP2_CLS_SWFWD_P2HQ_REG(port)		(0x19b0 + ((port) * 4))
142*4882a593Smuzhiyun #define MVPP2_CLS_SWFWD_PCTRL_REG		0x19d0
143*4882a593Smuzhiyun #define     MVPP2_CLS_SWFWD_PCTRL_MASK(port)	(1 << (port))
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Descriptor Manager Top Registers */
146*4882a593Smuzhiyun #define MVPP2_RXQ_NUM_REG			0x2040
147*4882a593Smuzhiyun #define MVPP2_RXQ_DESC_ADDR_REG			0x2044
148*4882a593Smuzhiyun #define     MVPP22_DESC_ADDR_OFFS		8
149*4882a593Smuzhiyun #define MVPP2_RXQ_DESC_SIZE_REG			0x2048
150*4882a593Smuzhiyun #define     MVPP2_RXQ_DESC_SIZE_MASK		0x3ff0
151*4882a593Smuzhiyun #define MVPP2_RXQ_STATUS_UPDATE_REG(rxq)	(0x3000 + 4 * (rxq))
152*4882a593Smuzhiyun #define     MVPP2_RXQ_NUM_PROCESSED_OFFSET	0
153*4882a593Smuzhiyun #define     MVPP2_RXQ_NUM_NEW_OFFSET		16
154*4882a593Smuzhiyun #define MVPP2_RXQ_STATUS_REG(rxq)		(0x3400 + 4 * (rxq))
155*4882a593Smuzhiyun #define     MVPP2_RXQ_OCCUPIED_MASK		0x3fff
156*4882a593Smuzhiyun #define     MVPP2_RXQ_NON_OCCUPIED_OFFSET	16
157*4882a593Smuzhiyun #define     MVPP2_RXQ_NON_OCCUPIED_MASK		0x3fff0000
158*4882a593Smuzhiyun #define MVPP2_RXQ_THRESH_REG			0x204c
159*4882a593Smuzhiyun #define     MVPP2_OCCUPIED_THRESH_OFFSET	0
160*4882a593Smuzhiyun #define     MVPP2_OCCUPIED_THRESH_MASK		0x3fff
161*4882a593Smuzhiyun #define MVPP2_RXQ_INDEX_REG			0x2050
162*4882a593Smuzhiyun #define MVPP2_TXQ_NUM_REG			0x2080
163*4882a593Smuzhiyun #define MVPP2_TXQ_DESC_ADDR_REG			0x2084
164*4882a593Smuzhiyun #define MVPP2_TXQ_DESC_SIZE_REG			0x2088
165*4882a593Smuzhiyun #define     MVPP2_TXQ_DESC_SIZE_MASK		0x3ff0
166*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_UPDATE_REG		0x2090
167*4882a593Smuzhiyun #define MVPP2_TXQ_THRESH_REG			0x2094
168*4882a593Smuzhiyun #define     MVPP2_TRANSMITTED_THRESH_OFFSET	16
169*4882a593Smuzhiyun #define     MVPP2_TRANSMITTED_THRESH_MASK	0x3fff0000
170*4882a593Smuzhiyun #define MVPP2_TXQ_INDEX_REG			0x2098
171*4882a593Smuzhiyun #define MVPP2_TXQ_PREF_BUF_REG			0x209c
172*4882a593Smuzhiyun #define     MVPP2_PREF_BUF_PTR(desc)		((desc) & 0xfff)
173*4882a593Smuzhiyun #define     MVPP2_PREF_BUF_SIZE_4		(BIT(12) | BIT(13))
174*4882a593Smuzhiyun #define     MVPP2_PREF_BUF_SIZE_16		(BIT(12) | BIT(14))
175*4882a593Smuzhiyun #define     MVPP2_PREF_BUF_THRESH(val)		((val) << 17)
176*4882a593Smuzhiyun #define     MVPP2_TXQ_DRAIN_EN_MASK		BIT(31)
177*4882a593Smuzhiyun #define MVPP2_TXQ_PENDING_REG			0x20a0
178*4882a593Smuzhiyun #define     MVPP2_TXQ_PENDING_MASK		0x3fff
179*4882a593Smuzhiyun #define MVPP2_TXQ_INT_STATUS_REG		0x20a4
180*4882a593Smuzhiyun #define MVPP2_TXQ_SENT_REG(txq)			(0x3c00 + 4 * (txq))
181*4882a593Smuzhiyun #define     MVPP2_TRANSMITTED_COUNT_OFFSET	16
182*4882a593Smuzhiyun #define     MVPP2_TRANSMITTED_COUNT_MASK	0x3fff0000
183*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_REQ_REG			0x20b0
184*4882a593Smuzhiyun #define     MVPP2_TXQ_RSVD_REQ_Q_OFFSET		16
185*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_RSLT_REG			0x20b4
186*4882a593Smuzhiyun #define     MVPP2_TXQ_RSVD_RSLT_MASK		0x3fff
187*4882a593Smuzhiyun #define MVPP2_TXQ_RSVD_CLR_REG			0x20b8
188*4882a593Smuzhiyun #define     MVPP2_TXQ_RSVD_CLR_OFFSET		16
189*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu)	(0x2100 + 4 * (cpu))
190*4882a593Smuzhiyun #define     MVPP22_AGGR_TXQ_DESC_ADDR_OFFS	8
191*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu)	(0x2140 + 4 * (cpu))
192*4882a593Smuzhiyun #define     MVPP2_AGGR_TXQ_DESC_SIZE_MASK	0x3ff0
193*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_STATUS_REG(cpu)		(0x2180 + 4 * (cpu))
194*4882a593Smuzhiyun #define     MVPP2_AGGR_TXQ_PENDING_MASK		0x3fff
195*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_INDEX_REG(cpu)		(0x21c0 + 4 * (cpu))
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* MBUS bridge registers */
198*4882a593Smuzhiyun #define MVPP2_WIN_BASE(w)			(0x4000 + ((w) << 2))
199*4882a593Smuzhiyun #define MVPP2_WIN_SIZE(w)			(0x4020 + ((w) << 2))
200*4882a593Smuzhiyun #define MVPP2_WIN_REMAP(w)			(0x4040 + ((w) << 2))
201*4882a593Smuzhiyun #define MVPP2_BASE_ADDR_ENABLE			0x4060
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* AXI Bridge Registers */
204*4882a593Smuzhiyun #define MVPP22_AXI_BM_WR_ATTR_REG		0x4100
205*4882a593Smuzhiyun #define MVPP22_AXI_BM_RD_ATTR_REG		0x4104
206*4882a593Smuzhiyun #define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG	0x4110
207*4882a593Smuzhiyun #define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG	0x4114
208*4882a593Smuzhiyun #define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG	0x4118
209*4882a593Smuzhiyun #define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG	0x411c
210*4882a593Smuzhiyun #define MVPP22_AXI_RX_DATA_WR_ATTR_REG		0x4120
211*4882a593Smuzhiyun #define MVPP22_AXI_TX_DATA_RD_ATTR_REG		0x4130
212*4882a593Smuzhiyun #define MVPP22_AXI_RD_NORMAL_CODE_REG		0x4150
213*4882a593Smuzhiyun #define MVPP22_AXI_RD_SNOOP_CODE_REG		0x4154
214*4882a593Smuzhiyun #define MVPP22_AXI_WR_NORMAL_CODE_REG		0x4160
215*4882a593Smuzhiyun #define MVPP22_AXI_WR_SNOOP_CODE_REG		0x4164
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* Values for AXI Bridge registers */
218*4882a593Smuzhiyun #define MVPP22_AXI_ATTR_CACHE_OFFS		0
219*4882a593Smuzhiyun #define MVPP22_AXI_ATTR_DOMAIN_OFFS		12
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_OFFS		0
222*4882a593Smuzhiyun #define MVPP22_AXI_CODE_DOMAIN_OFFS		4
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_NON_CACHE		0x3
225*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_WR_CACHE		0x7
226*4882a593Smuzhiyun #define MVPP22_AXI_CODE_CACHE_RD_CACHE		0xb
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM	2
229*4882a593Smuzhiyun #define MVPP22_AXI_CODE_DOMAIN_SYSTEM		3
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* Interrupt Cause and Mask registers */
232*4882a593Smuzhiyun #define MVPP2_ISR_RX_THRESHOLD_REG(rxq)		(0x5200 + 4 * (rxq))
233*4882a593Smuzhiyun #define MVPP21_ISR_RXQ_GROUP_REG(rxq)		(0x5400 + 4 * (rxq))
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_REG          0x5400
236*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
237*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK   0x380
238*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
241*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK   0x380
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG     0x5404
244*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK    0x1f
245*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK      0xf00
246*4882a593Smuzhiyun #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET    8
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define MVPP2_ISR_ENABLE_REG(port)		(0x5420 + 4 * (port))
249*4882a593Smuzhiyun #define     MVPP2_ISR_ENABLE_INTERRUPT(mask)	((mask) & 0xffff)
250*4882a593Smuzhiyun #define     MVPP2_ISR_DISABLE_INTERRUPT(mask)	(((mask) << 16) & 0xffff0000)
251*4882a593Smuzhiyun #define MVPP2_ISR_RX_TX_CAUSE_REG(port)		(0x5480 + 4 * (port))
252*4882a593Smuzhiyun #define     MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK	0xffff
253*4882a593Smuzhiyun #define     MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK	0xff0000
254*4882a593Smuzhiyun #define     MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK	BIT(24)
255*4882a593Smuzhiyun #define     MVPP2_CAUSE_FCS_ERR_MASK		BIT(25)
256*4882a593Smuzhiyun #define     MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK	BIT(26)
257*4882a593Smuzhiyun #define     MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK	BIT(29)
258*4882a593Smuzhiyun #define     MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK	BIT(30)
259*4882a593Smuzhiyun #define     MVPP2_CAUSE_MISC_SUM_MASK		BIT(31)
260*4882a593Smuzhiyun #define MVPP2_ISR_RX_TX_MASK_REG(port)		(0x54a0 + 4 * (port))
261*4882a593Smuzhiyun #define MVPP2_ISR_PON_RX_TX_MASK_REG		0x54bc
262*4882a593Smuzhiyun #define     MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK	0xffff
263*4882a593Smuzhiyun #define     MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK	0x3fc00000
264*4882a593Smuzhiyun #define     MVPP2_PON_CAUSE_MISC_SUM_MASK		BIT(31)
265*4882a593Smuzhiyun #define MVPP2_ISR_MISC_CAUSE_REG		0x55b0
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* Buffer Manager registers */
268*4882a593Smuzhiyun #define MVPP2_BM_POOL_BASE_REG(pool)		(0x6000 + ((pool) * 4))
269*4882a593Smuzhiyun #define     MVPP2_BM_POOL_BASE_ADDR_MASK	0xfffff80
270*4882a593Smuzhiyun #define MVPP2_BM_POOL_SIZE_REG(pool)		(0x6040 + ((pool) * 4))
271*4882a593Smuzhiyun #define     MVPP2_BM_POOL_SIZE_MASK		0xfff0
272*4882a593Smuzhiyun #define MVPP2_BM_POOL_READ_PTR_REG(pool)	(0x6080 + ((pool) * 4))
273*4882a593Smuzhiyun #define     MVPP2_BM_POOL_GET_READ_PTR_MASK	0xfff0
274*4882a593Smuzhiyun #define MVPP2_BM_POOL_PTRS_NUM_REG(pool)	(0x60c0 + ((pool) * 4))
275*4882a593Smuzhiyun #define     MVPP2_BM_POOL_PTRS_NUM_MASK		0xfff0
276*4882a593Smuzhiyun #define MVPP2_BM_BPPI_READ_PTR_REG(pool)	(0x6100 + ((pool) * 4))
277*4882a593Smuzhiyun #define MVPP2_BM_BPPI_PTRS_NUM_REG(pool)	(0x6140 + ((pool) * 4))
278*4882a593Smuzhiyun #define     MVPP2_BM_BPPI_PTR_NUM_MASK		0x7ff
279*4882a593Smuzhiyun #define     MVPP2_BM_BPPI_PREFETCH_FULL_MASK	BIT(16)
280*4882a593Smuzhiyun #define MVPP2_BM_POOL_CTRL_REG(pool)		(0x6200 + ((pool) * 4))
281*4882a593Smuzhiyun #define     MVPP2_BM_START_MASK			BIT(0)
282*4882a593Smuzhiyun #define     MVPP2_BM_STOP_MASK			BIT(1)
283*4882a593Smuzhiyun #define     MVPP2_BM_STATE_MASK			BIT(4)
284*4882a593Smuzhiyun #define     MVPP2_BM_LOW_THRESH_OFFS		8
285*4882a593Smuzhiyun #define     MVPP2_BM_LOW_THRESH_MASK		0x7f00
286*4882a593Smuzhiyun #define     MVPP2_BM_LOW_THRESH_VALUE(val)	((val) << \
287*4882a593Smuzhiyun 						MVPP2_BM_LOW_THRESH_OFFS)
288*4882a593Smuzhiyun #define     MVPP2_BM_HIGH_THRESH_OFFS		16
289*4882a593Smuzhiyun #define     MVPP2_BM_HIGH_THRESH_MASK		0x7f0000
290*4882a593Smuzhiyun #define     MVPP2_BM_HIGH_THRESH_VALUE(val)	((val) << \
291*4882a593Smuzhiyun 						MVPP2_BM_HIGH_THRESH_OFFS)
292*4882a593Smuzhiyun #define MVPP2_BM_INTR_CAUSE_REG(pool)		(0x6240 + ((pool) * 4))
293*4882a593Smuzhiyun #define     MVPP2_BM_RELEASED_DELAY_MASK	BIT(0)
294*4882a593Smuzhiyun #define     MVPP2_BM_ALLOC_FAILED_MASK		BIT(1)
295*4882a593Smuzhiyun #define     MVPP2_BM_BPPE_EMPTY_MASK		BIT(2)
296*4882a593Smuzhiyun #define     MVPP2_BM_BPPE_FULL_MASK		BIT(3)
297*4882a593Smuzhiyun #define     MVPP2_BM_AVAILABLE_BP_LOW_MASK	BIT(4)
298*4882a593Smuzhiyun #define MVPP2_BM_INTR_MASK_REG(pool)		(0x6280 + ((pool) * 4))
299*4882a593Smuzhiyun #define MVPP2_BM_PHY_ALLOC_REG(pool)		(0x6400 + ((pool) * 4))
300*4882a593Smuzhiyun #define     MVPP2_BM_PHY_ALLOC_GRNTD_MASK	BIT(0)
301*4882a593Smuzhiyun #define MVPP2_BM_VIRT_ALLOC_REG			0x6440
302*4882a593Smuzhiyun #define MVPP2_BM_ADDR_HIGH_ALLOC		0x6444
303*4882a593Smuzhiyun #define     MVPP2_BM_ADDR_HIGH_PHYS_MASK	0xff
304*4882a593Smuzhiyun #define     MVPP2_BM_ADDR_HIGH_VIRT_MASK	0xff00
305*4882a593Smuzhiyun #define     MVPP2_BM_ADDR_HIGH_VIRT_SHIFT	8
306*4882a593Smuzhiyun #define MVPP2_BM_PHY_RLS_REG(pool)		(0x6480 + ((pool) * 4))
307*4882a593Smuzhiyun #define     MVPP2_BM_PHY_RLS_MC_BUFF_MASK	BIT(0)
308*4882a593Smuzhiyun #define     MVPP2_BM_PHY_RLS_PRIO_EN_MASK	BIT(1)
309*4882a593Smuzhiyun #define     MVPP2_BM_PHY_RLS_GRNTD_MASK		BIT(2)
310*4882a593Smuzhiyun #define MVPP2_BM_VIRT_RLS_REG			0x64c0
311*4882a593Smuzhiyun #define MVPP21_BM_MC_RLS_REG			0x64c4
312*4882a593Smuzhiyun #define     MVPP2_BM_MC_ID_MASK			0xfff
313*4882a593Smuzhiyun #define     MVPP2_BM_FORCE_RELEASE_MASK		BIT(12)
314*4882a593Smuzhiyun #define MVPP22_BM_ADDR_HIGH_RLS_REG		0x64c4
315*4882a593Smuzhiyun #define     MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK	0xff
316*4882a593Smuzhiyun #define	    MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK	0xff00
317*4882a593Smuzhiyun #define     MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT	8
318*4882a593Smuzhiyun #define MVPP22_BM_MC_RLS_REG			0x64d4
319*4882a593Smuzhiyun #define MVPP22_BM_POOL_BASE_HIGH_REG		0x6310
320*4882a593Smuzhiyun #define MVPP22_BM_POOL_BASE_HIGH_MASK		0xff
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* TX Scheduler registers */
323*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_PORT_INDEX_REG		0x8000
324*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_Q_CMD_REG		0x8004
325*4882a593Smuzhiyun #define     MVPP2_TXP_SCHED_ENQ_MASK		0xff
326*4882a593Smuzhiyun #define     MVPP2_TXP_SCHED_DISQ_OFFSET		8
327*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_CMD_1_REG		0x8010
328*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_PERIOD_REG		0x8018
329*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_MTU_REG			0x801c
330*4882a593Smuzhiyun #define     MVPP2_TXP_MTU_MAX			0x7FFFF
331*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_REFILL_REG		0x8020
332*4882a593Smuzhiyun #define     MVPP2_TXP_REFILL_TOKENS_ALL_MASK	0x7ffff
333*4882a593Smuzhiyun #define     MVPP2_TXP_REFILL_PERIOD_ALL_MASK	0x3ff00000
334*4882a593Smuzhiyun #define     MVPP2_TXP_REFILL_PERIOD_MASK(v)	((v) << 20)
335*4882a593Smuzhiyun #define MVPP2_TXP_SCHED_TOKEN_SIZE_REG		0x8024
336*4882a593Smuzhiyun #define     MVPP2_TXP_TOKEN_SIZE_MAX		0xffffffff
337*4882a593Smuzhiyun #define MVPP2_TXQ_SCHED_REFILL_REG(q)		(0x8040 + ((q) << 2))
338*4882a593Smuzhiyun #define     MVPP2_TXQ_REFILL_TOKENS_ALL_MASK	0x7ffff
339*4882a593Smuzhiyun #define     MVPP2_TXQ_REFILL_PERIOD_ALL_MASK	0x3ff00000
340*4882a593Smuzhiyun #define     MVPP2_TXQ_REFILL_PERIOD_MASK(v)	((v) << 20)
341*4882a593Smuzhiyun #define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q)	(0x8060 + ((q) << 2))
342*4882a593Smuzhiyun #define     MVPP2_TXQ_TOKEN_SIZE_MAX		0x7fffffff
343*4882a593Smuzhiyun #define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q)	(0x8080 + ((q) << 2))
344*4882a593Smuzhiyun #define     MVPP2_TXQ_TOKEN_CNTR_MAX		0xffffffff
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /* TX general registers */
347*4882a593Smuzhiyun #define MVPP2_TX_SNOOP_REG			0x8800
348*4882a593Smuzhiyun #define MVPP2_TX_PORT_FLUSH_REG			0x8810
349*4882a593Smuzhiyun #define     MVPP2_TX_PORT_FLUSH_MASK(port)	(1 << (port))
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* LMS registers */
352*4882a593Smuzhiyun #define MVPP2_SRC_ADDR_MIDDLE			0x24
353*4882a593Smuzhiyun #define MVPP2_SRC_ADDR_HIGH			0x28
354*4882a593Smuzhiyun #define MVPP2_PHY_AN_CFG0_REG			0x34
355*4882a593Smuzhiyun #define     MVPP2_PHY_AN_STOP_SMI0_MASK		BIT(7)
356*4882a593Smuzhiyun #define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG	0x305c
357*4882a593Smuzhiyun #define     MVPP2_EXT_GLOBAL_CTRL_DEFAULT	0x27
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /* Per-port registers */
360*4882a593Smuzhiyun #define MVPP2_GMAC_CTRL_0_REG			0x0
361*4882a593Smuzhiyun #define      MVPP2_GMAC_PORT_EN_MASK		BIT(0)
362*4882a593Smuzhiyun #define      MVPP2_GMAC_PORT_TYPE_MASK		BIT(1)
363*4882a593Smuzhiyun #define      MVPP2_GMAC_MAX_RX_SIZE_OFFS	2
364*4882a593Smuzhiyun #define      MVPP2_GMAC_MAX_RX_SIZE_MASK	0x7ffc
365*4882a593Smuzhiyun #define      MVPP2_GMAC_MIB_CNTR_EN_MASK	BIT(15)
366*4882a593Smuzhiyun #define MVPP2_GMAC_CTRL_1_REG			0x4
367*4882a593Smuzhiyun #define      MVPP2_GMAC_PERIODIC_XON_EN_MASK	BIT(1)
368*4882a593Smuzhiyun #define      MVPP2_GMAC_GMII_LB_EN_MASK		BIT(5)
369*4882a593Smuzhiyun #define      MVPP2_GMAC_PCS_LB_EN_BIT		6
370*4882a593Smuzhiyun #define      MVPP2_GMAC_PCS_LB_EN_MASK		BIT(6)
371*4882a593Smuzhiyun #define      MVPP2_GMAC_SA_LOW_OFFS		7
372*4882a593Smuzhiyun #define MVPP2_GMAC_CTRL_2_REG			0x8
373*4882a593Smuzhiyun #define      MVPP2_GMAC_INBAND_AN_MASK		BIT(0)
374*4882a593Smuzhiyun #define      MVPP2_GMAC_SGMII_MODE_MASK		BIT(0)
375*4882a593Smuzhiyun #define      MVPP2_GMAC_PCS_ENABLE_MASK		BIT(3)
376*4882a593Smuzhiyun #define      MVPP2_GMAC_PORT_RGMII_MASK		BIT(4)
377*4882a593Smuzhiyun #define      MVPP2_GMAC_PORT_DIS_PADING_MASK	BIT(5)
378*4882a593Smuzhiyun #define      MVPP2_GMAC_PORT_RESET_MASK		BIT(6)
379*4882a593Smuzhiyun #define      MVPP2_GMAC_CLK_125_BYPS_EN_MASK	BIT(9)
380*4882a593Smuzhiyun #define MVPP2_GMAC_AUTONEG_CONFIG		0xc
381*4882a593Smuzhiyun #define      MVPP2_GMAC_FORCE_LINK_DOWN		BIT(0)
382*4882a593Smuzhiyun #define      MVPP2_GMAC_FORCE_LINK_PASS		BIT(1)
383*4882a593Smuzhiyun #define      MVPP2_GMAC_EN_PCS_AN		BIT(2)
384*4882a593Smuzhiyun #define      MVPP2_GMAC_AN_BYPASS_EN		BIT(3)
385*4882a593Smuzhiyun #define      MVPP2_GMAC_CONFIG_MII_SPEED	BIT(5)
386*4882a593Smuzhiyun #define      MVPP2_GMAC_CONFIG_GMII_SPEED	BIT(6)
387*4882a593Smuzhiyun #define      MVPP2_GMAC_AN_SPEED_EN		BIT(7)
388*4882a593Smuzhiyun #define      MVPP2_GMAC_FC_ADV_EN		BIT(9)
389*4882a593Smuzhiyun #define      MVPP2_GMAC_EN_FC_AN		BIT(11)
390*4882a593Smuzhiyun #define      MVPP2_GMAC_CONFIG_FULL_DUPLEX	BIT(12)
391*4882a593Smuzhiyun #define      MVPP2_GMAC_AN_DUPLEX_EN		BIT(13)
392*4882a593Smuzhiyun #define      MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG	BIT(15)
393*4882a593Smuzhiyun #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG		0x1c
394*4882a593Smuzhiyun #define      MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS	6
395*4882a593Smuzhiyun #define      MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK	0x1fc0
396*4882a593Smuzhiyun #define      MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v)	(((v) << 6) & \
397*4882a593Smuzhiyun 					MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
398*4882a593Smuzhiyun #define MVPP2_GMAC_CTRL_4_REG			0x90
399*4882a593Smuzhiyun #define      MVPP2_GMAC_CTRL4_EXT_PIN_GMII_SEL_MASK	BIT(0)
400*4882a593Smuzhiyun #define      MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK	BIT(5)
401*4882a593Smuzhiyun #define      MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK	BIT(6)
402*4882a593Smuzhiyun #define      MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK	BIT(7)
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun  * Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
406*4882a593Smuzhiyun  * relative to port->base.
407*4882a593Smuzhiyun  */
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* Port Mac Control0 */
410*4882a593Smuzhiyun #define MVPP22_XLG_CTRL0_REG			0x100
411*4882a593Smuzhiyun #define      MVPP22_XLG_PORT_EN			BIT(0)
412*4882a593Smuzhiyun #define      MVPP22_XLG_MAC_RESETN		BIT(1)
413*4882a593Smuzhiyun #define      MVPP22_XLG_RX_FC_EN		BIT(7)
414*4882a593Smuzhiyun #define      MVPP22_XLG_MIBCNT_DIS		BIT(13)
415*4882a593Smuzhiyun /* Port Mac Control1 */
416*4882a593Smuzhiyun #define MVPP22_XLG_CTRL1_REG			0x104
417*4882a593Smuzhiyun #define      MVPP22_XLG_MAX_RX_SIZE_OFFS	0
418*4882a593Smuzhiyun #define      MVPP22_XLG_MAX_RX_SIZE_MASK	0x1fff
419*4882a593Smuzhiyun /* Port Interrupt Mask */
420*4882a593Smuzhiyun #define MVPP22_XLG_INTERRUPT_MASK_REG		0x118
421*4882a593Smuzhiyun #define      MVPP22_XLG_INTERRUPT_LINK_CHANGE	BIT(1)
422*4882a593Smuzhiyun /* Port Mac Control3 */
423*4882a593Smuzhiyun #define MVPP22_XLG_CTRL3_REG			0x11c
424*4882a593Smuzhiyun #define      MVPP22_XLG_CTRL3_MACMODESELECT_MASK	(7 << 13)
425*4882a593Smuzhiyun #define      MVPP22_XLG_CTRL3_MACMODESELECT_GMAC	(0 << 13)
426*4882a593Smuzhiyun #define      MVPP22_XLG_CTRL3_MACMODESELECT_10GMAC	(1 << 13)
427*4882a593Smuzhiyun /* Port Mac Control4 */
428*4882a593Smuzhiyun #define MVPP22_XLG_CTRL4_REG			0x184
429*4882a593Smuzhiyun #define      MVPP22_XLG_FORWARD_802_3X_FC_EN	BIT(5)
430*4882a593Smuzhiyun #define      MVPP22_XLG_FORWARD_PFC_EN		BIT(6)
431*4882a593Smuzhiyun #define      MVPP22_XLG_MODE_DMA_1G		BIT(12)
432*4882a593Smuzhiyun #define      MVPP22_XLG_EN_IDLE_CHECK_FOR_LINK	BIT(14)
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /* XPCS registers */
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* Global Configuration 0 */
437*4882a593Smuzhiyun #define MVPP22_XPCS_GLOBAL_CFG_0_REG		0x0
438*4882a593Smuzhiyun #define      MVPP22_XPCS_PCSRESET		BIT(0)
439*4882a593Smuzhiyun #define      MVPP22_XPCS_PCSMODE_OFFS		3
440*4882a593Smuzhiyun #define      MVPP22_XPCS_PCSMODE_MASK		(0x3 << \
441*4882a593Smuzhiyun 						 MVPP22_XPCS_PCSMODE_OFFS)
442*4882a593Smuzhiyun #define      MVPP22_XPCS_LANEACTIVE_OFFS	5
443*4882a593Smuzhiyun #define      MVPP22_XPCS_LANEACTIVE_MASK	(0x3 << \
444*4882a593Smuzhiyun 						 MVPP22_XPCS_LANEACTIVE_OFFS)
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /* MPCS registers */
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define PCS40G_COMMON_CONTROL			0x14
449*4882a593Smuzhiyun #define      FORWARD_ERROR_CORRECTION_MASK	BIT(10)
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun #define PCS_CLOCK_RESET				0x14c
452*4882a593Smuzhiyun #define      TX_SD_CLK_RESET_MASK		BIT(0)
453*4882a593Smuzhiyun #define      RX_SD_CLK_RESET_MASK		BIT(1)
454*4882a593Smuzhiyun #define      MAC_CLK_RESET_MASK			BIT(2)
455*4882a593Smuzhiyun #define      CLK_DIVISION_RATIO_OFFS		4
456*4882a593Smuzhiyun #define      CLK_DIVISION_RATIO_MASK		(0x7 << CLK_DIVISION_RATIO_OFFS)
457*4882a593Smuzhiyun #define      CLK_DIV_PHASE_SET_MASK		BIT(11)
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /* System Soft Reset 1 */
460*4882a593Smuzhiyun #define GOP_SOFT_RESET_1_REG			0x108
461*4882a593Smuzhiyun #define     NETC_GOP_SOFT_RESET_OFFS		6
462*4882a593Smuzhiyun #define     NETC_GOP_SOFT_RESET_MASK		(0x1 << \
463*4882a593Smuzhiyun 						 NETC_GOP_SOFT_RESET_OFFS)
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /* Ports Control 0 */
466*4882a593Smuzhiyun #define NETCOMP_PORTS_CONTROL_0_REG		0x110
467*4882a593Smuzhiyun #define     NETC_BUS_WIDTH_SELECT_OFFS		1
468*4882a593Smuzhiyun #define     NETC_BUS_WIDTH_SELECT_MASK		(0x1 << \
469*4882a593Smuzhiyun 						 NETC_BUS_WIDTH_SELECT_OFFS)
470*4882a593Smuzhiyun #define     NETC_GIG_RX_DATA_SAMPLE_OFFS	29
471*4882a593Smuzhiyun #define     NETC_GIG_RX_DATA_SAMPLE_MASK	(0x1 << \
472*4882a593Smuzhiyun 						 NETC_GIG_RX_DATA_SAMPLE_OFFS)
473*4882a593Smuzhiyun #define     NETC_CLK_DIV_PHASE_OFFS		31
474*4882a593Smuzhiyun #define     NETC_CLK_DIV_PHASE_MASK		(0x1 << NETC_CLK_DIV_PHASE_OFFS)
475*4882a593Smuzhiyun /* Ports Control 1 */
476*4882a593Smuzhiyun #define NETCOMP_PORTS_CONTROL_1_REG		0x114
477*4882a593Smuzhiyun #define     NETC_PORTS_ACTIVE_OFFSET(p)		(0 + p)
478*4882a593Smuzhiyun #define     NETC_PORTS_ACTIVE_MASK(p)		(0x1 << \
479*4882a593Smuzhiyun 						 NETC_PORTS_ACTIVE_OFFSET(p))
480*4882a593Smuzhiyun #define     NETC_PORT_GIG_RF_RESET_OFFS(p)	(28 + p)
481*4882a593Smuzhiyun #define     NETC_PORT_GIG_RF_RESET_MASK(p)	(0x1 << \
482*4882a593Smuzhiyun 						 NETC_PORT_GIG_RF_RESET_OFFS(p))
483*4882a593Smuzhiyun #define NETCOMP_CONTROL_0_REG			0x120
484*4882a593Smuzhiyun #define     NETC_GBE_PORT0_SGMII_MODE_OFFS	0
485*4882a593Smuzhiyun #define     NETC_GBE_PORT0_SGMII_MODE_MASK	(0x1 << \
486*4882a593Smuzhiyun 						 NETC_GBE_PORT0_SGMII_MODE_OFFS)
487*4882a593Smuzhiyun #define     NETC_GBE_PORT1_SGMII_MODE_OFFS	1
488*4882a593Smuzhiyun #define     NETC_GBE_PORT1_SGMII_MODE_MASK	(0x1 << \
489*4882a593Smuzhiyun 						 NETC_GBE_PORT1_SGMII_MODE_OFFS)
490*4882a593Smuzhiyun #define     NETC_GBE_PORT1_MII_MODE_OFFS	2
491*4882a593Smuzhiyun #define     NETC_GBE_PORT1_MII_MODE_MASK	(0x1 << \
492*4882a593Smuzhiyun 						 NETC_GBE_PORT1_MII_MODE_OFFS)
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #define MVPP22_SMI_MISC_CFG_REG			(MVPP22_SMI + 0x04)
495*4882a593Smuzhiyun #define      MVPP22_SMI_POLLING_EN		BIT(10)
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define MVPP22_SMI_PHY_ADDR_REG(port)		(MVPP22_SMI + 0x04 + \
498*4882a593Smuzhiyun 						 (0x4 * (port)))
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun #define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK	0xff
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* Descriptor ring Macros */
503*4882a593Smuzhiyun #define MVPP2_QUEUE_NEXT_DESC(q, index) \
504*4882a593Smuzhiyun 	(((index) < (q)->last_desc) ? ((index) + 1) : 0)
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* SMI: 0xc0054 -> offset 0x54 to lms_base */
507*4882a593Smuzhiyun #define MVPP21_SMI				0x0054
508*4882a593Smuzhiyun /* PP2.2: SMI: 0x12a200 -> offset 0x1200 to iface_base */
509*4882a593Smuzhiyun #define MVPP22_SMI				0x1200
510*4882a593Smuzhiyun #define     MVPP2_PHY_REG_MASK			0x1f
511*4882a593Smuzhiyun /* SMI register fields */
512*4882a593Smuzhiyun #define     MVPP2_SMI_DATA_OFFS			0	/* Data */
513*4882a593Smuzhiyun #define     MVPP2_SMI_DATA_MASK			(0xffff << MVPP2_SMI_DATA_OFFS)
514*4882a593Smuzhiyun #define     MVPP2_SMI_DEV_ADDR_OFFS		16	/* PHY device address */
515*4882a593Smuzhiyun #define     MVPP2_SMI_REG_ADDR_OFFS		21	/* PHY device reg addr*/
516*4882a593Smuzhiyun #define     MVPP2_SMI_OPCODE_OFFS		26	/* Write/Read opcode */
517*4882a593Smuzhiyun #define     MVPP2_SMI_OPCODE_READ		(1 << MVPP2_SMI_OPCODE_OFFS)
518*4882a593Smuzhiyun #define     MVPP2_SMI_READ_VALID		(1 << 27)	/* Read Valid */
519*4882a593Smuzhiyun #define     MVPP2_SMI_BUSY			(1 << 28)	/* Busy */
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define     MVPP2_PHY_ADDR_MASK			0x1f
522*4882a593Smuzhiyun #define     MVPP2_PHY_REG_MASK			0x1f
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /* Additional PPv2.2 offsets */
525*4882a593Smuzhiyun #define MVPP22_MPCS				0x007000
526*4882a593Smuzhiyun #define MVPP22_XPCS				0x007400
527*4882a593Smuzhiyun #define MVPP22_PORT_BASE			0x007e00
528*4882a593Smuzhiyun #define MVPP22_PORT_OFFSET			0x001000
529*4882a593Smuzhiyun #define MVPP22_RFU1				0x318000
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /* Maximum number of ports */
532*4882a593Smuzhiyun #define MVPP22_GOP_MAC_NUM			4
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* Sets the field located at the specified in data */
535*4882a593Smuzhiyun #define MVPP2_RGMII_TX_FIFO_MIN_TH		0x41
536*4882a593Smuzhiyun #define MVPP2_SGMII_TX_FIFO_MIN_TH		0x5
537*4882a593Smuzhiyun #define MVPP2_SGMII2_5_TX_FIFO_MIN_TH		0xb
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /* Net Complex */
540*4882a593Smuzhiyun enum mv_netc_topology {
541*4882a593Smuzhiyun 	MV_NETC_GE_MAC2_SGMII		=	BIT(0),
542*4882a593Smuzhiyun 	MV_NETC_GE_MAC3_SGMII		=	BIT(1),
543*4882a593Smuzhiyun 	MV_NETC_GE_MAC3_RGMII		=	BIT(2),
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun enum mv_netc_phase {
547*4882a593Smuzhiyun 	MV_NETC_FIRST_PHASE,
548*4882a593Smuzhiyun 	MV_NETC_SECOND_PHASE,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun enum mv_netc_sgmii_xmi_mode {
552*4882a593Smuzhiyun 	MV_NETC_GBE_SGMII,
553*4882a593Smuzhiyun 	MV_NETC_GBE_XMII,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun enum mv_netc_mii_mode {
557*4882a593Smuzhiyun 	MV_NETC_GBE_RGMII,
558*4882a593Smuzhiyun 	MV_NETC_GBE_MII,
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun enum mv_netc_lanes {
562*4882a593Smuzhiyun 	MV_NETC_LANE_23,
563*4882a593Smuzhiyun 	MV_NETC_LANE_45,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /* Various constants */
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /* Coalescing */
569*4882a593Smuzhiyun #define MVPP2_TXDONE_COAL_PKTS_THRESH	15
570*4882a593Smuzhiyun #define MVPP2_TXDONE_HRTIMER_PERIOD_NS	1000000UL
571*4882a593Smuzhiyun #define MVPP2_RX_COAL_PKTS		32
572*4882a593Smuzhiyun #define MVPP2_RX_COAL_USEC		100
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /* The two bytes Marvell header. Either contains a special value used
575*4882a593Smuzhiyun  * by Marvell switches when a specific hardware mode is enabled (not
576*4882a593Smuzhiyun  * supported by this driver) or is filled automatically by zeroes on
577*4882a593Smuzhiyun  * the RX side. Those two bytes being at the front of the Ethernet
578*4882a593Smuzhiyun  * header, they allow to have the IP header aligned on a 4 bytes
579*4882a593Smuzhiyun  * boundary automatically: the hardware skips those two bytes on its
580*4882a593Smuzhiyun  * own.
581*4882a593Smuzhiyun  */
582*4882a593Smuzhiyun #define MVPP2_MH_SIZE			2
583*4882a593Smuzhiyun #define MVPP2_ETH_TYPE_LEN		2
584*4882a593Smuzhiyun #define MVPP2_PPPOE_HDR_SIZE		8
585*4882a593Smuzhiyun #define MVPP2_VLAN_TAG_LEN		4
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /* Lbtd 802.3 type */
588*4882a593Smuzhiyun #define MVPP2_IP_LBDT_TYPE		0xfffa
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #define MVPP2_CPU_D_CACHE_LINE_SIZE	32
591*4882a593Smuzhiyun #define MVPP2_TX_CSUM_MAX_SIZE		9800
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun /* Timeout constants */
594*4882a593Smuzhiyun #define MVPP2_TX_DISABLE_TIMEOUT_MSEC	1000
595*4882a593Smuzhiyun #define MVPP2_TX_PENDING_TIMEOUT_MSEC	1000
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun #define MVPP2_TX_MTU_MAX		0x7ffff
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun /* Maximum number of T-CONTs of PON port */
600*4882a593Smuzhiyun #define MVPP2_MAX_TCONT			16
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun /* Maximum number of supported ports */
603*4882a593Smuzhiyun #define MVPP2_MAX_PORTS			4
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun /* Maximum number of TXQs used by single port */
606*4882a593Smuzhiyun #define MVPP2_MAX_TXQ			8
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun /* Default number of TXQs in use */
609*4882a593Smuzhiyun #define MVPP2_DEFAULT_TXQ		1
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /* Dfault number of RXQs in use */
612*4882a593Smuzhiyun #define MVPP2_DEFAULT_RXQ		1
613*4882a593Smuzhiyun #define CONFIG_MV_ETH_RXQ		8	/* increment by 8 */
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /* Max number of Rx descriptors */
616*4882a593Smuzhiyun #define MVPP2_MAX_RXD			16
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun /* Max number of Tx descriptors */
619*4882a593Smuzhiyun #define MVPP2_MAX_TXD			16
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /* Amount of Tx descriptors that can be reserved at once by CPU */
622*4882a593Smuzhiyun #define MVPP2_CPU_DESC_CHUNK		16
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /* Max number of Tx descriptors in each aggregated queue */
625*4882a593Smuzhiyun #define MVPP2_AGGR_TXQ_SIZE		16
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun /* Descriptor aligned size */
628*4882a593Smuzhiyun #define MVPP2_DESC_ALIGNED_SIZE		32
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /* Descriptor alignment mask */
631*4882a593Smuzhiyun #define MVPP2_TX_DESC_ALIGN		(MVPP2_DESC_ALIGNED_SIZE - 1)
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun /* RX FIFO constants */
634*4882a593Smuzhiyun #define MVPP21_RX_FIFO_PORT_DATA_SIZE		0x2000
635*4882a593Smuzhiyun #define MVPP21_RX_FIFO_PORT_ATTR_SIZE		0x80
636*4882a593Smuzhiyun #define MVPP22_RX_FIFO_10GB_PORT_DATA_SIZE	0x8000
637*4882a593Smuzhiyun #define MVPP22_RX_FIFO_2_5GB_PORT_DATA_SIZE	0x2000
638*4882a593Smuzhiyun #define MVPP22_RX_FIFO_1GB_PORT_DATA_SIZE	0x1000
639*4882a593Smuzhiyun #define MVPP22_RX_FIFO_10GB_PORT_ATTR_SIZE	0x200
640*4882a593Smuzhiyun #define MVPP22_RX_FIFO_2_5GB_PORT_ATTR_SIZE	0x80
641*4882a593Smuzhiyun #define MVPP22_RX_FIFO_1GB_PORT_ATTR_SIZE	0x40
642*4882a593Smuzhiyun #define MVPP2_RX_FIFO_PORT_MIN_PKT		0x80
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /* TX general registers */
645*4882a593Smuzhiyun #define MVPP22_TX_FIFO_SIZE_REG(eth_tx_port)	(0x8860 + ((eth_tx_port) << 2))
646*4882a593Smuzhiyun #define MVPP22_TX_FIFO_SIZE_MASK		0xf
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun /* TX FIFO constants */
649*4882a593Smuzhiyun #define MVPP2_TX_FIFO_DATA_SIZE_10KB		0xa
650*4882a593Smuzhiyun #define MVPP2_TX_FIFO_DATA_SIZE_3KB		0x3
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /* RX buffer constants */
653*4882a593Smuzhiyun #define MVPP2_SKB_SHINFO_SIZE \
654*4882a593Smuzhiyun 	0
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #define MVPP2_RX_PKT_SIZE(mtu) \
657*4882a593Smuzhiyun 	ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
658*4882a593Smuzhiyun 	      ETH_HLEN + ETH_FCS_LEN, MVPP2_CPU_D_CACHE_LINE_SIZE)
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #define MVPP2_RX_BUF_SIZE(pkt_size)	((pkt_size) + NET_SKB_PAD)
661*4882a593Smuzhiyun #define MVPP2_RX_TOTAL_SIZE(buf_size)	((buf_size) + MVPP2_SKB_SHINFO_SIZE)
662*4882a593Smuzhiyun #define MVPP2_RX_MAX_PKT_SIZE(total_size) \
663*4882a593Smuzhiyun 	((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun #define MVPP2_BIT_TO_BYTE(bit)		((bit) / 8)
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun /* IPv6 max L3 address size */
668*4882a593Smuzhiyun #define MVPP2_MAX_L3_ADDR_SIZE		16
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun /* Port flags */
671*4882a593Smuzhiyun #define MVPP2_F_LOOPBACK		BIT(0)
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /* Marvell tag types */
674*4882a593Smuzhiyun enum mvpp2_tag_type {
675*4882a593Smuzhiyun 	MVPP2_TAG_TYPE_NONE = 0,
676*4882a593Smuzhiyun 	MVPP2_TAG_TYPE_MH   = 1,
677*4882a593Smuzhiyun 	MVPP2_TAG_TYPE_DSA  = 2,
678*4882a593Smuzhiyun 	MVPP2_TAG_TYPE_EDSA = 3,
679*4882a593Smuzhiyun 	MVPP2_TAG_TYPE_VLAN = 4,
680*4882a593Smuzhiyun 	MVPP2_TAG_TYPE_LAST = 5
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun /* Parser constants */
684*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_SRAM_SIZE	256
685*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_WORDS		6
686*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_WORDS		4
687*4882a593Smuzhiyun #define MVPP2_PRS_FLOW_ID_SIZE		64
688*4882a593Smuzhiyun #define MVPP2_PRS_FLOW_ID_MASK		0x3f
689*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_ENTRY_INVALID	1
690*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_DSA_TAGGED_BIT	BIT(5)
691*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_HEAD		0x40
692*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_HEAD_MASK	0xf0
693*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_MC		0xe0
694*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_MC_MASK		0xf0
695*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_BC_MASK		0xff
696*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_IHL		0x5
697*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_IHL_MASK		0xf
698*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_MC		0xff
699*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_MC_MASK		0xff
700*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_HOP_MASK		0xff
701*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_PROTO_MASK	0xff
702*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_PROTO_MASK_L	0x3f
703*4882a593Smuzhiyun #define MVPP2_PRS_DBL_VLANS_MAX		100
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /* Tcam structure:
706*4882a593Smuzhiyun  * - lookup ID - 4 bits
707*4882a593Smuzhiyun  * - port ID - 1 byte
708*4882a593Smuzhiyun  * - additional information - 1 byte
709*4882a593Smuzhiyun  * - header data - 8 bytes
710*4882a593Smuzhiyun  * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
711*4882a593Smuzhiyun  */
712*4882a593Smuzhiyun #define MVPP2_PRS_AI_BITS			8
713*4882a593Smuzhiyun #define MVPP2_PRS_PORT_MASK			0xff
714*4882a593Smuzhiyun #define MVPP2_PRS_LU_MASK			0xf
715*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_DATA_BYTE(offs)		\
716*4882a593Smuzhiyun 				    (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
717*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)	\
718*4882a593Smuzhiyun 					      (((offs) * 2) - ((offs) % 2)  + 2)
719*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_AI_BYTE			16
720*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_PORT_BYTE		17
721*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_LU_BYTE			20
722*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_EN_OFFS(offs)		((offs) + 2)
723*4882a593Smuzhiyun #define MVPP2_PRS_TCAM_INV_WORD			5
724*4882a593Smuzhiyun /* Tcam entries ID */
725*4882a593Smuzhiyun #define MVPP2_PE_DROP_ALL		0
726*4882a593Smuzhiyun #define MVPP2_PE_FIRST_FREE_TID		1
727*4882a593Smuzhiyun #define MVPP2_PE_LAST_FREE_TID		(MVPP2_PRS_TCAM_SRAM_SIZE - 31)
728*4882a593Smuzhiyun #define MVPP2_PE_IP6_EXT_PROTO_UN	(MVPP2_PRS_TCAM_SRAM_SIZE - 30)
729*4882a593Smuzhiyun #define MVPP2_PE_MAC_MC_IP6		(MVPP2_PRS_TCAM_SRAM_SIZE - 29)
730*4882a593Smuzhiyun #define MVPP2_PE_IP6_ADDR_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 28)
731*4882a593Smuzhiyun #define MVPP2_PE_IP4_ADDR_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 27)
732*4882a593Smuzhiyun #define MVPP2_PE_LAST_DEFAULT_FLOW	(MVPP2_PRS_TCAM_SRAM_SIZE - 26)
733*4882a593Smuzhiyun #define MVPP2_PE_FIRST_DEFAULT_FLOW	(MVPP2_PRS_TCAM_SRAM_SIZE - 19)
734*4882a593Smuzhiyun #define MVPP2_PE_EDSA_TAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 18)
735*4882a593Smuzhiyun #define MVPP2_PE_EDSA_UNTAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 17)
736*4882a593Smuzhiyun #define MVPP2_PE_DSA_TAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 16)
737*4882a593Smuzhiyun #define MVPP2_PE_DSA_UNTAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 15)
738*4882a593Smuzhiyun #define MVPP2_PE_ETYPE_EDSA_TAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 14)
739*4882a593Smuzhiyun #define MVPP2_PE_ETYPE_EDSA_UNTAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 13)
740*4882a593Smuzhiyun #define MVPP2_PE_ETYPE_DSA_TAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 12)
741*4882a593Smuzhiyun #define MVPP2_PE_ETYPE_DSA_UNTAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 11)
742*4882a593Smuzhiyun #define MVPP2_PE_MH_DEFAULT		(MVPP2_PRS_TCAM_SRAM_SIZE - 10)
743*4882a593Smuzhiyun #define MVPP2_PE_DSA_DEFAULT		(MVPP2_PRS_TCAM_SRAM_SIZE - 9)
744*4882a593Smuzhiyun #define MVPP2_PE_IP6_PROTO_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 8)
745*4882a593Smuzhiyun #define MVPP2_PE_IP4_PROTO_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 7)
746*4882a593Smuzhiyun #define MVPP2_PE_ETH_TYPE_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 6)
747*4882a593Smuzhiyun #define MVPP2_PE_VLAN_DBL		(MVPP2_PRS_TCAM_SRAM_SIZE - 5)
748*4882a593Smuzhiyun #define MVPP2_PE_VLAN_NONE		(MVPP2_PRS_TCAM_SRAM_SIZE - 4)
749*4882a593Smuzhiyun #define MVPP2_PE_MAC_MC_ALL		(MVPP2_PRS_TCAM_SRAM_SIZE - 3)
750*4882a593Smuzhiyun #define MVPP2_PE_MAC_PROMISCUOUS	(MVPP2_PRS_TCAM_SRAM_SIZE - 2)
751*4882a593Smuzhiyun #define MVPP2_PE_MAC_NON_PROMISCUOUS	(MVPP2_PRS_TCAM_SRAM_SIZE - 1)
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun /* Sram structure
754*4882a593Smuzhiyun  * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
755*4882a593Smuzhiyun  */
756*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_RI_OFFS			0
757*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_RI_WORD			0
758*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_RI_CTRL_OFFS		32
759*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_RI_CTRL_WORD		1
760*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_RI_CTRL_BITS		32
761*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_SHIFT_OFFS		64
762*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT		72
763*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_OFFS			73
764*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_BITS			8
765*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_MASK			0xff
766*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_SIGN_BIT		81
767*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_TYPE_OFFS		82
768*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_TYPE_MASK		0x7
769*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_TYPE_L3		1
770*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_UDF_TYPE_L4		4
771*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS	85
772*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK	0x3
773*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD		1
774*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD	2
775*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD	3
776*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS		87
777*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS		2
778*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK		0x3
779*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD		0
780*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD	2
781*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD	3
782*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS		89
783*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_AI_OFFS			90
784*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_AI_CTRL_OFFS		98
785*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_AI_CTRL_BITS		8
786*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_AI_MASK			0xff
787*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_NEXT_LU_OFFS		106
788*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_NEXT_LU_MASK		0xf
789*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_LU_DONE_BIT		110
790*4882a593Smuzhiyun #define MVPP2_PRS_SRAM_LU_GEN_BIT		111
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun /* Sram result info bits assignment */
793*4882a593Smuzhiyun #define MVPP2_PRS_RI_MAC_ME_MASK		0x1
794*4882a593Smuzhiyun #define MVPP2_PRS_RI_DSA_MASK			0x2
795*4882a593Smuzhiyun #define MVPP2_PRS_RI_VLAN_MASK			(BIT(2) | BIT(3))
796*4882a593Smuzhiyun #define MVPP2_PRS_RI_VLAN_NONE			0x0
797*4882a593Smuzhiyun #define MVPP2_PRS_RI_VLAN_SINGLE		BIT(2)
798*4882a593Smuzhiyun #define MVPP2_PRS_RI_VLAN_DOUBLE		BIT(3)
799*4882a593Smuzhiyun #define MVPP2_PRS_RI_VLAN_TRIPLE		(BIT(2) | BIT(3))
800*4882a593Smuzhiyun #define MVPP2_PRS_RI_CPU_CODE_MASK		0x70
801*4882a593Smuzhiyun #define MVPP2_PRS_RI_CPU_CODE_RX_SPEC		BIT(4)
802*4882a593Smuzhiyun #define MVPP2_PRS_RI_L2_CAST_MASK		(BIT(9) | BIT(10))
803*4882a593Smuzhiyun #define MVPP2_PRS_RI_L2_UCAST			0x0
804*4882a593Smuzhiyun #define MVPP2_PRS_RI_L2_MCAST			BIT(9)
805*4882a593Smuzhiyun #define MVPP2_PRS_RI_L2_BCAST			BIT(10)
806*4882a593Smuzhiyun #define MVPP2_PRS_RI_PPPOE_MASK			0x800
807*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_PROTO_MASK		(BIT(12) | BIT(13) | BIT(14))
808*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_UN			0x0
809*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_IP4			BIT(12)
810*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_IP4_OPT			BIT(13)
811*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_IP4_OTHER		(BIT(12) | BIT(13))
812*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_IP6			BIT(14)
813*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_IP6_EXT			(BIT(12) | BIT(14))
814*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_ARP			(BIT(13) | BIT(14))
815*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_ADDR_MASK		(BIT(15) | BIT(16))
816*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_UCAST			0x0
817*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_MCAST			BIT(15)
818*4882a593Smuzhiyun #define MVPP2_PRS_RI_L3_BCAST			(BIT(15) | BIT(16))
819*4882a593Smuzhiyun #define MVPP2_PRS_RI_IP_FRAG_MASK		0x20000
820*4882a593Smuzhiyun #define MVPP2_PRS_RI_UDF3_MASK			0x300000
821*4882a593Smuzhiyun #define MVPP2_PRS_RI_UDF3_RX_SPECIAL		BIT(21)
822*4882a593Smuzhiyun #define MVPP2_PRS_RI_L4_PROTO_MASK		0x1c00000
823*4882a593Smuzhiyun #define MVPP2_PRS_RI_L4_TCP			BIT(22)
824*4882a593Smuzhiyun #define MVPP2_PRS_RI_L4_UDP			BIT(23)
825*4882a593Smuzhiyun #define MVPP2_PRS_RI_L4_OTHER			(BIT(22) | BIT(23))
826*4882a593Smuzhiyun #define MVPP2_PRS_RI_UDF7_MASK			0x60000000
827*4882a593Smuzhiyun #define MVPP2_PRS_RI_UDF7_IP6_LITE		BIT(29)
828*4882a593Smuzhiyun #define MVPP2_PRS_RI_DROP_MASK			0x80000000
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun /* Sram additional info bits assignment */
831*4882a593Smuzhiyun #define MVPP2_PRS_IPV4_DIP_AI_BIT		BIT(0)
832*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_NO_EXT_AI_BIT		BIT(0)
833*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_EXT_AI_BIT		BIT(1)
834*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_EXT_AH_AI_BIT		BIT(2)
835*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT	BIT(3)
836*4882a593Smuzhiyun #define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT		BIT(4)
837*4882a593Smuzhiyun #define MVPP2_PRS_SINGLE_VLAN_AI		0
838*4882a593Smuzhiyun #define MVPP2_PRS_DBL_VLAN_AI_BIT		BIT(7)
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun /* DSA/EDSA type */
841*4882a593Smuzhiyun #define MVPP2_PRS_TAGGED		true
842*4882a593Smuzhiyun #define MVPP2_PRS_UNTAGGED		false
843*4882a593Smuzhiyun #define MVPP2_PRS_EDSA			true
844*4882a593Smuzhiyun #define MVPP2_PRS_DSA			false
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun /* MAC entries, shadow udf */
847*4882a593Smuzhiyun enum mvpp2_prs_udf {
848*4882a593Smuzhiyun 	MVPP2_PRS_UDF_MAC_DEF,
849*4882a593Smuzhiyun 	MVPP2_PRS_UDF_MAC_RANGE,
850*4882a593Smuzhiyun 	MVPP2_PRS_UDF_L2_DEF,
851*4882a593Smuzhiyun 	MVPP2_PRS_UDF_L2_DEF_COPY,
852*4882a593Smuzhiyun 	MVPP2_PRS_UDF_L2_USER,
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun /* Lookup ID */
856*4882a593Smuzhiyun enum mvpp2_prs_lookup {
857*4882a593Smuzhiyun 	MVPP2_PRS_LU_MH,
858*4882a593Smuzhiyun 	MVPP2_PRS_LU_MAC,
859*4882a593Smuzhiyun 	MVPP2_PRS_LU_DSA,
860*4882a593Smuzhiyun 	MVPP2_PRS_LU_VLAN,
861*4882a593Smuzhiyun 	MVPP2_PRS_LU_L2,
862*4882a593Smuzhiyun 	MVPP2_PRS_LU_PPPOE,
863*4882a593Smuzhiyun 	MVPP2_PRS_LU_IP4,
864*4882a593Smuzhiyun 	MVPP2_PRS_LU_IP6,
865*4882a593Smuzhiyun 	MVPP2_PRS_LU_FLOWS,
866*4882a593Smuzhiyun 	MVPP2_PRS_LU_LAST,
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun /* L3 cast enum */
870*4882a593Smuzhiyun enum mvpp2_prs_l3_cast {
871*4882a593Smuzhiyun 	MVPP2_PRS_L3_UNI_CAST,
872*4882a593Smuzhiyun 	MVPP2_PRS_L3_MULTI_CAST,
873*4882a593Smuzhiyun 	MVPP2_PRS_L3_BROAD_CAST
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun /* Classifier constants */
877*4882a593Smuzhiyun #define MVPP2_CLS_FLOWS_TBL_SIZE	512
878*4882a593Smuzhiyun #define MVPP2_CLS_FLOWS_TBL_DATA_WORDS	3
879*4882a593Smuzhiyun #define MVPP2_CLS_LKP_TBL_SIZE		64
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun /* BM constants */
882*4882a593Smuzhiyun #define MVPP2_BM_POOLS_NUM		1
883*4882a593Smuzhiyun #define MVPP2_BM_LONG_BUF_NUM		16
884*4882a593Smuzhiyun #define MVPP2_BM_SHORT_BUF_NUM		16
885*4882a593Smuzhiyun #define MVPP2_BM_POOL_SIZE_MAX		(16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
886*4882a593Smuzhiyun #define MVPP2_BM_POOL_PTR_ALIGN		128
887*4882a593Smuzhiyun #define MVPP2_BM_SWF_LONG_POOL(port)	0
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun /* BM cookie (32 bits) definition */
890*4882a593Smuzhiyun #define MVPP2_BM_COOKIE_POOL_OFFS	8
891*4882a593Smuzhiyun #define MVPP2_BM_COOKIE_CPU_OFFS	24
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /* BM short pool packet size
894*4882a593Smuzhiyun  * These value assure that for SWF the total number
895*4882a593Smuzhiyun  * of bytes allocated for each buffer will be 512
896*4882a593Smuzhiyun  */
897*4882a593Smuzhiyun #define MVPP2_BM_SHORT_PKT_SIZE		MVPP2_RX_MAX_PKT_SIZE(512)
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun enum mvpp2_bm_type {
900*4882a593Smuzhiyun 	MVPP2_BM_FREE,
901*4882a593Smuzhiyun 	MVPP2_BM_SWF_LONG,
902*4882a593Smuzhiyun 	MVPP2_BM_SWF_SHORT
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun /* Definitions */
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun /* Shared Packet Processor resources */
908*4882a593Smuzhiyun struct mvpp2 {
909*4882a593Smuzhiyun 	/* Shared registers' base addresses */
910*4882a593Smuzhiyun 	void __iomem *base;
911*4882a593Smuzhiyun 	void __iomem *lms_base;
912*4882a593Smuzhiyun 	void __iomem *iface_base;
913*4882a593Smuzhiyun 	void __iomem *mdio_base;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	void __iomem *mpcs_base;
916*4882a593Smuzhiyun 	void __iomem *xpcs_base;
917*4882a593Smuzhiyun 	void __iomem *rfu1_base;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	u32 netc_config;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* List of pointers to port structures */
922*4882a593Smuzhiyun 	struct mvpp2_port **port_list;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* Aggregated TXQs */
925*4882a593Smuzhiyun 	struct mvpp2_tx_queue *aggr_txqs;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* BM pools */
928*4882a593Smuzhiyun 	struct mvpp2_bm_pool *bm_pools;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* PRS shadow table */
931*4882a593Smuzhiyun 	struct mvpp2_prs_shadow *prs_shadow;
932*4882a593Smuzhiyun 	/* PRS auxiliary table for double vlan entries control */
933*4882a593Smuzhiyun 	bool *prs_double_vlans;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* Tclk value */
936*4882a593Smuzhiyun 	u32 tclk;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* HW version */
939*4882a593Smuzhiyun 	enum { MVPP21, MVPP22 } hw_version;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* Maximum number of RXQs per port */
942*4882a593Smuzhiyun 	unsigned int max_port_rxqs;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	struct mii_dev *bus;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	int probe_done;
947*4882a593Smuzhiyun 	u8 num_ports;
948*4882a593Smuzhiyun };
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun struct mvpp2_pcpu_stats {
951*4882a593Smuzhiyun 	u64	rx_packets;
952*4882a593Smuzhiyun 	u64	rx_bytes;
953*4882a593Smuzhiyun 	u64	tx_packets;
954*4882a593Smuzhiyun 	u64	tx_bytes;
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun struct mvpp2_port {
958*4882a593Smuzhiyun 	u8 id;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* Index of the port from the "group of ports" complex point
961*4882a593Smuzhiyun 	 * of view
962*4882a593Smuzhiyun 	 */
963*4882a593Smuzhiyun 	int gop_id;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	int irq;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	struct mvpp2 *priv;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/* Per-port registers' base address */
970*4882a593Smuzhiyun 	void __iomem *base;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	struct mvpp2_rx_queue **rxqs;
973*4882a593Smuzhiyun 	struct mvpp2_tx_queue **txqs;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	int pkt_size;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	u32 pending_cause_rx;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* Per-CPU port control */
980*4882a593Smuzhiyun 	struct mvpp2_port_pcpu __percpu *pcpu;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/* Flags */
983*4882a593Smuzhiyun 	unsigned long flags;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	u16 tx_ring_size;
986*4882a593Smuzhiyun 	u16 rx_ring_size;
987*4882a593Smuzhiyun 	struct mvpp2_pcpu_stats __percpu *stats;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	struct phy_device *phy_dev;
990*4882a593Smuzhiyun 	phy_interface_t phy_interface;
991*4882a593Smuzhiyun 	int phy_node;
992*4882a593Smuzhiyun 	int phyaddr;
993*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
994*4882a593Smuzhiyun 	struct gpio_desc phy_reset_gpio;
995*4882a593Smuzhiyun 	struct gpio_desc phy_tx_disable_gpio;
996*4882a593Smuzhiyun #endif
997*4882a593Smuzhiyun 	int init;
998*4882a593Smuzhiyun 	unsigned int link;
999*4882a593Smuzhiyun 	unsigned int duplex;
1000*4882a593Smuzhiyun 	unsigned int speed;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	unsigned int phy_speed;		/* SGMII 1Gbps vs 2.5Gbps */
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	struct mvpp2_bm_pool *pool_long;
1005*4882a593Smuzhiyun 	struct mvpp2_bm_pool *pool_short;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	/* Index of first port's physical RXQ */
1008*4882a593Smuzhiyun 	u8 first_rxq;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	u8 dev_addr[ETH_ALEN];
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun /* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
1014*4882a593Smuzhiyun  * layout of the transmit and reception DMA descriptors, and their
1015*4882a593Smuzhiyun  * layout is therefore defined by the hardware design
1016*4882a593Smuzhiyun  */
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun #define MVPP2_TXD_L3_OFF_SHIFT		0
1019*4882a593Smuzhiyun #define MVPP2_TXD_IP_HLEN_SHIFT		8
1020*4882a593Smuzhiyun #define MVPP2_TXD_L4_CSUM_FRAG		BIT(13)
1021*4882a593Smuzhiyun #define MVPP2_TXD_L4_CSUM_NOT		BIT(14)
1022*4882a593Smuzhiyun #define MVPP2_TXD_IP_CSUM_DISABLE	BIT(15)
1023*4882a593Smuzhiyun #define MVPP2_TXD_PADDING_DISABLE	BIT(23)
1024*4882a593Smuzhiyun #define MVPP2_TXD_L4_UDP		BIT(24)
1025*4882a593Smuzhiyun #define MVPP2_TXD_L3_IP6		BIT(26)
1026*4882a593Smuzhiyun #define MVPP2_TXD_L_DESC		BIT(28)
1027*4882a593Smuzhiyun #define MVPP2_TXD_F_DESC		BIT(29)
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun #define MVPP2_RXD_ERR_SUMMARY		BIT(15)
1030*4882a593Smuzhiyun #define MVPP2_RXD_ERR_CODE_MASK		(BIT(13) | BIT(14))
1031*4882a593Smuzhiyun #define MVPP2_RXD_ERR_CRC		0x0
1032*4882a593Smuzhiyun #define MVPP2_RXD_ERR_OVERRUN		BIT(13)
1033*4882a593Smuzhiyun #define MVPP2_RXD_ERR_RESOURCE		(BIT(13) | BIT(14))
1034*4882a593Smuzhiyun #define MVPP2_RXD_BM_POOL_ID_OFFS	16
1035*4882a593Smuzhiyun #define MVPP2_RXD_BM_POOL_ID_MASK	(BIT(16) | BIT(17) | BIT(18))
1036*4882a593Smuzhiyun #define MVPP2_RXD_HWF_SYNC		BIT(21)
1037*4882a593Smuzhiyun #define MVPP2_RXD_L4_CSUM_OK		BIT(22)
1038*4882a593Smuzhiyun #define MVPP2_RXD_IP4_HEADER_ERR	BIT(24)
1039*4882a593Smuzhiyun #define MVPP2_RXD_L4_TCP		BIT(25)
1040*4882a593Smuzhiyun #define MVPP2_RXD_L4_UDP		BIT(26)
1041*4882a593Smuzhiyun #define MVPP2_RXD_L3_IP4		BIT(28)
1042*4882a593Smuzhiyun #define MVPP2_RXD_L3_IP6		BIT(30)
1043*4882a593Smuzhiyun #define MVPP2_RXD_BUF_HDR		BIT(31)
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun /* HW TX descriptor for PPv2.1 */
1046*4882a593Smuzhiyun struct mvpp21_tx_desc {
1047*4882a593Smuzhiyun 	u32 command;		/* Options used by HW for packet transmitting.*/
1048*4882a593Smuzhiyun 	u8  packet_offset;	/* the offset from the buffer beginning	*/
1049*4882a593Smuzhiyun 	u8  phys_txq;		/* destination queue ID			*/
1050*4882a593Smuzhiyun 	u16 data_size;		/* data size of transmitted packet in bytes */
1051*4882a593Smuzhiyun 	u32 buf_dma_addr;	/* physical addr of transmitted buffer	*/
1052*4882a593Smuzhiyun 	u32 buf_cookie;		/* cookie for access to TX buffer in tx path */
1053*4882a593Smuzhiyun 	u32 reserved1[3];	/* hw_cmd (for future use, BM, PON, PNC) */
1054*4882a593Smuzhiyun 	u32 reserved2;		/* reserved (for future use)		*/
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun /* HW RX descriptor for PPv2.1 */
1058*4882a593Smuzhiyun struct mvpp21_rx_desc {
1059*4882a593Smuzhiyun 	u32 status;		/* info about received packet		*/
1060*4882a593Smuzhiyun 	u16 reserved1;		/* parser_info (for future use, PnC)	*/
1061*4882a593Smuzhiyun 	u16 data_size;		/* size of received packet in bytes	*/
1062*4882a593Smuzhiyun 	u32 buf_dma_addr;	/* physical address of the buffer	*/
1063*4882a593Smuzhiyun 	u32 buf_cookie;		/* cookie for access to RX buffer in rx path */
1064*4882a593Smuzhiyun 	u16 reserved2;		/* gem_port_id (for future use, PON)	*/
1065*4882a593Smuzhiyun 	u16 reserved3;		/* csum_l4 (for future use, PnC)	*/
1066*4882a593Smuzhiyun 	u8  reserved4;		/* bm_qset (for future use, BM)		*/
1067*4882a593Smuzhiyun 	u8  reserved5;
1068*4882a593Smuzhiyun 	u16 reserved6;		/* classify_info (for future use, PnC)	*/
1069*4882a593Smuzhiyun 	u32 reserved7;		/* flow_id (for future use, PnC) */
1070*4882a593Smuzhiyun 	u32 reserved8;
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun /* HW TX descriptor for PPv2.2 */
1074*4882a593Smuzhiyun struct mvpp22_tx_desc {
1075*4882a593Smuzhiyun 	u32 command;
1076*4882a593Smuzhiyun 	u8  packet_offset;
1077*4882a593Smuzhiyun 	u8  phys_txq;
1078*4882a593Smuzhiyun 	u16 data_size;
1079*4882a593Smuzhiyun 	u64 reserved1;
1080*4882a593Smuzhiyun 	u64 buf_dma_addr_ptp;
1081*4882a593Smuzhiyun 	u64 buf_cookie_misc;
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun /* HW RX descriptor for PPv2.2 */
1085*4882a593Smuzhiyun struct mvpp22_rx_desc {
1086*4882a593Smuzhiyun 	u32 status;
1087*4882a593Smuzhiyun 	u16 reserved1;
1088*4882a593Smuzhiyun 	u16 data_size;
1089*4882a593Smuzhiyun 	u32 reserved2;
1090*4882a593Smuzhiyun 	u32 reserved3;
1091*4882a593Smuzhiyun 	u64 buf_dma_addr_key_hash;
1092*4882a593Smuzhiyun 	u64 buf_cookie_misc;
1093*4882a593Smuzhiyun };
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun /* Opaque type used by the driver to manipulate the HW TX and RX
1096*4882a593Smuzhiyun  * descriptors
1097*4882a593Smuzhiyun  */
1098*4882a593Smuzhiyun struct mvpp2_tx_desc {
1099*4882a593Smuzhiyun 	union {
1100*4882a593Smuzhiyun 		struct mvpp21_tx_desc pp21;
1101*4882a593Smuzhiyun 		struct mvpp22_tx_desc pp22;
1102*4882a593Smuzhiyun 	};
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun struct mvpp2_rx_desc {
1106*4882a593Smuzhiyun 	union {
1107*4882a593Smuzhiyun 		struct mvpp21_rx_desc pp21;
1108*4882a593Smuzhiyun 		struct mvpp22_rx_desc pp22;
1109*4882a593Smuzhiyun 	};
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun /* Per-CPU Tx queue control */
1113*4882a593Smuzhiyun struct mvpp2_txq_pcpu {
1114*4882a593Smuzhiyun 	int cpu;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	/* Number of Tx DMA descriptors in the descriptor ring */
1117*4882a593Smuzhiyun 	int size;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	/* Number of currently used Tx DMA descriptor in the
1120*4882a593Smuzhiyun 	 * descriptor ring
1121*4882a593Smuzhiyun 	 */
1122*4882a593Smuzhiyun 	int count;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/* Number of Tx DMA descriptors reserved for each CPU */
1125*4882a593Smuzhiyun 	int reserved_num;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	/* Index of last TX DMA descriptor that was inserted */
1128*4882a593Smuzhiyun 	int txq_put_index;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	/* Index of the TX DMA descriptor to be cleaned up */
1131*4882a593Smuzhiyun 	int txq_get_index;
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun struct mvpp2_tx_queue {
1135*4882a593Smuzhiyun 	/* Physical number of this Tx queue */
1136*4882a593Smuzhiyun 	u8 id;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	/* Logical number of this Tx queue */
1139*4882a593Smuzhiyun 	u8 log_id;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* Number of Tx DMA descriptors in the descriptor ring */
1142*4882a593Smuzhiyun 	int size;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	/* Number of currently used Tx DMA descriptor in the descriptor ring */
1145*4882a593Smuzhiyun 	int count;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	/* Per-CPU control of physical Tx queues */
1148*4882a593Smuzhiyun 	struct mvpp2_txq_pcpu __percpu *pcpu;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	u32 done_pkts_coal;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/* Virtual address of thex Tx DMA descriptors array */
1153*4882a593Smuzhiyun 	struct mvpp2_tx_desc *descs;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	/* DMA address of the Tx DMA descriptors array */
1156*4882a593Smuzhiyun 	dma_addr_t descs_dma;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	/* Index of the last Tx DMA descriptor */
1159*4882a593Smuzhiyun 	int last_desc;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* Index of the next Tx DMA descriptor to process */
1162*4882a593Smuzhiyun 	int next_desc_to_proc;
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun struct mvpp2_rx_queue {
1166*4882a593Smuzhiyun 	/* RX queue number, in the range 0-31 for physical RXQs */
1167*4882a593Smuzhiyun 	u8 id;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	/* Num of rx descriptors in the rx descriptor ring */
1170*4882a593Smuzhiyun 	int size;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	u32 pkts_coal;
1173*4882a593Smuzhiyun 	u32 time_coal;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	/* Virtual address of the RX DMA descriptors array */
1176*4882a593Smuzhiyun 	struct mvpp2_rx_desc *descs;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* DMA address of the RX DMA descriptors array */
1179*4882a593Smuzhiyun 	dma_addr_t descs_dma;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	/* Index of the last RX DMA descriptor */
1182*4882a593Smuzhiyun 	int last_desc;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	/* Index of the next RX DMA descriptor to process */
1185*4882a593Smuzhiyun 	int next_desc_to_proc;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	/* ID of port to which physical RXQ is mapped */
1188*4882a593Smuzhiyun 	int port;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* Port's logic RXQ number to which physical RXQ is mapped */
1191*4882a593Smuzhiyun 	int logic_rxq;
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun union mvpp2_prs_tcam_entry {
1195*4882a593Smuzhiyun 	u32 word[MVPP2_PRS_TCAM_WORDS];
1196*4882a593Smuzhiyun 	u8  byte[MVPP2_PRS_TCAM_WORDS * 4];
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun union mvpp2_prs_sram_entry {
1200*4882a593Smuzhiyun 	u32 word[MVPP2_PRS_SRAM_WORDS];
1201*4882a593Smuzhiyun 	u8  byte[MVPP2_PRS_SRAM_WORDS * 4];
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun struct mvpp2_prs_entry {
1205*4882a593Smuzhiyun 	u32 index;
1206*4882a593Smuzhiyun 	union mvpp2_prs_tcam_entry tcam;
1207*4882a593Smuzhiyun 	union mvpp2_prs_sram_entry sram;
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun struct mvpp2_prs_shadow {
1211*4882a593Smuzhiyun 	bool valid;
1212*4882a593Smuzhiyun 	bool finish;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	/* Lookup ID */
1215*4882a593Smuzhiyun 	int lu;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	/* User defined offset */
1218*4882a593Smuzhiyun 	int udf;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* Result info */
1221*4882a593Smuzhiyun 	u32 ri;
1222*4882a593Smuzhiyun 	u32 ri_mask;
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun struct mvpp2_cls_flow_entry {
1226*4882a593Smuzhiyun 	u32 index;
1227*4882a593Smuzhiyun 	u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun struct mvpp2_cls_lookup_entry {
1231*4882a593Smuzhiyun 	u32 lkpid;
1232*4882a593Smuzhiyun 	u32 way;
1233*4882a593Smuzhiyun 	u32 data;
1234*4882a593Smuzhiyun };
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun struct mvpp2_bm_pool {
1237*4882a593Smuzhiyun 	/* Pool number in the range 0-7 */
1238*4882a593Smuzhiyun 	int id;
1239*4882a593Smuzhiyun 	enum mvpp2_bm_type type;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	/* Buffer Pointers Pool External (BPPE) size */
1242*4882a593Smuzhiyun 	int size;
1243*4882a593Smuzhiyun 	/* Number of buffers for this pool */
1244*4882a593Smuzhiyun 	int buf_num;
1245*4882a593Smuzhiyun 	/* Pool buffer size */
1246*4882a593Smuzhiyun 	int buf_size;
1247*4882a593Smuzhiyun 	/* Packet size */
1248*4882a593Smuzhiyun 	int pkt_size;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	/* BPPE virtual base address */
1251*4882a593Smuzhiyun 	unsigned long *virt_addr;
1252*4882a593Smuzhiyun 	/* BPPE DMA base address */
1253*4882a593Smuzhiyun 	dma_addr_t dma_addr;
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	/* Ports using BM pool */
1256*4882a593Smuzhiyun 	u32 port_map;
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun /* Static declaractions */
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun /* Number of RXQs used by single port */
1262*4882a593Smuzhiyun static int rxq_number = MVPP2_DEFAULT_RXQ;
1263*4882a593Smuzhiyun /* Number of TXQs used by single port */
1264*4882a593Smuzhiyun static int txq_number = MVPP2_DEFAULT_TXQ;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun static int base_id;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun #define MVPP2_DRIVER_NAME "mvpp2"
1269*4882a593Smuzhiyun #define MVPP2_DRIVER_VERSION "1.0"
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun /*
1272*4882a593Smuzhiyun  * U-Boot internal data, mostly uncached buffers for descriptors and data
1273*4882a593Smuzhiyun  */
1274*4882a593Smuzhiyun struct buffer_location {
1275*4882a593Smuzhiyun 	struct mvpp2_tx_desc *aggr_tx_descs;
1276*4882a593Smuzhiyun 	struct mvpp2_tx_desc *tx_descs;
1277*4882a593Smuzhiyun 	struct mvpp2_rx_desc *rx_descs;
1278*4882a593Smuzhiyun 	unsigned long *bm_pool[MVPP2_BM_POOLS_NUM];
1279*4882a593Smuzhiyun 	unsigned long *rx_buffer[MVPP2_BM_LONG_BUF_NUM];
1280*4882a593Smuzhiyun 	int first_rxq;
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun /*
1284*4882a593Smuzhiyun  * All 4 interfaces use the same global buffer, since only one interface
1285*4882a593Smuzhiyun  * can be enabled at once
1286*4882a593Smuzhiyun  */
1287*4882a593Smuzhiyun static struct buffer_location buffer_loc;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun /*
1290*4882a593Smuzhiyun  * Page table entries are set to 1MB, or multiples of 1MB
1291*4882a593Smuzhiyun  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
1292*4882a593Smuzhiyun  */
1293*4882a593Smuzhiyun #define BD_SPACE	(1 << 20)
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun /* Utility/helper methods */
1296*4882a593Smuzhiyun 
mvpp2_write(struct mvpp2 * priv,u32 offset,u32 data)1297*4882a593Smuzhiyun static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	writel(data, priv->base + offset);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
mvpp2_read(struct mvpp2 * priv,u32 offset)1302*4882a593Smuzhiyun static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	return readl(priv->base + offset);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun 
mvpp2_txdesc_dma_addr_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,dma_addr_t dma_addr)1307*4882a593Smuzhiyun static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1308*4882a593Smuzhiyun 				      struct mvpp2_tx_desc *tx_desc,
1309*4882a593Smuzhiyun 				      dma_addr_t dma_addr)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21) {
1312*4882a593Smuzhiyun 		tx_desc->pp21.buf_dma_addr = dma_addr;
1313*4882a593Smuzhiyun 	} else {
1314*4882a593Smuzhiyun 		u64 val = (u64)dma_addr;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 		tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1317*4882a593Smuzhiyun 		tx_desc->pp22.buf_dma_addr_ptp |= val;
1318*4882a593Smuzhiyun 	}
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
mvpp2_txdesc_size_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,size_t size)1321*4882a593Smuzhiyun static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1322*4882a593Smuzhiyun 				  struct mvpp2_tx_desc *tx_desc,
1323*4882a593Smuzhiyun 				  size_t size)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1326*4882a593Smuzhiyun 		tx_desc->pp21.data_size = size;
1327*4882a593Smuzhiyun 	else
1328*4882a593Smuzhiyun 		tx_desc->pp22.data_size = size;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
mvpp2_txdesc_txq_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,unsigned int txq)1331*4882a593Smuzhiyun static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1332*4882a593Smuzhiyun 				 struct mvpp2_tx_desc *tx_desc,
1333*4882a593Smuzhiyun 				 unsigned int txq)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1336*4882a593Smuzhiyun 		tx_desc->pp21.phys_txq = txq;
1337*4882a593Smuzhiyun 	else
1338*4882a593Smuzhiyun 		tx_desc->pp22.phys_txq = txq;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
mvpp2_txdesc_cmd_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,unsigned int command)1341*4882a593Smuzhiyun static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1342*4882a593Smuzhiyun 				 struct mvpp2_tx_desc *tx_desc,
1343*4882a593Smuzhiyun 				 unsigned int command)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1346*4882a593Smuzhiyun 		tx_desc->pp21.command = command;
1347*4882a593Smuzhiyun 	else
1348*4882a593Smuzhiyun 		tx_desc->pp22.command = command;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
mvpp2_txdesc_offset_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,unsigned int offset)1351*4882a593Smuzhiyun static void mvpp2_txdesc_offset_set(struct mvpp2_port *port,
1352*4882a593Smuzhiyun 				    struct mvpp2_tx_desc *tx_desc,
1353*4882a593Smuzhiyun 				    unsigned int offset)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1356*4882a593Smuzhiyun 		tx_desc->pp21.packet_offset = offset;
1357*4882a593Smuzhiyun 	else
1358*4882a593Smuzhiyun 		tx_desc->pp22.packet_offset = offset;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun 
mvpp2_rxdesc_dma_addr_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1361*4882a593Smuzhiyun static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1362*4882a593Smuzhiyun 					    struct mvpp2_rx_desc *rx_desc)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1365*4882a593Smuzhiyun 		return rx_desc->pp21.buf_dma_addr;
1366*4882a593Smuzhiyun 	else
1367*4882a593Smuzhiyun 		return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
mvpp2_rxdesc_cookie_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1370*4882a593Smuzhiyun static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1371*4882a593Smuzhiyun 					     struct mvpp2_rx_desc *rx_desc)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1374*4882a593Smuzhiyun 		return rx_desc->pp21.buf_cookie;
1375*4882a593Smuzhiyun 	else
1376*4882a593Smuzhiyun 		return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
mvpp2_rxdesc_size_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1379*4882a593Smuzhiyun static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1380*4882a593Smuzhiyun 				    struct mvpp2_rx_desc *rx_desc)
1381*4882a593Smuzhiyun {
1382*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1383*4882a593Smuzhiyun 		return rx_desc->pp21.data_size;
1384*4882a593Smuzhiyun 	else
1385*4882a593Smuzhiyun 		return rx_desc->pp22.data_size;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
mvpp2_rxdesc_status_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1388*4882a593Smuzhiyun static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1389*4882a593Smuzhiyun 				   struct mvpp2_rx_desc *rx_desc)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
1392*4882a593Smuzhiyun 		return rx_desc->pp21.status;
1393*4882a593Smuzhiyun 	else
1394*4882a593Smuzhiyun 		return rx_desc->pp22.status;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
mvpp2_txq_inc_get(struct mvpp2_txq_pcpu * txq_pcpu)1397*4882a593Smuzhiyun static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	txq_pcpu->txq_get_index++;
1400*4882a593Smuzhiyun 	if (txq_pcpu->txq_get_index == txq_pcpu->size)
1401*4882a593Smuzhiyun 		txq_pcpu->txq_get_index = 0;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun /* Get number of physical egress port */
mvpp2_egress_port(struct mvpp2_port * port)1405*4882a593Smuzhiyun static inline int mvpp2_egress_port(struct mvpp2_port *port)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun 	return MVPP2_MAX_TCONT + port->id;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun /* Get number of physical TXQ */
mvpp2_txq_phys(int port,int txq)1411*4882a593Smuzhiyun static inline int mvpp2_txq_phys(int port, int txq)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun /* Parser configuration routines */
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun /* Update parser tcam and sram hw entries */
mvpp2_prs_hw_write(struct mvpp2 * priv,struct mvpp2_prs_entry * pe)1419*4882a593Smuzhiyun static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun 	int i;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1424*4882a593Smuzhiyun 		return -EINVAL;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	/* Clear entry invalidation bit */
1427*4882a593Smuzhiyun 	pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	/* Write tcam index - indirect access */
1430*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1431*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1432*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	/* Write sram index - indirect access */
1435*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1436*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1437*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	return 0;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun /* Read tcam entry from hw */
mvpp2_prs_hw_read(struct mvpp2 * priv,struct mvpp2_prs_entry * pe)1443*4882a593Smuzhiyun static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	int i;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1448*4882a593Smuzhiyun 		return -EINVAL;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	/* Write tcam index - indirect access */
1451*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1454*4882a593Smuzhiyun 			      MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1455*4882a593Smuzhiyun 	if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1456*4882a593Smuzhiyun 		return MVPP2_PRS_TCAM_ENTRY_INVALID;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1459*4882a593Smuzhiyun 		pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	/* Write sram index - indirect access */
1462*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1463*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1464*4882a593Smuzhiyun 		pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	return 0;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun /* Invalidate tcam hw entry */
mvpp2_prs_hw_inv(struct mvpp2 * priv,int index)1470*4882a593Smuzhiyun static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun 	/* Write index - indirect access */
1473*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1474*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1475*4882a593Smuzhiyun 		    MVPP2_PRS_TCAM_INV_MASK);
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun /* Enable shadow table entry and set its lookup ID */
mvpp2_prs_shadow_set(struct mvpp2 * priv,int index,int lu)1479*4882a593Smuzhiyun static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun 	priv->prs_shadow[index].valid = true;
1482*4882a593Smuzhiyun 	priv->prs_shadow[index].lu = lu;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun /* Update ri fields in shadow table entry */
mvpp2_prs_shadow_ri_set(struct mvpp2 * priv,int index,unsigned int ri,unsigned int ri_mask)1486*4882a593Smuzhiyun static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1487*4882a593Smuzhiyun 				    unsigned int ri, unsigned int ri_mask)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun 	priv->prs_shadow[index].ri_mask = ri_mask;
1490*4882a593Smuzhiyun 	priv->prs_shadow[index].ri = ri;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun /* Update lookup field in tcam sw entry */
mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry * pe,unsigned int lu)1494*4882a593Smuzhiyun static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1499*4882a593Smuzhiyun 	pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun /* Update mask for single port in tcam sw entry */
mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry * pe,unsigned int port,bool add)1503*4882a593Smuzhiyun static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1504*4882a593Smuzhiyun 				    unsigned int port, bool add)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	if (add)
1509*4882a593Smuzhiyun 		pe->tcam.byte[enable_off] &= ~(1 << port);
1510*4882a593Smuzhiyun 	else
1511*4882a593Smuzhiyun 		pe->tcam.byte[enable_off] |= 1 << port;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun /* Update port map in tcam sw entry */
mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry * pe,unsigned int ports)1515*4882a593Smuzhiyun static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1516*4882a593Smuzhiyun 					unsigned int ports)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun 	unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1519*4882a593Smuzhiyun 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1522*4882a593Smuzhiyun 	pe->tcam.byte[enable_off] &= ~port_mask;
1523*4882a593Smuzhiyun 	pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun /* Obtain port map from tcam sw entry */
mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry * pe)1527*4882a593Smuzhiyun static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun /* Set byte of data and its enable bits in tcam sw entry */
mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry * pe,unsigned int offs,unsigned char byte,unsigned char enable)1535*4882a593Smuzhiyun static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1536*4882a593Smuzhiyun 					 unsigned int offs, unsigned char byte,
1537*4882a593Smuzhiyun 					 unsigned char enable)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1540*4882a593Smuzhiyun 	pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun /* Get byte of data and its enable bits from tcam sw entry */
mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry * pe,unsigned int offs,unsigned char * byte,unsigned char * enable)1544*4882a593Smuzhiyun static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1545*4882a593Smuzhiyun 					 unsigned int offs, unsigned char *byte,
1546*4882a593Smuzhiyun 					 unsigned char *enable)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun 	*byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1549*4882a593Smuzhiyun 	*enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun /* Set ethertype in tcam sw entry */
mvpp2_prs_match_etype(struct mvpp2_prs_entry * pe,int offset,unsigned short ethertype)1553*4882a593Smuzhiyun static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1554*4882a593Smuzhiyun 				  unsigned short ethertype)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun 	mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1557*4882a593Smuzhiyun 	mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun /* Set bits in sram sw entry */
mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry * pe,int bit_num,int val)1561*4882a593Smuzhiyun static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1562*4882a593Smuzhiyun 				    int val)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun 	pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun /* Clear bits in sram sw entry */
mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry * pe,int bit_num,int val)1568*4882a593Smuzhiyun static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1569*4882a593Smuzhiyun 				      int val)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun 	pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun /* Update ri bits in sram sw entry */
mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry * pe,unsigned int bits,unsigned int mask)1575*4882a593Smuzhiyun static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1576*4882a593Smuzhiyun 				     unsigned int bits, unsigned int mask)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun 	unsigned int i;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1581*4882a593Smuzhiyun 		int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 		if (!(mask & BIT(i)))
1584*4882a593Smuzhiyun 			continue;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 		if (bits & BIT(i))
1587*4882a593Smuzhiyun 			mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1588*4882a593Smuzhiyun 		else
1589*4882a593Smuzhiyun 			mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun /* Update ai bits in sram sw entry */
mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry * pe,unsigned int bits,unsigned int mask)1596*4882a593Smuzhiyun static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1597*4882a593Smuzhiyun 				     unsigned int bits, unsigned int mask)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun 	unsigned int i;
1600*4882a593Smuzhiyun 	int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 		if (!(mask & BIT(i)))
1605*4882a593Smuzhiyun 			continue;
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 		if (bits & BIT(i))
1608*4882a593Smuzhiyun 			mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1609*4882a593Smuzhiyun 		else
1610*4882a593Smuzhiyun 			mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1613*4882a593Smuzhiyun 	}
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun /* Read ai bits from sram sw entry */
mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry * pe)1617*4882a593Smuzhiyun static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	u8 bits;
1620*4882a593Smuzhiyun 	int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1621*4882a593Smuzhiyun 	int ai_en_off = ai_off + 1;
1622*4882a593Smuzhiyun 	int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	bits = (pe->sram.byte[ai_off] >> ai_shift) |
1625*4882a593Smuzhiyun 	       (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	return bits;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun /* In sram sw entry set lookup ID field of the tcam key to be used in the next
1631*4882a593Smuzhiyun  * lookup interation
1632*4882a593Smuzhiyun  */
mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry * pe,unsigned int lu)1633*4882a593Smuzhiyun static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1634*4882a593Smuzhiyun 				       unsigned int lu)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun 	int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1639*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_NEXT_LU_MASK);
1640*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun /* In the sram sw entry set sign and value of the next lookup offset
1644*4882a593Smuzhiyun  * and the offset value generated to the classifier
1645*4882a593Smuzhiyun  */
mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry * pe,int shift,unsigned int op)1646*4882a593Smuzhiyun static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1647*4882a593Smuzhiyun 				     unsigned int op)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun 	/* Set sign */
1650*4882a593Smuzhiyun 	if (shift < 0) {
1651*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1652*4882a593Smuzhiyun 		shift = 0 - shift;
1653*4882a593Smuzhiyun 	} else {
1654*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1655*4882a593Smuzhiyun 	}
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	/* Set value */
1658*4882a593Smuzhiyun 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1659*4882a593Smuzhiyun 							   (unsigned char)shift;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	/* Reset and set operation */
1662*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1663*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1664*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	/* Set base offset as current */
1667*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun /* In the sram sw entry set sign and value of the user defined offset
1671*4882a593Smuzhiyun  * generated to the classifier
1672*4882a593Smuzhiyun  */
mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry * pe,unsigned int type,int offset,unsigned int op)1673*4882a593Smuzhiyun static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1674*4882a593Smuzhiyun 				      unsigned int type, int offset,
1675*4882a593Smuzhiyun 				      unsigned int op)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun 	/* Set sign */
1678*4882a593Smuzhiyun 	if (offset < 0) {
1679*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1680*4882a593Smuzhiyun 		offset = 0 - offset;
1681*4882a593Smuzhiyun 	} else {
1682*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	/* Set value */
1686*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1687*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_UDF_MASK);
1688*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1689*4882a593Smuzhiyun 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1690*4882a593Smuzhiyun 					MVPP2_PRS_SRAM_UDF_BITS)] &=
1691*4882a593Smuzhiyun 	      ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1692*4882a593Smuzhiyun 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1693*4882a593Smuzhiyun 					MVPP2_PRS_SRAM_UDF_BITS)] |=
1694*4882a593Smuzhiyun 				(offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	/* Set offset type */
1697*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1698*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1699*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	/* Set offset operation */
1702*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1703*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1704*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1707*4882a593Smuzhiyun 					MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1708*4882a593Smuzhiyun 					     ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1709*4882a593Smuzhiyun 				    (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1712*4882a593Smuzhiyun 					MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1713*4882a593Smuzhiyun 			     (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	/* Set base offset as current */
1716*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun /* Find parser flow entry */
mvpp2_prs_flow_find(struct mvpp2 * priv,int flow)1720*4882a593Smuzhiyun static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun 	struct mvpp2_prs_entry *pe;
1723*4882a593Smuzhiyun 	int tid;
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1726*4882a593Smuzhiyun 	if (!pe)
1727*4882a593Smuzhiyun 		return NULL;
1728*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	/* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1731*4882a593Smuzhiyun 	for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1732*4882a593Smuzhiyun 		u8 bits;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 		if (!priv->prs_shadow[tid].valid ||
1735*4882a593Smuzhiyun 		    priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1736*4882a593Smuzhiyun 			continue;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 		pe->index = tid;
1739*4882a593Smuzhiyun 		mvpp2_prs_hw_read(priv, pe);
1740*4882a593Smuzhiyun 		bits = mvpp2_prs_sram_ai_get(pe);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 		/* Sram store classification lookup ID in AI bits [5:0] */
1743*4882a593Smuzhiyun 		if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
1744*4882a593Smuzhiyun 			return pe;
1745*4882a593Smuzhiyun 	}
1746*4882a593Smuzhiyun 	kfree(pe);
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	return NULL;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun /* Return first free tcam index, seeking from start to end */
mvpp2_prs_tcam_first_free(struct mvpp2 * priv,unsigned char start,unsigned char end)1752*4882a593Smuzhiyun static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1753*4882a593Smuzhiyun 				     unsigned char end)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun 	int tid;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	if (start > end)
1758*4882a593Smuzhiyun 		swap(start, end);
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1761*4882a593Smuzhiyun 		end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	for (tid = start; tid <= end; tid++) {
1764*4882a593Smuzhiyun 		if (!priv->prs_shadow[tid].valid)
1765*4882a593Smuzhiyun 			return tid;
1766*4882a593Smuzhiyun 	}
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	return -EINVAL;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun /* Enable/disable dropping all mac da's */
mvpp2_prs_mac_drop_all_set(struct mvpp2 * priv,int port,bool add)1772*4882a593Smuzhiyun static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun 	struct mvpp2_prs_entry pe;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1777*4882a593Smuzhiyun 		/* Entry exist - update port only */
1778*4882a593Smuzhiyun 		pe.index = MVPP2_PE_DROP_ALL;
1779*4882a593Smuzhiyun 		mvpp2_prs_hw_read(priv, &pe);
1780*4882a593Smuzhiyun 	} else {
1781*4882a593Smuzhiyun 		/* Entry doesn't exist - create new */
1782*4882a593Smuzhiyun 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1783*4882a593Smuzhiyun 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1784*4882a593Smuzhiyun 		pe.index = MVPP2_PE_DROP_ALL;
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 		/* Non-promiscuous mode for all ports - DROP unknown packets */
1787*4882a593Smuzhiyun 		mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1788*4882a593Smuzhiyun 					 MVPP2_PRS_RI_DROP_MASK);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1791*4882a593Smuzhiyun 		mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 		/* Update shadow table */
1794*4882a593Smuzhiyun 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 		/* Mask all ports */
1797*4882a593Smuzhiyun 		mvpp2_prs_tcam_port_map_set(&pe, 0);
1798*4882a593Smuzhiyun 	}
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	/* Update port mask */
1801*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_set(&pe, port, add);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun /* Set port to promiscuous mode */
mvpp2_prs_mac_promisc_set(struct mvpp2 * priv,int port,bool add)1807*4882a593Smuzhiyun static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun 	struct mvpp2_prs_entry pe;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	/* Promiscuous mode - Accept unknown packets */
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
1814*4882a593Smuzhiyun 		/* Entry exist - update port only */
1815*4882a593Smuzhiyun 		pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1816*4882a593Smuzhiyun 		mvpp2_prs_hw_read(priv, &pe);
1817*4882a593Smuzhiyun 	} else {
1818*4882a593Smuzhiyun 		/* Entry doesn't exist - create new */
1819*4882a593Smuzhiyun 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1820*4882a593Smuzhiyun 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1821*4882a593Smuzhiyun 		pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 		/* Continue - set next lookup */
1824*4882a593Smuzhiyun 		mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 		/* Set result info bits */
1827*4882a593Smuzhiyun 		mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
1828*4882a593Smuzhiyun 					 MVPP2_PRS_RI_L2_CAST_MASK);
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 		/* Shift to ethertype */
1831*4882a593Smuzhiyun 		mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1832*4882a593Smuzhiyun 					 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 		/* Mask all ports */
1835*4882a593Smuzhiyun 		mvpp2_prs_tcam_port_map_set(&pe, 0);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 		/* Update shadow table */
1838*4882a593Smuzhiyun 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1839*4882a593Smuzhiyun 	}
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	/* Update port mask */
1842*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_set(&pe, port, add);
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun /* Accept multicast */
mvpp2_prs_mac_multi_set(struct mvpp2 * priv,int port,int index,bool add)1848*4882a593Smuzhiyun static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
1849*4882a593Smuzhiyun 				    bool add)
1850*4882a593Smuzhiyun {
1851*4882a593Smuzhiyun 	struct mvpp2_prs_entry pe;
1852*4882a593Smuzhiyun 	unsigned char da_mc;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	/* Ethernet multicast address first byte is
1855*4882a593Smuzhiyun 	 * 0x01 for IPv4 and 0x33 for IPv6
1856*4882a593Smuzhiyun 	 */
1857*4882a593Smuzhiyun 	da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	if (priv->prs_shadow[index].valid) {
1860*4882a593Smuzhiyun 		/* Entry exist - update port only */
1861*4882a593Smuzhiyun 		pe.index = index;
1862*4882a593Smuzhiyun 		mvpp2_prs_hw_read(priv, &pe);
1863*4882a593Smuzhiyun 	} else {
1864*4882a593Smuzhiyun 		/* Entry doesn't exist - create new */
1865*4882a593Smuzhiyun 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1866*4882a593Smuzhiyun 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1867*4882a593Smuzhiyun 		pe.index = index;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 		/* Continue - set next lookup */
1870*4882a593Smuzhiyun 		mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 		/* Set result info bits */
1873*4882a593Smuzhiyun 		mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
1874*4882a593Smuzhiyun 					 MVPP2_PRS_RI_L2_CAST_MASK);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 		/* Update tcam entry data first byte */
1877*4882a593Smuzhiyun 		mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 		/* Shift to ethertype */
1880*4882a593Smuzhiyun 		mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1881*4882a593Smuzhiyun 					 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 		/* Mask all ports */
1884*4882a593Smuzhiyun 		mvpp2_prs_tcam_port_map_set(&pe, 0);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 		/* Update shadow table */
1887*4882a593Smuzhiyun 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	/* Update port mask */
1891*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_set(&pe, port, add);
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun /* Parser per-port initialization */
mvpp2_prs_hw_port_init(struct mvpp2 * priv,int port,int lu_first,int lu_max,int offset)1897*4882a593Smuzhiyun static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
1898*4882a593Smuzhiyun 				   int lu_max, int offset)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun 	u32 val;
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	/* Set lookup ID */
1903*4882a593Smuzhiyun 	val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
1904*4882a593Smuzhiyun 	val &= ~MVPP2_PRS_PORT_LU_MASK(port);
1905*4882a593Smuzhiyun 	val |=  MVPP2_PRS_PORT_LU_VAL(port, lu_first);
1906*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	/* Set maximum number of loops for packet received from port */
1909*4882a593Smuzhiyun 	val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
1910*4882a593Smuzhiyun 	val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
1911*4882a593Smuzhiyun 	val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
1912*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	/* Set initial offset for packet header extraction for the first
1915*4882a593Smuzhiyun 	 * searching loop
1916*4882a593Smuzhiyun 	 */
1917*4882a593Smuzhiyun 	val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
1918*4882a593Smuzhiyun 	val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
1919*4882a593Smuzhiyun 	val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
1920*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun /* Default flow entries initialization for all ports */
mvpp2_prs_def_flow_init(struct mvpp2 * priv)1924*4882a593Smuzhiyun static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun 	struct mvpp2_prs_entry pe;
1927*4882a593Smuzhiyun 	int port;
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	for (port = 0; port < MVPP2_MAX_PORTS; port++) {
1930*4882a593Smuzhiyun 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1931*4882a593Smuzhiyun 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1932*4882a593Smuzhiyun 		pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 		/* Mask all ports */
1935*4882a593Smuzhiyun 		mvpp2_prs_tcam_port_map_set(&pe, 0);
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 		/* Set flow ID*/
1938*4882a593Smuzhiyun 		mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
1939*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 		/* Update shadow table and hw entry */
1942*4882a593Smuzhiyun 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
1943*4882a593Smuzhiyun 		mvpp2_prs_hw_write(priv, &pe);
1944*4882a593Smuzhiyun 	}
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun /* Set default entry for Marvell Header field */
mvpp2_prs_mh_init(struct mvpp2 * priv)1948*4882a593Smuzhiyun static void mvpp2_prs_mh_init(struct mvpp2 *priv)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun 	struct mvpp2_prs_entry pe;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	pe.index = MVPP2_PE_MH_DEFAULT;
1955*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
1956*4882a593Smuzhiyun 	mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
1957*4882a593Smuzhiyun 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1958*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	/* Unmask all ports */
1961*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
1964*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
1965*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun /* Set default entires (place holder) for promiscuous, non-promiscuous and
1969*4882a593Smuzhiyun  * multicast MAC addresses
1970*4882a593Smuzhiyun  */
mvpp2_prs_mac_init(struct mvpp2 * priv)1971*4882a593Smuzhiyun static void mvpp2_prs_mac_init(struct mvpp2 *priv)
1972*4882a593Smuzhiyun {
1973*4882a593Smuzhiyun 	struct mvpp2_prs_entry pe;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	/* Non-promiscuous mode for all ports - DROP unknown packets */
1978*4882a593Smuzhiyun 	pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
1979*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1982*4882a593Smuzhiyun 				 MVPP2_PRS_RI_DROP_MASK);
1983*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1984*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	/* Unmask all ports */
1987*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
1990*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1991*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	/* place holders only - no ports */
1994*4882a593Smuzhiyun 	mvpp2_prs_mac_drop_all_set(priv, 0, false);
1995*4882a593Smuzhiyun 	mvpp2_prs_mac_promisc_set(priv, 0, false);
1996*4882a593Smuzhiyun 	mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false);
1997*4882a593Smuzhiyun 	mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false);
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun /* Match basic ethertypes */
mvpp2_prs_etype_init(struct mvpp2 * priv)2001*4882a593Smuzhiyun static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun 	struct mvpp2_prs_entry pe;
2004*4882a593Smuzhiyun 	int tid;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	/* Ethertype: PPPoE */
2007*4882a593Smuzhiyun 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2008*4882a593Smuzhiyun 					MVPP2_PE_LAST_FREE_TID);
2009*4882a593Smuzhiyun 	if (tid < 0)
2010*4882a593Smuzhiyun 		return tid;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2013*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2014*4882a593Smuzhiyun 	pe.index = tid;
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	mvpp2_prs_match_etype(&pe, 0, PROT_PPP_SES);
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2019*4882a593Smuzhiyun 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2020*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2021*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2022*4882a593Smuzhiyun 				 MVPP2_PRS_RI_PPPOE_MASK);
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
2025*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2026*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2027*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].finish = false;
2028*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2029*4882a593Smuzhiyun 				MVPP2_PRS_RI_PPPOE_MASK);
2030*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	/* Ethertype: ARP */
2033*4882a593Smuzhiyun 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2034*4882a593Smuzhiyun 					MVPP2_PE_LAST_FREE_TID);
2035*4882a593Smuzhiyun 	if (tid < 0)
2036*4882a593Smuzhiyun 		return tid;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2039*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2040*4882a593Smuzhiyun 	pe.index = tid;
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	mvpp2_prs_match_etype(&pe, 0, PROT_ARP);
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	/* Generate flow in the next iteration*/
2045*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2046*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2047*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2048*4882a593Smuzhiyun 				 MVPP2_PRS_RI_L3_PROTO_MASK);
2049*4882a593Smuzhiyun 	/* Set L3 offset */
2050*4882a593Smuzhiyun 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2051*4882a593Smuzhiyun 				  MVPP2_ETH_TYPE_LEN,
2052*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
2055*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2056*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2057*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].finish = true;
2058*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2059*4882a593Smuzhiyun 				MVPP2_PRS_RI_L3_PROTO_MASK);
2060*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	/* Ethertype: LBTD */
2063*4882a593Smuzhiyun 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2064*4882a593Smuzhiyun 					MVPP2_PE_LAST_FREE_TID);
2065*4882a593Smuzhiyun 	if (tid < 0)
2066*4882a593Smuzhiyun 		return tid;
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2069*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2070*4882a593Smuzhiyun 	pe.index = tid;
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	/* Generate flow in the next iteration*/
2075*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2076*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2077*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2078*4882a593Smuzhiyun 				 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2079*4882a593Smuzhiyun 				 MVPP2_PRS_RI_CPU_CODE_MASK |
2080*4882a593Smuzhiyun 				 MVPP2_PRS_RI_UDF3_MASK);
2081*4882a593Smuzhiyun 	/* Set L3 offset */
2082*4882a593Smuzhiyun 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2083*4882a593Smuzhiyun 				  MVPP2_ETH_TYPE_LEN,
2084*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
2087*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2088*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2089*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].finish = true;
2090*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2091*4882a593Smuzhiyun 				MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2092*4882a593Smuzhiyun 				MVPP2_PRS_RI_CPU_CODE_MASK |
2093*4882a593Smuzhiyun 				MVPP2_PRS_RI_UDF3_MASK);
2094*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	/* Ethertype: IPv4 without options */
2097*4882a593Smuzhiyun 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2098*4882a593Smuzhiyun 					MVPP2_PE_LAST_FREE_TID);
2099*4882a593Smuzhiyun 	if (tid < 0)
2100*4882a593Smuzhiyun 		return tid;
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2103*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2104*4882a593Smuzhiyun 	pe.index = tid;
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 	mvpp2_prs_match_etype(&pe, 0, PROT_IP);
2107*4882a593Smuzhiyun 	mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2108*4882a593Smuzhiyun 				     MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2109*4882a593Smuzhiyun 				     MVPP2_PRS_IPV4_HEAD_MASK |
2110*4882a593Smuzhiyun 				     MVPP2_PRS_IPV4_IHL_MASK);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2113*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2114*4882a593Smuzhiyun 				 MVPP2_PRS_RI_L3_PROTO_MASK);
2115*4882a593Smuzhiyun 	/* Skip eth_type + 4 bytes of IP header */
2116*4882a593Smuzhiyun 	mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2117*4882a593Smuzhiyun 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2118*4882a593Smuzhiyun 	/* Set L3 offset */
2119*4882a593Smuzhiyun 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2120*4882a593Smuzhiyun 				  MVPP2_ETH_TYPE_LEN,
2121*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
2124*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2125*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2126*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].finish = false;
2127*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2128*4882a593Smuzhiyun 				MVPP2_PRS_RI_L3_PROTO_MASK);
2129*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 	/* Ethertype: IPv4 with options */
2132*4882a593Smuzhiyun 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2133*4882a593Smuzhiyun 					MVPP2_PE_LAST_FREE_TID);
2134*4882a593Smuzhiyun 	if (tid < 0)
2135*4882a593Smuzhiyun 		return tid;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	pe.index = tid;
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	/* Clear tcam data before updating */
2140*4882a593Smuzhiyun 	pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2141*4882a593Smuzhiyun 	pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2144*4882a593Smuzhiyun 				     MVPP2_PRS_IPV4_HEAD,
2145*4882a593Smuzhiyun 				     MVPP2_PRS_IPV4_HEAD_MASK);
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 	/* Clear ri before updating */
2148*4882a593Smuzhiyun 	pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2149*4882a593Smuzhiyun 	pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2150*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2151*4882a593Smuzhiyun 				 MVPP2_PRS_RI_L3_PROTO_MASK);
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
2154*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2155*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2156*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].finish = false;
2157*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
2158*4882a593Smuzhiyun 				MVPP2_PRS_RI_L3_PROTO_MASK);
2159*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	/* Ethertype: IPv6 without options */
2162*4882a593Smuzhiyun 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2163*4882a593Smuzhiyun 					MVPP2_PE_LAST_FREE_TID);
2164*4882a593Smuzhiyun 	if (tid < 0)
2165*4882a593Smuzhiyun 		return tid;
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2168*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2169*4882a593Smuzhiyun 	pe.index = tid;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	mvpp2_prs_match_etype(&pe, 0, PROT_IPV6);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	/* Skip DIP of IPV6 header */
2174*4882a593Smuzhiyun 	mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
2175*4882a593Smuzhiyun 				 MVPP2_MAX_L3_ADDR_SIZE,
2176*4882a593Smuzhiyun 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2177*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2178*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2179*4882a593Smuzhiyun 				 MVPP2_PRS_RI_L3_PROTO_MASK);
2180*4882a593Smuzhiyun 	/* Set L3 offset */
2181*4882a593Smuzhiyun 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2182*4882a593Smuzhiyun 				  MVPP2_ETH_TYPE_LEN,
2183*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2186*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2187*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].finish = false;
2188*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
2189*4882a593Smuzhiyun 				MVPP2_PRS_RI_L3_PROTO_MASK);
2190*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	/* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
2193*4882a593Smuzhiyun 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2194*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2195*4882a593Smuzhiyun 	pe.index = MVPP2_PE_ETH_TYPE_UN;
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	/* Unmask all ports */
2198*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	/* Generate flow in the next iteration*/
2201*4882a593Smuzhiyun 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2202*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2203*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2204*4882a593Smuzhiyun 				 MVPP2_PRS_RI_L3_PROTO_MASK);
2205*4882a593Smuzhiyun 	/* Set L3 offset even it's unknown L3 */
2206*4882a593Smuzhiyun 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2207*4882a593Smuzhiyun 				  MVPP2_ETH_TYPE_LEN,
2208*4882a593Smuzhiyun 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
2211*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2212*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2213*4882a593Smuzhiyun 	priv->prs_shadow[pe.index].finish = true;
2214*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
2215*4882a593Smuzhiyun 				MVPP2_PRS_RI_L3_PROTO_MASK);
2216*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, &pe);
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun 	return 0;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun /* Parser default initialization */
mvpp2_prs_default_init(struct udevice * dev,struct mvpp2 * priv)2222*4882a593Smuzhiyun static int mvpp2_prs_default_init(struct udevice *dev,
2223*4882a593Smuzhiyun 				  struct mvpp2 *priv)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun 	int err, index, i;
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	/* Enable tcam table */
2228*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	/* Clear all tcam and sram entries */
2231*4882a593Smuzhiyun 	for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
2232*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
2233*4882a593Smuzhiyun 		for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
2234*4882a593Smuzhiyun 			mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
2237*4882a593Smuzhiyun 		for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
2238*4882a593Smuzhiyun 			mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
2239*4882a593Smuzhiyun 	}
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	/* Invalidate all tcam entries */
2242*4882a593Smuzhiyun 	for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
2243*4882a593Smuzhiyun 		mvpp2_prs_hw_inv(priv, index);
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	priv->prs_shadow = devm_kcalloc(dev, MVPP2_PRS_TCAM_SRAM_SIZE,
2246*4882a593Smuzhiyun 					sizeof(struct mvpp2_prs_shadow),
2247*4882a593Smuzhiyun 					GFP_KERNEL);
2248*4882a593Smuzhiyun 	if (!priv->prs_shadow)
2249*4882a593Smuzhiyun 		return -ENOMEM;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	/* Always start from lookup = 0 */
2252*4882a593Smuzhiyun 	for (index = 0; index < MVPP2_MAX_PORTS; index++)
2253*4882a593Smuzhiyun 		mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
2254*4882a593Smuzhiyun 				       MVPP2_PRS_PORT_LU_MAX, 0);
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	mvpp2_prs_def_flow_init(priv);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	mvpp2_prs_mh_init(priv);
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	mvpp2_prs_mac_init(priv);
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	err = mvpp2_prs_etype_init(priv);
2263*4882a593Smuzhiyun 	if (err)
2264*4882a593Smuzhiyun 		return err;
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	return 0;
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun /* Compare MAC DA with tcam entry data */
mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry * pe,const u8 * da,unsigned char * mask)2270*4882a593Smuzhiyun static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
2271*4882a593Smuzhiyun 				       const u8 *da, unsigned char *mask)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun 	unsigned char tcam_byte, tcam_mask;
2274*4882a593Smuzhiyun 	int index;
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	for (index = 0; index < ETH_ALEN; index++) {
2277*4882a593Smuzhiyun 		mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
2278*4882a593Smuzhiyun 		if (tcam_mask != mask[index])
2279*4882a593Smuzhiyun 			return false;
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 		if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
2282*4882a593Smuzhiyun 			return false;
2283*4882a593Smuzhiyun 	}
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	return true;
2286*4882a593Smuzhiyun }
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun /* Find tcam entry with matched pair <MAC DA, port> */
2289*4882a593Smuzhiyun static struct mvpp2_prs_entry *
mvpp2_prs_mac_da_range_find(struct mvpp2 * priv,int pmap,const u8 * da,unsigned char * mask,int udf_type)2290*4882a593Smuzhiyun mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
2291*4882a593Smuzhiyun 			    unsigned char *mask, int udf_type)
2292*4882a593Smuzhiyun {
2293*4882a593Smuzhiyun 	struct mvpp2_prs_entry *pe;
2294*4882a593Smuzhiyun 	int tid;
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2297*4882a593Smuzhiyun 	if (!pe)
2298*4882a593Smuzhiyun 		return NULL;
2299*4882a593Smuzhiyun 	mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	/* Go through the all entires with MVPP2_PRS_LU_MAC */
2302*4882a593Smuzhiyun 	for (tid = MVPP2_PE_FIRST_FREE_TID;
2303*4882a593Smuzhiyun 	     tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2304*4882a593Smuzhiyun 		unsigned int entry_pmap;
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun 		if (!priv->prs_shadow[tid].valid ||
2307*4882a593Smuzhiyun 		    (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
2308*4882a593Smuzhiyun 		    (priv->prs_shadow[tid].udf != udf_type))
2309*4882a593Smuzhiyun 			continue;
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 		pe->index = tid;
2312*4882a593Smuzhiyun 		mvpp2_prs_hw_read(priv, pe);
2313*4882a593Smuzhiyun 		entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 		if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
2316*4882a593Smuzhiyun 		    entry_pmap == pmap)
2317*4882a593Smuzhiyun 			return pe;
2318*4882a593Smuzhiyun 	}
2319*4882a593Smuzhiyun 	kfree(pe);
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	return NULL;
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun /* Update parser's mac da entry */
mvpp2_prs_mac_da_accept(struct mvpp2 * priv,int port,const u8 * da,bool add)2325*4882a593Smuzhiyun static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
2326*4882a593Smuzhiyun 				   const u8 *da, bool add)
2327*4882a593Smuzhiyun {
2328*4882a593Smuzhiyun 	struct mvpp2_prs_entry *pe;
2329*4882a593Smuzhiyun 	unsigned int pmap, len, ri;
2330*4882a593Smuzhiyun 	unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
2331*4882a593Smuzhiyun 	int tid;
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	/* Scan TCAM and see if entry with this <MAC DA, port> already exist */
2334*4882a593Smuzhiyun 	pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
2335*4882a593Smuzhiyun 					 MVPP2_PRS_UDF_MAC_DEF);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	/* No such entry */
2338*4882a593Smuzhiyun 	if (!pe) {
2339*4882a593Smuzhiyun 		if (!add)
2340*4882a593Smuzhiyun 			return 0;
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 		/* Create new TCAM entry */
2343*4882a593Smuzhiyun 		/* Find first range mac entry*/
2344*4882a593Smuzhiyun 		for (tid = MVPP2_PE_FIRST_FREE_TID;
2345*4882a593Smuzhiyun 		     tid <= MVPP2_PE_LAST_FREE_TID; tid++)
2346*4882a593Smuzhiyun 			if (priv->prs_shadow[tid].valid &&
2347*4882a593Smuzhiyun 			    (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
2348*4882a593Smuzhiyun 			    (priv->prs_shadow[tid].udf ==
2349*4882a593Smuzhiyun 						       MVPP2_PRS_UDF_MAC_RANGE))
2350*4882a593Smuzhiyun 				break;
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 		/* Go through the all entries from first to last */
2353*4882a593Smuzhiyun 		tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2354*4882a593Smuzhiyun 						tid - 1);
2355*4882a593Smuzhiyun 		if (tid < 0)
2356*4882a593Smuzhiyun 			return tid;
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 		pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2359*4882a593Smuzhiyun 		if (!pe)
2360*4882a593Smuzhiyun 			return -1;
2361*4882a593Smuzhiyun 		mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
2362*4882a593Smuzhiyun 		pe->index = tid;
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 		/* Mask all ports */
2365*4882a593Smuzhiyun 		mvpp2_prs_tcam_port_map_set(pe, 0);
2366*4882a593Smuzhiyun 	}
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	/* Update port mask */
2369*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_set(pe, port, add);
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	/* Invalidate the entry if no ports are left enabled */
2372*4882a593Smuzhiyun 	pmap = mvpp2_prs_tcam_port_map_get(pe);
2373*4882a593Smuzhiyun 	if (pmap == 0) {
2374*4882a593Smuzhiyun 		if (add) {
2375*4882a593Smuzhiyun 			kfree(pe);
2376*4882a593Smuzhiyun 			return -1;
2377*4882a593Smuzhiyun 		}
2378*4882a593Smuzhiyun 		mvpp2_prs_hw_inv(priv, pe->index);
2379*4882a593Smuzhiyun 		priv->prs_shadow[pe->index].valid = false;
2380*4882a593Smuzhiyun 		kfree(pe);
2381*4882a593Smuzhiyun 		return 0;
2382*4882a593Smuzhiyun 	}
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	/* Continue - set next lookup */
2385*4882a593Smuzhiyun 	mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 	/* Set match on DA */
2388*4882a593Smuzhiyun 	len = ETH_ALEN;
2389*4882a593Smuzhiyun 	while (len--)
2390*4882a593Smuzhiyun 		mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	/* Set result info bits */
2393*4882a593Smuzhiyun 	ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
2396*4882a593Smuzhiyun 				 MVPP2_PRS_RI_MAC_ME_MASK);
2397*4882a593Smuzhiyun 	mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
2398*4882a593Smuzhiyun 				MVPP2_PRS_RI_MAC_ME_MASK);
2399*4882a593Smuzhiyun 
2400*4882a593Smuzhiyun 	/* Shift to ethertype */
2401*4882a593Smuzhiyun 	mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
2402*4882a593Smuzhiyun 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	/* Update shadow table and hw entry */
2405*4882a593Smuzhiyun 	priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
2406*4882a593Smuzhiyun 	mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
2407*4882a593Smuzhiyun 	mvpp2_prs_hw_write(priv, pe);
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	kfree(pe);
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	return 0;
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun 
mvpp2_prs_update_mac_da(struct mvpp2_port * port,const u8 * da)2414*4882a593Smuzhiyun static int mvpp2_prs_update_mac_da(struct mvpp2_port *port, const u8 *da)
2415*4882a593Smuzhiyun {
2416*4882a593Smuzhiyun 	int err;
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	/* Remove old parser entry */
2419*4882a593Smuzhiyun 	err = mvpp2_prs_mac_da_accept(port->priv, port->id, port->dev_addr,
2420*4882a593Smuzhiyun 				      false);
2421*4882a593Smuzhiyun 	if (err)
2422*4882a593Smuzhiyun 		return err;
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun 	/* Add new parser entry */
2425*4882a593Smuzhiyun 	err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
2426*4882a593Smuzhiyun 	if (err)
2427*4882a593Smuzhiyun 		return err;
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	/* Set addr in the device */
2430*4882a593Smuzhiyun 	memcpy(port->dev_addr, da, ETH_ALEN);
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	return 0;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun /* Set prs flow for the port */
mvpp2_prs_def_flow(struct mvpp2_port * port)2436*4882a593Smuzhiyun static int mvpp2_prs_def_flow(struct mvpp2_port *port)
2437*4882a593Smuzhiyun {
2438*4882a593Smuzhiyun 	struct mvpp2_prs_entry *pe;
2439*4882a593Smuzhiyun 	int tid;
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	pe = mvpp2_prs_flow_find(port->priv, port->id);
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 	/* Such entry not exist */
2444*4882a593Smuzhiyun 	if (!pe) {
2445*4882a593Smuzhiyun 		/* Go through the all entires from last to first */
2446*4882a593Smuzhiyun 		tid = mvpp2_prs_tcam_first_free(port->priv,
2447*4882a593Smuzhiyun 						MVPP2_PE_LAST_FREE_TID,
2448*4882a593Smuzhiyun 					       MVPP2_PE_FIRST_FREE_TID);
2449*4882a593Smuzhiyun 		if (tid < 0)
2450*4882a593Smuzhiyun 			return tid;
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 		pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2453*4882a593Smuzhiyun 		if (!pe)
2454*4882a593Smuzhiyun 			return -ENOMEM;
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 		mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
2457*4882a593Smuzhiyun 		pe->index = tid;
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 		/* Set flow ID*/
2460*4882a593Smuzhiyun 		mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
2461*4882a593Smuzhiyun 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 		/* Update shadow table */
2464*4882a593Smuzhiyun 		mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
2465*4882a593Smuzhiyun 	}
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
2468*4882a593Smuzhiyun 	mvpp2_prs_hw_write(port->priv, pe);
2469*4882a593Smuzhiyun 	kfree(pe);
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	return 0;
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun /* Classifier configuration routines */
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun /* Update classification flow table registers */
mvpp2_cls_flow_write(struct mvpp2 * priv,struct mvpp2_cls_flow_entry * fe)2477*4882a593Smuzhiyun static void mvpp2_cls_flow_write(struct mvpp2 *priv,
2478*4882a593Smuzhiyun 				 struct mvpp2_cls_flow_entry *fe)
2479*4882a593Smuzhiyun {
2480*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
2481*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG,  fe->data[0]);
2482*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG,  fe->data[1]);
2483*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG,  fe->data[2]);
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun /* Update classification lookup table register */
mvpp2_cls_lookup_write(struct mvpp2 * priv,struct mvpp2_cls_lookup_entry * le)2487*4882a593Smuzhiyun static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
2488*4882a593Smuzhiyun 				   struct mvpp2_cls_lookup_entry *le)
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun 	u32 val;
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
2493*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
2494*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
2495*4882a593Smuzhiyun }
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun /* Classifier default initialization */
mvpp2_cls_init(struct mvpp2 * priv)2498*4882a593Smuzhiyun static void mvpp2_cls_init(struct mvpp2 *priv)
2499*4882a593Smuzhiyun {
2500*4882a593Smuzhiyun 	struct mvpp2_cls_lookup_entry le;
2501*4882a593Smuzhiyun 	struct mvpp2_cls_flow_entry fe;
2502*4882a593Smuzhiyun 	int index;
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	/* Enable classifier */
2505*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun 	/* Clear classifier flow table */
2508*4882a593Smuzhiyun 	memset(&fe.data, 0, MVPP2_CLS_FLOWS_TBL_DATA_WORDS);
2509*4882a593Smuzhiyun 	for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
2510*4882a593Smuzhiyun 		fe.index = index;
2511*4882a593Smuzhiyun 		mvpp2_cls_flow_write(priv, &fe);
2512*4882a593Smuzhiyun 	}
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	/* Clear classifier lookup table */
2515*4882a593Smuzhiyun 	le.data = 0;
2516*4882a593Smuzhiyun 	for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
2517*4882a593Smuzhiyun 		le.lkpid = index;
2518*4882a593Smuzhiyun 		le.way = 0;
2519*4882a593Smuzhiyun 		mvpp2_cls_lookup_write(priv, &le);
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 		le.way = 1;
2522*4882a593Smuzhiyun 		mvpp2_cls_lookup_write(priv, &le);
2523*4882a593Smuzhiyun 	}
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun 
mvpp2_cls_port_config(struct mvpp2_port * port)2526*4882a593Smuzhiyun static void mvpp2_cls_port_config(struct mvpp2_port *port)
2527*4882a593Smuzhiyun {
2528*4882a593Smuzhiyun 	struct mvpp2_cls_lookup_entry le;
2529*4882a593Smuzhiyun 	u32 val;
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun 	/* Set way for the port */
2532*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
2533*4882a593Smuzhiyun 	val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
2534*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	/* Pick the entry to be accessed in lookup ID decoding table
2537*4882a593Smuzhiyun 	 * according to the way and lkpid.
2538*4882a593Smuzhiyun 	 */
2539*4882a593Smuzhiyun 	le.lkpid = port->id;
2540*4882a593Smuzhiyun 	le.way = 0;
2541*4882a593Smuzhiyun 	le.data = 0;
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 	/* Set initial CPU queue for receiving packets */
2544*4882a593Smuzhiyun 	le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
2545*4882a593Smuzhiyun 	le.data |= port->first_rxq;
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	/* Disable classification engines */
2548*4882a593Smuzhiyun 	le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 	/* Update lookup ID table entry */
2551*4882a593Smuzhiyun 	mvpp2_cls_lookup_write(port->priv, &le);
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun /* Set CPU queue number for oversize packets */
mvpp2_cls_oversize_rxq_set(struct mvpp2_port * port)2555*4882a593Smuzhiyun static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun 	u32 val;
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
2560*4882a593Smuzhiyun 		    port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
2563*4882a593Smuzhiyun 		    (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
2566*4882a593Smuzhiyun 	val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
2567*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
2568*4882a593Smuzhiyun }
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun /* Buffer Manager configuration routines */
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun /* Create pool */
mvpp2_bm_pool_create(struct udevice * dev,struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool,int size)2573*4882a593Smuzhiyun static int mvpp2_bm_pool_create(struct udevice *dev,
2574*4882a593Smuzhiyun 				struct mvpp2 *priv,
2575*4882a593Smuzhiyun 				struct mvpp2_bm_pool *bm_pool, int size)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun 	u32 val;
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	/* Number of buffer pointers must be a multiple of 16, as per
2580*4882a593Smuzhiyun 	 * hardware constraints
2581*4882a593Smuzhiyun 	 */
2582*4882a593Smuzhiyun 	if (!IS_ALIGNED(size, 16))
2583*4882a593Smuzhiyun 		return -EINVAL;
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	bm_pool->virt_addr = buffer_loc.bm_pool[bm_pool->id];
2586*4882a593Smuzhiyun 	bm_pool->dma_addr = (dma_addr_t)buffer_loc.bm_pool[bm_pool->id];
2587*4882a593Smuzhiyun 	if (!bm_pool->virt_addr)
2588*4882a593Smuzhiyun 		return -ENOMEM;
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
2591*4882a593Smuzhiyun 			MVPP2_BM_POOL_PTR_ALIGN)) {
2592*4882a593Smuzhiyun 		dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
2593*4882a593Smuzhiyun 			bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
2594*4882a593Smuzhiyun 		return -ENOMEM;
2595*4882a593Smuzhiyun 	}
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
2598*4882a593Smuzhiyun 		    lower_32_bits(bm_pool->dma_addr));
2599*4882a593Smuzhiyun 	if (priv->hw_version == MVPP22)
2600*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP22_BM_POOL_BASE_HIGH_REG,
2601*4882a593Smuzhiyun 			    (upper_32_bits(bm_pool->dma_addr) &
2602*4882a593Smuzhiyun 			    MVPP22_BM_POOL_BASE_HIGH_MASK));
2603*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
2606*4882a593Smuzhiyun 	val |= MVPP2_BM_START_MASK;
2607*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	bm_pool->type = MVPP2_BM_FREE;
2610*4882a593Smuzhiyun 	bm_pool->size = size;
2611*4882a593Smuzhiyun 	bm_pool->pkt_size = 0;
2612*4882a593Smuzhiyun 	bm_pool->buf_num = 0;
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	return 0;
2615*4882a593Smuzhiyun }
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun /* Set pool buffer size */
mvpp2_bm_pool_bufsize_set(struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool,int buf_size)2618*4882a593Smuzhiyun static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
2619*4882a593Smuzhiyun 				      struct mvpp2_bm_pool *bm_pool,
2620*4882a593Smuzhiyun 				      int buf_size)
2621*4882a593Smuzhiyun {
2622*4882a593Smuzhiyun 	u32 val;
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	bm_pool->buf_size = buf_size;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
2627*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun /* Free all buffers from the pool */
mvpp2_bm_bufs_free(struct udevice * dev,struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool)2631*4882a593Smuzhiyun static void mvpp2_bm_bufs_free(struct udevice *dev, struct mvpp2 *priv,
2632*4882a593Smuzhiyun 			       struct mvpp2_bm_pool *bm_pool)
2633*4882a593Smuzhiyun {
2634*4882a593Smuzhiyun 	int i;
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	for (i = 0; i < bm_pool->buf_num; i++) {
2637*4882a593Smuzhiyun 		/* Allocate buffer back from the buffer manager */
2638*4882a593Smuzhiyun 		mvpp2_read(priv, MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
2639*4882a593Smuzhiyun 	}
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	bm_pool->buf_num = 0;
2642*4882a593Smuzhiyun }
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun /* Cleanup pool */
mvpp2_bm_pool_destroy(struct udevice * dev,struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool)2645*4882a593Smuzhiyun static int mvpp2_bm_pool_destroy(struct udevice *dev,
2646*4882a593Smuzhiyun 				 struct mvpp2 *priv,
2647*4882a593Smuzhiyun 				 struct mvpp2_bm_pool *bm_pool)
2648*4882a593Smuzhiyun {
2649*4882a593Smuzhiyun 	u32 val;
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	mvpp2_bm_bufs_free(dev, priv, bm_pool);
2652*4882a593Smuzhiyun 	if (bm_pool->buf_num) {
2653*4882a593Smuzhiyun 		dev_err(dev, "cannot free all buffers in pool %d\n", bm_pool->id);
2654*4882a593Smuzhiyun 		return 0;
2655*4882a593Smuzhiyun 	}
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 	val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
2658*4882a593Smuzhiyun 	val |= MVPP2_BM_STOP_MASK;
2659*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	return 0;
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun 
mvpp2_bm_pools_init(struct udevice * dev,struct mvpp2 * priv)2664*4882a593Smuzhiyun static int mvpp2_bm_pools_init(struct udevice *dev,
2665*4882a593Smuzhiyun 			       struct mvpp2 *priv)
2666*4882a593Smuzhiyun {
2667*4882a593Smuzhiyun 	int i, err, size;
2668*4882a593Smuzhiyun 	struct mvpp2_bm_pool *bm_pool;
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 	/* Create all pools with maximum size */
2671*4882a593Smuzhiyun 	size = MVPP2_BM_POOL_SIZE_MAX;
2672*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
2673*4882a593Smuzhiyun 		bm_pool = &priv->bm_pools[i];
2674*4882a593Smuzhiyun 		bm_pool->id = i;
2675*4882a593Smuzhiyun 		err = mvpp2_bm_pool_create(dev, priv, bm_pool, size);
2676*4882a593Smuzhiyun 		if (err)
2677*4882a593Smuzhiyun 			goto err_unroll_pools;
2678*4882a593Smuzhiyun 		mvpp2_bm_pool_bufsize_set(priv, bm_pool, RX_BUFFER_SIZE);
2679*4882a593Smuzhiyun 	}
2680*4882a593Smuzhiyun 	return 0;
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun err_unroll_pools:
2683*4882a593Smuzhiyun 	dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
2684*4882a593Smuzhiyun 	for (i = i - 1; i >= 0; i--)
2685*4882a593Smuzhiyun 		mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]);
2686*4882a593Smuzhiyun 	return err;
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun 
mvpp2_bm_init(struct udevice * dev,struct mvpp2 * priv)2689*4882a593Smuzhiyun static int mvpp2_bm_init(struct udevice *dev, struct mvpp2 *priv)
2690*4882a593Smuzhiyun {
2691*4882a593Smuzhiyun 	int i, err;
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
2694*4882a593Smuzhiyun 		/* Mask BM all interrupts */
2695*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
2696*4882a593Smuzhiyun 		/* Clear BM cause register */
2697*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
2698*4882a593Smuzhiyun 	}
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	/* Allocate and initialize BM pools */
2701*4882a593Smuzhiyun 	priv->bm_pools = devm_kcalloc(dev, MVPP2_BM_POOLS_NUM,
2702*4882a593Smuzhiyun 				     sizeof(struct mvpp2_bm_pool), GFP_KERNEL);
2703*4882a593Smuzhiyun 	if (!priv->bm_pools)
2704*4882a593Smuzhiyun 		return -ENOMEM;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	err = mvpp2_bm_pools_init(dev, priv);
2707*4882a593Smuzhiyun 	if (err < 0)
2708*4882a593Smuzhiyun 		return err;
2709*4882a593Smuzhiyun 	return 0;
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun /* Attach long pool to rxq */
mvpp2_rxq_long_pool_set(struct mvpp2_port * port,int lrxq,int long_pool)2713*4882a593Smuzhiyun static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
2714*4882a593Smuzhiyun 				    int lrxq, int long_pool)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun 	u32 val, mask;
2717*4882a593Smuzhiyun 	int prxq;
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	/* Get queue physical ID */
2720*4882a593Smuzhiyun 	prxq = port->rxqs[lrxq]->id;
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
2723*4882a593Smuzhiyun 		mask = MVPP21_RXQ_POOL_LONG_MASK;
2724*4882a593Smuzhiyun 	else
2725*4882a593Smuzhiyun 		mask = MVPP22_RXQ_POOL_LONG_MASK;
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
2728*4882a593Smuzhiyun 	val &= ~mask;
2729*4882a593Smuzhiyun 	val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
2730*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun /* Set pool number in a BM cookie */
mvpp2_bm_cookie_pool_set(u32 cookie,int pool)2734*4882a593Smuzhiyun static inline u32 mvpp2_bm_cookie_pool_set(u32 cookie, int pool)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun 	u32 bm;
2737*4882a593Smuzhiyun 
2738*4882a593Smuzhiyun 	bm = cookie & ~(0xFF << MVPP2_BM_COOKIE_POOL_OFFS);
2739*4882a593Smuzhiyun 	bm |= ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS);
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	return bm;
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun /* Get pool number from a BM cookie */
mvpp2_bm_cookie_pool_get(unsigned long cookie)2745*4882a593Smuzhiyun static inline int mvpp2_bm_cookie_pool_get(unsigned long cookie)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun 	return (cookie >> MVPP2_BM_COOKIE_POOL_OFFS) & 0xFF;
2748*4882a593Smuzhiyun }
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun /* Release buffer to BM */
mvpp2_bm_pool_put(struct mvpp2_port * port,int pool,dma_addr_t buf_dma_addr,unsigned long buf_phys_addr)2751*4882a593Smuzhiyun static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
2752*4882a593Smuzhiyun 				     dma_addr_t buf_dma_addr,
2753*4882a593Smuzhiyun 				     unsigned long buf_phys_addr)
2754*4882a593Smuzhiyun {
2755*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP22) {
2756*4882a593Smuzhiyun 		u32 val = 0;
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 		if (sizeof(dma_addr_t) == 8)
2759*4882a593Smuzhiyun 			val |= upper_32_bits(buf_dma_addr) &
2760*4882a593Smuzhiyun 				MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 		if (sizeof(phys_addr_t) == 8)
2763*4882a593Smuzhiyun 			val |= (upper_32_bits(buf_phys_addr)
2764*4882a593Smuzhiyun 				<< MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
2765*4882a593Smuzhiyun 				MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 		mvpp2_write(port->priv, MVPP22_BM_ADDR_HIGH_RLS_REG, val);
2768*4882a593Smuzhiyun 	}
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	/* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
2771*4882a593Smuzhiyun 	 * returned in the "cookie" field of the RX
2772*4882a593Smuzhiyun 	 * descriptor. Instead of storing the virtual address, we
2773*4882a593Smuzhiyun 	 * store the physical address
2774*4882a593Smuzhiyun 	 */
2775*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
2776*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
2777*4882a593Smuzhiyun }
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun /* Refill BM pool */
mvpp2_pool_refill(struct mvpp2_port * port,u32 bm,dma_addr_t dma_addr,phys_addr_t phys_addr)2780*4882a593Smuzhiyun static void mvpp2_pool_refill(struct mvpp2_port *port, u32 bm,
2781*4882a593Smuzhiyun 			      dma_addr_t dma_addr,
2782*4882a593Smuzhiyun 			      phys_addr_t phys_addr)
2783*4882a593Smuzhiyun {
2784*4882a593Smuzhiyun 	int pool = mvpp2_bm_cookie_pool_get(bm);
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
2787*4882a593Smuzhiyun }
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun /* Allocate buffers for the pool */
mvpp2_bm_bufs_add(struct mvpp2_port * port,struct mvpp2_bm_pool * bm_pool,int buf_num)2790*4882a593Smuzhiyun static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
2791*4882a593Smuzhiyun 			     struct mvpp2_bm_pool *bm_pool, int buf_num)
2792*4882a593Smuzhiyun {
2793*4882a593Smuzhiyun 	int i;
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	if (buf_num < 0 ||
2796*4882a593Smuzhiyun 	    (buf_num + bm_pool->buf_num > bm_pool->size)) {
2797*4882a593Smuzhiyun 		netdev_err(port->dev,
2798*4882a593Smuzhiyun 			   "cannot allocate %d buffers for pool %d\n",
2799*4882a593Smuzhiyun 			   buf_num, bm_pool->id);
2800*4882a593Smuzhiyun 		return 0;
2801*4882a593Smuzhiyun 	}
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun 	for (i = 0; i < buf_num; i++) {
2804*4882a593Smuzhiyun 		mvpp2_bm_pool_put(port, bm_pool->id,
2805*4882a593Smuzhiyun 				  (dma_addr_t)buffer_loc.rx_buffer[i],
2806*4882a593Smuzhiyun 				  (unsigned long)buffer_loc.rx_buffer[i]);
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	}
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 	/* Update BM driver with number of buffers added to pool */
2811*4882a593Smuzhiyun 	bm_pool->buf_num += i;
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	return i;
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun /* Notify the driver that BM pool is being used as specific type and return the
2817*4882a593Smuzhiyun  * pool pointer on success
2818*4882a593Smuzhiyun  */
2819*4882a593Smuzhiyun static struct mvpp2_bm_pool *
mvpp2_bm_pool_use(struct mvpp2_port * port,int pool,enum mvpp2_bm_type type,int pkt_size)2820*4882a593Smuzhiyun mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
2821*4882a593Smuzhiyun 		  int pkt_size)
2822*4882a593Smuzhiyun {
2823*4882a593Smuzhiyun 	struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
2824*4882a593Smuzhiyun 	int num;
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
2827*4882a593Smuzhiyun 		netdev_err(port->dev, "mixing pool types is forbidden\n");
2828*4882a593Smuzhiyun 		return NULL;
2829*4882a593Smuzhiyun 	}
2830*4882a593Smuzhiyun 
2831*4882a593Smuzhiyun 	if (new_pool->type == MVPP2_BM_FREE)
2832*4882a593Smuzhiyun 		new_pool->type = type;
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 	/* Allocate buffers in case BM pool is used as long pool, but packet
2835*4882a593Smuzhiyun 	 * size doesn't match MTU or BM pool hasn't being used yet
2836*4882a593Smuzhiyun 	 */
2837*4882a593Smuzhiyun 	if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
2838*4882a593Smuzhiyun 	    (new_pool->pkt_size == 0)) {
2839*4882a593Smuzhiyun 		int pkts_num;
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 		/* Set default buffer number or free all the buffers in case
2842*4882a593Smuzhiyun 		 * the pool is not empty
2843*4882a593Smuzhiyun 		 */
2844*4882a593Smuzhiyun 		pkts_num = new_pool->buf_num;
2845*4882a593Smuzhiyun 		if (pkts_num == 0)
2846*4882a593Smuzhiyun 			pkts_num = type == MVPP2_BM_SWF_LONG ?
2847*4882a593Smuzhiyun 				   MVPP2_BM_LONG_BUF_NUM :
2848*4882a593Smuzhiyun 				   MVPP2_BM_SHORT_BUF_NUM;
2849*4882a593Smuzhiyun 		else
2850*4882a593Smuzhiyun 			mvpp2_bm_bufs_free(NULL,
2851*4882a593Smuzhiyun 					   port->priv, new_pool);
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 		new_pool->pkt_size = pkt_size;
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun 		/* Allocate buffers for this pool */
2856*4882a593Smuzhiyun 		num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
2857*4882a593Smuzhiyun 		if (num != pkts_num) {
2858*4882a593Smuzhiyun 			dev_err(dev, "pool %d: %d of %d allocated\n",
2859*4882a593Smuzhiyun 				new_pool->id, num, pkts_num);
2860*4882a593Smuzhiyun 			return NULL;
2861*4882a593Smuzhiyun 		}
2862*4882a593Smuzhiyun 	}
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	return new_pool;
2865*4882a593Smuzhiyun }
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun /* Initialize pools for swf */
mvpp2_swf_bm_pool_init(struct mvpp2_port * port)2868*4882a593Smuzhiyun static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
2869*4882a593Smuzhiyun {
2870*4882a593Smuzhiyun 	int rxq;
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun 	if (!port->pool_long) {
2873*4882a593Smuzhiyun 		port->pool_long =
2874*4882a593Smuzhiyun 		       mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
2875*4882a593Smuzhiyun 					 MVPP2_BM_SWF_LONG,
2876*4882a593Smuzhiyun 					 port->pkt_size);
2877*4882a593Smuzhiyun 		if (!port->pool_long)
2878*4882a593Smuzhiyun 			return -ENOMEM;
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun 		port->pool_long->port_map |= (1 << port->id);
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 		for (rxq = 0; rxq < rxq_number; rxq++)
2883*4882a593Smuzhiyun 			mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
2884*4882a593Smuzhiyun 	}
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	return 0;
2887*4882a593Smuzhiyun }
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun /* Port configuration routines */
2890*4882a593Smuzhiyun 
mvpp2_port_mii_set(struct mvpp2_port * port)2891*4882a593Smuzhiyun static void mvpp2_port_mii_set(struct mvpp2_port *port)
2892*4882a593Smuzhiyun {
2893*4882a593Smuzhiyun 	u32 val;
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun 	switch (port->phy_interface) {
2898*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
2899*4882a593Smuzhiyun 		val |= MVPP2_GMAC_INBAND_AN_MASK;
2900*4882a593Smuzhiyun 		break;
2901*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
2902*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
2903*4882a593Smuzhiyun 		val |= MVPP2_GMAC_PORT_RGMII_MASK;
2904*4882a593Smuzhiyun 	default:
2905*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
2906*4882a593Smuzhiyun 	}
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun 
mvpp2_port_fc_adv_enable(struct mvpp2_port * port)2911*4882a593Smuzhiyun static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
2912*4882a593Smuzhiyun {
2913*4882a593Smuzhiyun 	u32 val;
2914*4882a593Smuzhiyun 
2915*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
2916*4882a593Smuzhiyun 	val |= MVPP2_GMAC_FC_ADV_EN;
2917*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
2918*4882a593Smuzhiyun }
2919*4882a593Smuzhiyun 
mvpp2_port_enable(struct mvpp2_port * port)2920*4882a593Smuzhiyun static void mvpp2_port_enable(struct mvpp2_port *port)
2921*4882a593Smuzhiyun {
2922*4882a593Smuzhiyun 	u32 val;
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
2925*4882a593Smuzhiyun 	val |= MVPP2_GMAC_PORT_EN_MASK;
2926*4882a593Smuzhiyun 	val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
2927*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun 
mvpp2_port_disable(struct mvpp2_port * port)2930*4882a593Smuzhiyun static void mvpp2_port_disable(struct mvpp2_port *port)
2931*4882a593Smuzhiyun {
2932*4882a593Smuzhiyun 	u32 val;
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
2935*4882a593Smuzhiyun 	val &= ~(MVPP2_GMAC_PORT_EN_MASK);
2936*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
2937*4882a593Smuzhiyun }
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun /* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
mvpp2_port_periodic_xon_disable(struct mvpp2_port * port)2940*4882a593Smuzhiyun static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
2941*4882a593Smuzhiyun {
2942*4882a593Smuzhiyun 	u32 val;
2943*4882a593Smuzhiyun 
2944*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
2945*4882a593Smuzhiyun 		    ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
2946*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
2947*4882a593Smuzhiyun }
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun /* Configure loopback port */
mvpp2_port_loopback_set(struct mvpp2_port * port)2950*4882a593Smuzhiyun static void mvpp2_port_loopback_set(struct mvpp2_port *port)
2951*4882a593Smuzhiyun {
2952*4882a593Smuzhiyun 	u32 val;
2953*4882a593Smuzhiyun 
2954*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun 	if (port->speed == 1000)
2957*4882a593Smuzhiyun 		val |= MVPP2_GMAC_GMII_LB_EN_MASK;
2958*4882a593Smuzhiyun 	else
2959*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
2962*4882a593Smuzhiyun 		val |= MVPP2_GMAC_PCS_LB_EN_MASK;
2963*4882a593Smuzhiyun 	else
2964*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun 
mvpp2_port_reset(struct mvpp2_port * port)2969*4882a593Smuzhiyun static void mvpp2_port_reset(struct mvpp2_port *port)
2970*4882a593Smuzhiyun {
2971*4882a593Smuzhiyun 	u32 val;
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
2974*4882a593Smuzhiyun 		    ~MVPP2_GMAC_PORT_RESET_MASK;
2975*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
2978*4882a593Smuzhiyun 	       MVPP2_GMAC_PORT_RESET_MASK)
2979*4882a593Smuzhiyun 		continue;
2980*4882a593Smuzhiyun }
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun /* Change maximum receive size of the port */
mvpp2_gmac_max_rx_size_set(struct mvpp2_port * port)2983*4882a593Smuzhiyun static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
2984*4882a593Smuzhiyun {
2985*4882a593Smuzhiyun 	u32 val;
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
2988*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
2989*4882a593Smuzhiyun 	val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
2990*4882a593Smuzhiyun 		    MVPP2_GMAC_MAX_RX_SIZE_OFFS);
2991*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
2992*4882a593Smuzhiyun }
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun /* PPv2.2 GoP/GMAC config */
2995*4882a593Smuzhiyun 
2996*4882a593Smuzhiyun /* Set the MAC to reset or exit from reset */
gop_gmac_reset(struct mvpp2_port * port,int reset)2997*4882a593Smuzhiyun static int gop_gmac_reset(struct mvpp2_port *port, int reset)
2998*4882a593Smuzhiyun {
2999*4882a593Smuzhiyun 	u32 val;
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun 	/* read - modify - write */
3002*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
3003*4882a593Smuzhiyun 	if (reset)
3004*4882a593Smuzhiyun 		val |= MVPP2_GMAC_PORT_RESET_MASK;
3005*4882a593Smuzhiyun 	else
3006*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_PORT_RESET_MASK;
3007*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	return 0;
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun /*
3013*4882a593Smuzhiyun  * gop_gpcs_mode_cfg
3014*4882a593Smuzhiyun  *
3015*4882a593Smuzhiyun  * Configure port to working with Gig PCS or don't.
3016*4882a593Smuzhiyun  */
gop_gpcs_mode_cfg(struct mvpp2_port * port,int en)3017*4882a593Smuzhiyun static int gop_gpcs_mode_cfg(struct mvpp2_port *port, int en)
3018*4882a593Smuzhiyun {
3019*4882a593Smuzhiyun 	u32 val;
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
3022*4882a593Smuzhiyun 	if (en)
3023*4882a593Smuzhiyun 		val |= MVPP2_GMAC_PCS_ENABLE_MASK;
3024*4882a593Smuzhiyun 	else
3025*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
3026*4882a593Smuzhiyun 	/* enable / disable PCS on this port */
3027*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun 	return 0;
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun 
gop_bypass_clk_cfg(struct mvpp2_port * port,int en)3032*4882a593Smuzhiyun static int gop_bypass_clk_cfg(struct mvpp2_port *port, int en)
3033*4882a593Smuzhiyun {
3034*4882a593Smuzhiyun 	u32 val;
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
3037*4882a593Smuzhiyun 	if (en)
3038*4882a593Smuzhiyun 		val |= MVPP2_GMAC_CLK_125_BYPS_EN_MASK;
3039*4882a593Smuzhiyun 	else
3040*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_CLK_125_BYPS_EN_MASK;
3041*4882a593Smuzhiyun 	/* enable / disable PCS on this port */
3042*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun 	return 0;
3045*4882a593Smuzhiyun }
3046*4882a593Smuzhiyun 
gop_gmac_sgmii2_5_cfg(struct mvpp2_port * port)3047*4882a593Smuzhiyun static void gop_gmac_sgmii2_5_cfg(struct mvpp2_port *port)
3048*4882a593Smuzhiyun {
3049*4882a593Smuzhiyun 	u32 val, thresh;
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	/*
3052*4882a593Smuzhiyun 	 * Configure minimal level of the Tx FIFO before the lower part
3053*4882a593Smuzhiyun 	 * starts to read a packet
3054*4882a593Smuzhiyun 	 */
3055*4882a593Smuzhiyun 	thresh = MVPP2_SGMII2_5_TX_FIFO_MIN_TH;
3056*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3057*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
3058*4882a593Smuzhiyun 	val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh);
3059*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	/* Disable bypass of sync module */
3062*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_4_REG);
3063*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK;
3064*4882a593Smuzhiyun 	/* configure DP clock select according to mode */
3065*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK;
3066*4882a593Smuzhiyun 	/* configure QSGMII bypass according to mode */
3067*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK;
3068*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_4_REG);
3069*4882a593Smuzhiyun 
3070*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
3071*4882a593Smuzhiyun 	/*
3072*4882a593Smuzhiyun 	 * Configure GIG MAC to 1000Base-X mode connected to a fiber
3073*4882a593Smuzhiyun 	 * transceiver
3074*4882a593Smuzhiyun 	 */
3075*4882a593Smuzhiyun 	val |= MVPP2_GMAC_PORT_TYPE_MASK;
3076*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	/* configure AN 0x9268 */
3079*4882a593Smuzhiyun 	val = MVPP2_GMAC_EN_PCS_AN |
3080*4882a593Smuzhiyun 		MVPP2_GMAC_AN_BYPASS_EN |
3081*4882a593Smuzhiyun 		MVPP2_GMAC_CONFIG_MII_SPEED  |
3082*4882a593Smuzhiyun 		MVPP2_GMAC_CONFIG_GMII_SPEED     |
3083*4882a593Smuzhiyun 		MVPP2_GMAC_FC_ADV_EN    |
3084*4882a593Smuzhiyun 		MVPP2_GMAC_CONFIG_FULL_DUPLEX |
3085*4882a593Smuzhiyun 		MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG;
3086*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
3087*4882a593Smuzhiyun }
3088*4882a593Smuzhiyun 
gop_gmac_sgmii_cfg(struct mvpp2_port * port)3089*4882a593Smuzhiyun static void gop_gmac_sgmii_cfg(struct mvpp2_port *port)
3090*4882a593Smuzhiyun {
3091*4882a593Smuzhiyun 	u32 val, thresh;
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	/*
3094*4882a593Smuzhiyun 	 * Configure minimal level of the Tx FIFO before the lower part
3095*4882a593Smuzhiyun 	 * starts to read a packet
3096*4882a593Smuzhiyun 	 */
3097*4882a593Smuzhiyun 	thresh = MVPP2_SGMII_TX_FIFO_MIN_TH;
3098*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3099*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
3100*4882a593Smuzhiyun 	val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh);
3101*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	/* Disable bypass of sync module */
3104*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_4_REG);
3105*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK;
3106*4882a593Smuzhiyun 	/* configure DP clock select according to mode */
3107*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK;
3108*4882a593Smuzhiyun 	/* configure QSGMII bypass according to mode */
3109*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK;
3110*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_4_REG);
3111*4882a593Smuzhiyun 
3112*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
3113*4882a593Smuzhiyun 	/* configure GIG MAC to SGMII mode */
3114*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
3115*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun 	/* configure AN */
3118*4882a593Smuzhiyun 	val = MVPP2_GMAC_EN_PCS_AN |
3119*4882a593Smuzhiyun 		MVPP2_GMAC_AN_BYPASS_EN |
3120*4882a593Smuzhiyun 		MVPP2_GMAC_AN_SPEED_EN  |
3121*4882a593Smuzhiyun 		MVPP2_GMAC_EN_FC_AN     |
3122*4882a593Smuzhiyun 		MVPP2_GMAC_AN_DUPLEX_EN |
3123*4882a593Smuzhiyun 		MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG;
3124*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
3125*4882a593Smuzhiyun }
3126*4882a593Smuzhiyun 
gop_gmac_rgmii_cfg(struct mvpp2_port * port)3127*4882a593Smuzhiyun static void gop_gmac_rgmii_cfg(struct mvpp2_port *port)
3128*4882a593Smuzhiyun {
3129*4882a593Smuzhiyun 	u32 val, thresh;
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 	/*
3132*4882a593Smuzhiyun 	 * Configure minimal level of the Tx FIFO before the lower part
3133*4882a593Smuzhiyun 	 * starts to read a packet
3134*4882a593Smuzhiyun 	 */
3135*4882a593Smuzhiyun 	thresh = MVPP2_RGMII_TX_FIFO_MIN_TH;
3136*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3137*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
3138*4882a593Smuzhiyun 	val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh);
3139*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3140*4882a593Smuzhiyun 
3141*4882a593Smuzhiyun 	/* Disable bypass of sync module */
3142*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_4_REG);
3143*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK;
3144*4882a593Smuzhiyun 	/* configure DP clock select according to mode */
3145*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK;
3146*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK;
3147*4882a593Smuzhiyun 	val |= MVPP2_GMAC_CTRL4_EXT_PIN_GMII_SEL_MASK;
3148*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_4_REG);
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
3151*4882a593Smuzhiyun 	/* configure GIG MAC to SGMII mode */
3152*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
3153*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 	/* configure AN 0xb8e8 */
3156*4882a593Smuzhiyun 	val = MVPP2_GMAC_AN_BYPASS_EN |
3157*4882a593Smuzhiyun 		MVPP2_GMAC_AN_SPEED_EN   |
3158*4882a593Smuzhiyun 		MVPP2_GMAC_EN_FC_AN      |
3159*4882a593Smuzhiyun 		MVPP2_GMAC_AN_DUPLEX_EN  |
3160*4882a593Smuzhiyun 		MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG;
3161*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun /* Set the internal mux's to the required MAC in the GOP */
gop_gmac_mode_cfg(struct mvpp2_port * port)3165*4882a593Smuzhiyun static int gop_gmac_mode_cfg(struct mvpp2_port *port)
3166*4882a593Smuzhiyun {
3167*4882a593Smuzhiyun 	u32 val;
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun 	/* Set TX FIFO thresholds */
3170*4882a593Smuzhiyun 	switch (port->phy_interface) {
3171*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
3172*4882a593Smuzhiyun 		if (port->phy_speed == 2500)
3173*4882a593Smuzhiyun 			gop_gmac_sgmii2_5_cfg(port);
3174*4882a593Smuzhiyun 		else
3175*4882a593Smuzhiyun 			gop_gmac_sgmii_cfg(port);
3176*4882a593Smuzhiyun 		break;
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
3179*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
3180*4882a593Smuzhiyun 		gop_gmac_rgmii_cfg(port);
3181*4882a593Smuzhiyun 		break;
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 	default:
3184*4882a593Smuzhiyun 		return -1;
3185*4882a593Smuzhiyun 	}
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	/* Jumbo frame support - 0x1400*2= 0x2800 bytes */
3188*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
3189*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
3190*4882a593Smuzhiyun 	val |= 0x1400 << MVPP2_GMAC_MAX_RX_SIZE_OFFS;
3191*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun 	/* PeriodicXonEn disable */
3194*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
3195*4882a593Smuzhiyun 	val &= ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
3196*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun 	return 0;
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun 
gop_xlg_2_gig_mac_cfg(struct mvpp2_port * port)3201*4882a593Smuzhiyun static void gop_xlg_2_gig_mac_cfg(struct mvpp2_port *port)
3202*4882a593Smuzhiyun {
3203*4882a593Smuzhiyun 	u32 val;
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	/* relevant only for MAC0 (XLG0 and GMAC0) */
3206*4882a593Smuzhiyun 	if (port->gop_id > 0)
3207*4882a593Smuzhiyun 		return;
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun 	/* configure 1Gig MAC mode */
3210*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_CTRL3_REG);
3211*4882a593Smuzhiyun 	val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
3212*4882a593Smuzhiyun 	val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
3213*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_CTRL3_REG);
3214*4882a593Smuzhiyun }
3215*4882a593Smuzhiyun 
gop_gpcs_reset(struct mvpp2_port * port,int reset)3216*4882a593Smuzhiyun static int gop_gpcs_reset(struct mvpp2_port *port, int reset)
3217*4882a593Smuzhiyun {
3218*4882a593Smuzhiyun 	u32 val;
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
3221*4882a593Smuzhiyun 	if (reset)
3222*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_SGMII_MODE_MASK;
3223*4882a593Smuzhiyun 	else
3224*4882a593Smuzhiyun 		val |= MVPP2_GMAC_SGMII_MODE_MASK;
3225*4882a593Smuzhiyun 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun 	return 0;
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun 
3230*4882a593Smuzhiyun /* Set the internal mux's to the required PCS in the PI */
gop_xpcs_mode(struct mvpp2_port * port,int num_of_lanes)3231*4882a593Smuzhiyun static int gop_xpcs_mode(struct mvpp2_port *port, int num_of_lanes)
3232*4882a593Smuzhiyun {
3233*4882a593Smuzhiyun 	u32 val;
3234*4882a593Smuzhiyun 	int lane;
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun 	switch (num_of_lanes) {
3237*4882a593Smuzhiyun 	case 1:
3238*4882a593Smuzhiyun 		lane = 0;
3239*4882a593Smuzhiyun 		break;
3240*4882a593Smuzhiyun 	case 2:
3241*4882a593Smuzhiyun 		lane = 1;
3242*4882a593Smuzhiyun 		break;
3243*4882a593Smuzhiyun 	case 4:
3244*4882a593Smuzhiyun 		lane = 2;
3245*4882a593Smuzhiyun 		break;
3246*4882a593Smuzhiyun 	default:
3247*4882a593Smuzhiyun 		return -1;
3248*4882a593Smuzhiyun 	}
3249*4882a593Smuzhiyun 
3250*4882a593Smuzhiyun 	/* configure XG MAC mode */
3251*4882a593Smuzhiyun 	val = readl(port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
3252*4882a593Smuzhiyun 	val &= ~MVPP22_XPCS_PCSMODE_MASK;
3253*4882a593Smuzhiyun 	val &= ~MVPP22_XPCS_LANEACTIVE_MASK;
3254*4882a593Smuzhiyun 	val |= (2 * lane) << MVPP22_XPCS_LANEACTIVE_OFFS;
3255*4882a593Smuzhiyun 	writel(val, port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
3256*4882a593Smuzhiyun 
3257*4882a593Smuzhiyun 	return 0;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun 
gop_mpcs_mode(struct mvpp2_port * port)3260*4882a593Smuzhiyun static int gop_mpcs_mode(struct mvpp2_port *port)
3261*4882a593Smuzhiyun {
3262*4882a593Smuzhiyun 	u32 val;
3263*4882a593Smuzhiyun 
3264*4882a593Smuzhiyun 	/* configure PCS40G COMMON CONTROL */
3265*4882a593Smuzhiyun 	val = readl(port->priv->mpcs_base + PCS40G_COMMON_CONTROL);
3266*4882a593Smuzhiyun 	val &= ~FORWARD_ERROR_CORRECTION_MASK;
3267*4882a593Smuzhiyun 	writel(val, port->priv->mpcs_base + PCS40G_COMMON_CONTROL);
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun 	/* configure PCS CLOCK RESET */
3270*4882a593Smuzhiyun 	val = readl(port->priv->mpcs_base + PCS_CLOCK_RESET);
3271*4882a593Smuzhiyun 	val &= ~CLK_DIVISION_RATIO_MASK;
3272*4882a593Smuzhiyun 	val |= 1 << CLK_DIVISION_RATIO_OFFS;
3273*4882a593Smuzhiyun 	writel(val, port->priv->mpcs_base + PCS_CLOCK_RESET);
3274*4882a593Smuzhiyun 
3275*4882a593Smuzhiyun 	val &= ~CLK_DIV_PHASE_SET_MASK;
3276*4882a593Smuzhiyun 	val |= MAC_CLK_RESET_MASK;
3277*4882a593Smuzhiyun 	val |= RX_SD_CLK_RESET_MASK;
3278*4882a593Smuzhiyun 	val |= TX_SD_CLK_RESET_MASK;
3279*4882a593Smuzhiyun 	writel(val, port->priv->mpcs_base + PCS_CLOCK_RESET);
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun 	return 0;
3282*4882a593Smuzhiyun }
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun /* Set the internal mux's to the required MAC in the GOP */
gop_xlg_mac_mode_cfg(struct mvpp2_port * port,int num_of_act_lanes)3285*4882a593Smuzhiyun static int gop_xlg_mac_mode_cfg(struct mvpp2_port *port, int num_of_act_lanes)
3286*4882a593Smuzhiyun {
3287*4882a593Smuzhiyun 	u32 val;
3288*4882a593Smuzhiyun 
3289*4882a593Smuzhiyun 	/* configure 10G MAC mode */
3290*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_CTRL0_REG);
3291*4882a593Smuzhiyun 	val |= MVPP22_XLG_RX_FC_EN;
3292*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_CTRL0_REG);
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_CTRL3_REG);
3295*4882a593Smuzhiyun 	val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
3296*4882a593Smuzhiyun 	val |= MVPP22_XLG_CTRL3_MACMODESELECT_10GMAC;
3297*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_CTRL3_REG);
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	/* read - modify - write */
3300*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_CTRL4_REG);
3301*4882a593Smuzhiyun 	val &= ~MVPP22_XLG_MODE_DMA_1G;
3302*4882a593Smuzhiyun 	val |= MVPP22_XLG_FORWARD_PFC_EN;
3303*4882a593Smuzhiyun 	val |= MVPP22_XLG_FORWARD_802_3X_FC_EN;
3304*4882a593Smuzhiyun 	val &= ~MVPP22_XLG_EN_IDLE_CHECK_FOR_LINK;
3305*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_CTRL4_REG);
3306*4882a593Smuzhiyun 
3307*4882a593Smuzhiyun 	/* Jumbo frame support: 0x1400 * 2 = 0x2800 bytes */
3308*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_CTRL1_REG);
3309*4882a593Smuzhiyun 	val &= ~MVPP22_XLG_MAX_RX_SIZE_MASK;
3310*4882a593Smuzhiyun 	val |= 0x1400 << MVPP22_XLG_MAX_RX_SIZE_OFFS;
3311*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_CTRL1_REG);
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun 	/* unmask link change interrupt */
3314*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_INTERRUPT_MASK_REG);
3315*4882a593Smuzhiyun 	val |= MVPP22_XLG_INTERRUPT_LINK_CHANGE;
3316*4882a593Smuzhiyun 	val |= 1; /* unmask summary bit */
3317*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_INTERRUPT_MASK_REG);
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun 	return 0;
3320*4882a593Smuzhiyun }
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun /* Set PCS to reset or exit from reset */
gop_xpcs_reset(struct mvpp2_port * port,int reset)3323*4882a593Smuzhiyun static int gop_xpcs_reset(struct mvpp2_port *port, int reset)
3324*4882a593Smuzhiyun {
3325*4882a593Smuzhiyun 	u32 val;
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun 	/* read - modify - write */
3328*4882a593Smuzhiyun 	val = readl(port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
3329*4882a593Smuzhiyun 	if (reset)
3330*4882a593Smuzhiyun 		val &= ~MVPP22_XPCS_PCSRESET;
3331*4882a593Smuzhiyun 	else
3332*4882a593Smuzhiyun 		val |= MVPP22_XPCS_PCSRESET;
3333*4882a593Smuzhiyun 	writel(val, port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
3334*4882a593Smuzhiyun 
3335*4882a593Smuzhiyun 	return 0;
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun /* Set the MAC to reset or exit from reset */
gop_xlg_mac_reset(struct mvpp2_port * port,int reset)3339*4882a593Smuzhiyun static int gop_xlg_mac_reset(struct mvpp2_port *port, int reset)
3340*4882a593Smuzhiyun {
3341*4882a593Smuzhiyun 	u32 val;
3342*4882a593Smuzhiyun 
3343*4882a593Smuzhiyun 	/* read - modify - write */
3344*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_CTRL0_REG);
3345*4882a593Smuzhiyun 	if (reset)
3346*4882a593Smuzhiyun 		val &= ~MVPP22_XLG_MAC_RESETN;
3347*4882a593Smuzhiyun 	else
3348*4882a593Smuzhiyun 		val |= MVPP22_XLG_MAC_RESETN;
3349*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_CTRL0_REG);
3350*4882a593Smuzhiyun 
3351*4882a593Smuzhiyun 	return 0;
3352*4882a593Smuzhiyun }
3353*4882a593Smuzhiyun 
3354*4882a593Smuzhiyun /*
3355*4882a593Smuzhiyun  * gop_port_init
3356*4882a593Smuzhiyun  *
3357*4882a593Smuzhiyun  * Init physical port. Configures the port mode and all it's elements
3358*4882a593Smuzhiyun  * accordingly.
3359*4882a593Smuzhiyun  * Does not verify that the selected mode/port number is valid at the
3360*4882a593Smuzhiyun  * core level.
3361*4882a593Smuzhiyun  */
gop_port_init(struct mvpp2_port * port)3362*4882a593Smuzhiyun static int gop_port_init(struct mvpp2_port *port)
3363*4882a593Smuzhiyun {
3364*4882a593Smuzhiyun 	int mac_num = port->gop_id;
3365*4882a593Smuzhiyun 	int num_of_act_lanes;
3366*4882a593Smuzhiyun 
3367*4882a593Smuzhiyun 	if (mac_num >= MVPP22_GOP_MAC_NUM) {
3368*4882a593Smuzhiyun 		netdev_err(NULL, "%s: illegal port number %d", __func__,
3369*4882a593Smuzhiyun 			   mac_num);
3370*4882a593Smuzhiyun 		return -1;
3371*4882a593Smuzhiyun 	}
3372*4882a593Smuzhiyun 
3373*4882a593Smuzhiyun 	switch (port->phy_interface) {
3374*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
3375*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
3376*4882a593Smuzhiyun 		gop_gmac_reset(port, 1);
3377*4882a593Smuzhiyun 
3378*4882a593Smuzhiyun 		/* configure PCS */
3379*4882a593Smuzhiyun 		gop_gpcs_mode_cfg(port, 0);
3380*4882a593Smuzhiyun 		gop_bypass_clk_cfg(port, 1);
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 		/* configure MAC */
3383*4882a593Smuzhiyun 		gop_gmac_mode_cfg(port);
3384*4882a593Smuzhiyun 		/* pcs unreset */
3385*4882a593Smuzhiyun 		gop_gpcs_reset(port, 0);
3386*4882a593Smuzhiyun 
3387*4882a593Smuzhiyun 		/* mac unreset */
3388*4882a593Smuzhiyun 		gop_gmac_reset(port, 0);
3389*4882a593Smuzhiyun 		break;
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
3392*4882a593Smuzhiyun 		/* configure PCS */
3393*4882a593Smuzhiyun 		gop_gpcs_mode_cfg(port, 1);
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun 		/* configure MAC */
3396*4882a593Smuzhiyun 		gop_gmac_mode_cfg(port);
3397*4882a593Smuzhiyun 		/* select proper Mac mode */
3398*4882a593Smuzhiyun 		gop_xlg_2_gig_mac_cfg(port);
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun 		/* pcs unreset */
3401*4882a593Smuzhiyun 		gop_gpcs_reset(port, 0);
3402*4882a593Smuzhiyun 		/* mac unreset */
3403*4882a593Smuzhiyun 		gop_gmac_reset(port, 0);
3404*4882a593Smuzhiyun 		break;
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SFI:
3407*4882a593Smuzhiyun 		num_of_act_lanes = 2;
3408*4882a593Smuzhiyun 		mac_num = 0;
3409*4882a593Smuzhiyun 		/* configure PCS */
3410*4882a593Smuzhiyun 		gop_xpcs_mode(port, num_of_act_lanes);
3411*4882a593Smuzhiyun 		gop_mpcs_mode(port);
3412*4882a593Smuzhiyun 		/* configure MAC */
3413*4882a593Smuzhiyun 		gop_xlg_mac_mode_cfg(port, num_of_act_lanes);
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 		/* pcs unreset */
3416*4882a593Smuzhiyun 		gop_xpcs_reset(port, 0);
3417*4882a593Smuzhiyun 
3418*4882a593Smuzhiyun 		/* mac unreset */
3419*4882a593Smuzhiyun 		gop_xlg_mac_reset(port, 0);
3420*4882a593Smuzhiyun 		break;
3421*4882a593Smuzhiyun 
3422*4882a593Smuzhiyun 	default:
3423*4882a593Smuzhiyun 		netdev_err(NULL, "%s: Requested port mode (%d) not supported\n",
3424*4882a593Smuzhiyun 			   __func__, port->phy_interface);
3425*4882a593Smuzhiyun 		return -1;
3426*4882a593Smuzhiyun 	}
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun 	return 0;
3429*4882a593Smuzhiyun }
3430*4882a593Smuzhiyun 
gop_xlg_mac_port_enable(struct mvpp2_port * port,int enable)3431*4882a593Smuzhiyun static void gop_xlg_mac_port_enable(struct mvpp2_port *port, int enable)
3432*4882a593Smuzhiyun {
3433*4882a593Smuzhiyun 	u32 val;
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	val = readl(port->base + MVPP22_XLG_CTRL0_REG);
3436*4882a593Smuzhiyun 	if (enable) {
3437*4882a593Smuzhiyun 		/* Enable port and MIB counters update */
3438*4882a593Smuzhiyun 		val |= MVPP22_XLG_PORT_EN;
3439*4882a593Smuzhiyun 		val &= ~MVPP22_XLG_MIBCNT_DIS;
3440*4882a593Smuzhiyun 	} else {
3441*4882a593Smuzhiyun 		/* Disable port */
3442*4882a593Smuzhiyun 		val &= ~MVPP22_XLG_PORT_EN;
3443*4882a593Smuzhiyun 	}
3444*4882a593Smuzhiyun 	writel(val, port->base + MVPP22_XLG_CTRL0_REG);
3445*4882a593Smuzhiyun }
3446*4882a593Smuzhiyun 
gop_port_enable(struct mvpp2_port * port,int enable)3447*4882a593Smuzhiyun static void gop_port_enable(struct mvpp2_port *port, int enable)
3448*4882a593Smuzhiyun {
3449*4882a593Smuzhiyun 	switch (port->phy_interface) {
3450*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
3451*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
3452*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
3453*4882a593Smuzhiyun 		if (enable)
3454*4882a593Smuzhiyun 			mvpp2_port_enable(port);
3455*4882a593Smuzhiyun 		else
3456*4882a593Smuzhiyun 			mvpp2_port_disable(port);
3457*4882a593Smuzhiyun 		break;
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SFI:
3460*4882a593Smuzhiyun 		gop_xlg_mac_port_enable(port, enable);
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun 		break;
3463*4882a593Smuzhiyun 	default:
3464*4882a593Smuzhiyun 		netdev_err(NULL, "%s: Wrong port mode (%d)\n", __func__,
3465*4882a593Smuzhiyun 			   port->phy_interface);
3466*4882a593Smuzhiyun 		return;
3467*4882a593Smuzhiyun 	}
3468*4882a593Smuzhiyun }
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun /* RFU1 functions */
gop_rfu1_read(struct mvpp2 * priv,u32 offset)3471*4882a593Smuzhiyun static inline u32 gop_rfu1_read(struct mvpp2 *priv, u32 offset)
3472*4882a593Smuzhiyun {
3473*4882a593Smuzhiyun 	return readl(priv->rfu1_base + offset);
3474*4882a593Smuzhiyun }
3475*4882a593Smuzhiyun 
gop_rfu1_write(struct mvpp2 * priv,u32 offset,u32 data)3476*4882a593Smuzhiyun static inline void gop_rfu1_write(struct mvpp2 *priv, u32 offset, u32 data)
3477*4882a593Smuzhiyun {
3478*4882a593Smuzhiyun 	writel(data, priv->rfu1_base + offset);
3479*4882a593Smuzhiyun }
3480*4882a593Smuzhiyun 
mvpp2_netc_cfg_create(int gop_id,phy_interface_t phy_type)3481*4882a593Smuzhiyun static u32 mvpp2_netc_cfg_create(int gop_id, phy_interface_t phy_type)
3482*4882a593Smuzhiyun {
3483*4882a593Smuzhiyun 	u32 val = 0;
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun 	if (gop_id == 2) {
3486*4882a593Smuzhiyun 		if (phy_type == PHY_INTERFACE_MODE_SGMII)
3487*4882a593Smuzhiyun 			val |= MV_NETC_GE_MAC2_SGMII;
3488*4882a593Smuzhiyun 	}
3489*4882a593Smuzhiyun 
3490*4882a593Smuzhiyun 	if (gop_id == 3) {
3491*4882a593Smuzhiyun 		if (phy_type == PHY_INTERFACE_MODE_SGMII)
3492*4882a593Smuzhiyun 			val |= MV_NETC_GE_MAC3_SGMII;
3493*4882a593Smuzhiyun 		else if (phy_type == PHY_INTERFACE_MODE_RGMII ||
3494*4882a593Smuzhiyun 			 phy_type == PHY_INTERFACE_MODE_RGMII_ID)
3495*4882a593Smuzhiyun 			val |= MV_NETC_GE_MAC3_RGMII;
3496*4882a593Smuzhiyun 	}
3497*4882a593Smuzhiyun 
3498*4882a593Smuzhiyun 	return val;
3499*4882a593Smuzhiyun }
3500*4882a593Smuzhiyun 
gop_netc_active_port(struct mvpp2 * priv,int gop_id,u32 val)3501*4882a593Smuzhiyun static void gop_netc_active_port(struct mvpp2 *priv, int gop_id, u32 val)
3502*4882a593Smuzhiyun {
3503*4882a593Smuzhiyun 	u32 reg;
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_1_REG);
3506*4882a593Smuzhiyun 	reg &= ~(NETC_PORTS_ACTIVE_MASK(gop_id));
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun 	val <<= NETC_PORTS_ACTIVE_OFFSET(gop_id);
3509*4882a593Smuzhiyun 	val &= NETC_PORTS_ACTIVE_MASK(gop_id);
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun 	reg |= val;
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun 	gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_1_REG, reg);
3514*4882a593Smuzhiyun }
3515*4882a593Smuzhiyun 
gop_netc_mii_mode(struct mvpp2 * priv,int gop_id,u32 val)3516*4882a593Smuzhiyun static void gop_netc_mii_mode(struct mvpp2 *priv, int gop_id, u32 val)
3517*4882a593Smuzhiyun {
3518*4882a593Smuzhiyun 	u32 reg;
3519*4882a593Smuzhiyun 
3520*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, NETCOMP_CONTROL_0_REG);
3521*4882a593Smuzhiyun 	reg &= ~NETC_GBE_PORT1_MII_MODE_MASK;
3522*4882a593Smuzhiyun 
3523*4882a593Smuzhiyun 	val <<= NETC_GBE_PORT1_MII_MODE_OFFS;
3524*4882a593Smuzhiyun 	val &= NETC_GBE_PORT1_MII_MODE_MASK;
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun 	reg |= val;
3527*4882a593Smuzhiyun 
3528*4882a593Smuzhiyun 	gop_rfu1_write(priv, NETCOMP_CONTROL_0_REG, reg);
3529*4882a593Smuzhiyun }
3530*4882a593Smuzhiyun 
gop_netc_gop_reset(struct mvpp2 * priv,u32 val)3531*4882a593Smuzhiyun static void gop_netc_gop_reset(struct mvpp2 *priv, u32 val)
3532*4882a593Smuzhiyun {
3533*4882a593Smuzhiyun 	u32 reg;
3534*4882a593Smuzhiyun 
3535*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, GOP_SOFT_RESET_1_REG);
3536*4882a593Smuzhiyun 	reg &= ~NETC_GOP_SOFT_RESET_MASK;
3537*4882a593Smuzhiyun 
3538*4882a593Smuzhiyun 	val <<= NETC_GOP_SOFT_RESET_OFFS;
3539*4882a593Smuzhiyun 	val &= NETC_GOP_SOFT_RESET_MASK;
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun 	reg |= val;
3542*4882a593Smuzhiyun 
3543*4882a593Smuzhiyun 	gop_rfu1_write(priv, GOP_SOFT_RESET_1_REG, reg);
3544*4882a593Smuzhiyun }
3545*4882a593Smuzhiyun 
gop_netc_gop_clock_logic_set(struct mvpp2 * priv,u32 val)3546*4882a593Smuzhiyun static void gop_netc_gop_clock_logic_set(struct mvpp2 *priv, u32 val)
3547*4882a593Smuzhiyun {
3548*4882a593Smuzhiyun 	u32 reg;
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG);
3551*4882a593Smuzhiyun 	reg &= ~NETC_CLK_DIV_PHASE_MASK;
3552*4882a593Smuzhiyun 
3553*4882a593Smuzhiyun 	val <<= NETC_CLK_DIV_PHASE_OFFS;
3554*4882a593Smuzhiyun 	val &= NETC_CLK_DIV_PHASE_MASK;
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun 	reg |= val;
3557*4882a593Smuzhiyun 
3558*4882a593Smuzhiyun 	gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg);
3559*4882a593Smuzhiyun }
3560*4882a593Smuzhiyun 
gop_netc_port_rf_reset(struct mvpp2 * priv,int gop_id,u32 val)3561*4882a593Smuzhiyun static void gop_netc_port_rf_reset(struct mvpp2 *priv, int gop_id, u32 val)
3562*4882a593Smuzhiyun {
3563*4882a593Smuzhiyun 	u32 reg;
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_1_REG);
3566*4882a593Smuzhiyun 	reg &= ~(NETC_PORT_GIG_RF_RESET_MASK(gop_id));
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun 	val <<= NETC_PORT_GIG_RF_RESET_OFFS(gop_id);
3569*4882a593Smuzhiyun 	val &= NETC_PORT_GIG_RF_RESET_MASK(gop_id);
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun 	reg |= val;
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_1_REG, reg);
3574*4882a593Smuzhiyun }
3575*4882a593Smuzhiyun 
gop_netc_gbe_sgmii_mode_select(struct mvpp2 * priv,int gop_id,u32 val)3576*4882a593Smuzhiyun static void gop_netc_gbe_sgmii_mode_select(struct mvpp2 *priv, int gop_id,
3577*4882a593Smuzhiyun 					   u32 val)
3578*4882a593Smuzhiyun {
3579*4882a593Smuzhiyun 	u32 reg, mask, offset;
3580*4882a593Smuzhiyun 
3581*4882a593Smuzhiyun 	if (gop_id == 2) {
3582*4882a593Smuzhiyun 		mask = NETC_GBE_PORT0_SGMII_MODE_MASK;
3583*4882a593Smuzhiyun 		offset = NETC_GBE_PORT0_SGMII_MODE_OFFS;
3584*4882a593Smuzhiyun 	} else {
3585*4882a593Smuzhiyun 		mask = NETC_GBE_PORT1_SGMII_MODE_MASK;
3586*4882a593Smuzhiyun 		offset = NETC_GBE_PORT1_SGMII_MODE_OFFS;
3587*4882a593Smuzhiyun 	}
3588*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, NETCOMP_CONTROL_0_REG);
3589*4882a593Smuzhiyun 	reg &= ~mask;
3590*4882a593Smuzhiyun 
3591*4882a593Smuzhiyun 	val <<= offset;
3592*4882a593Smuzhiyun 	val &= mask;
3593*4882a593Smuzhiyun 
3594*4882a593Smuzhiyun 	reg |= val;
3595*4882a593Smuzhiyun 
3596*4882a593Smuzhiyun 	gop_rfu1_write(priv, NETCOMP_CONTROL_0_REG, reg);
3597*4882a593Smuzhiyun }
3598*4882a593Smuzhiyun 
gop_netc_bus_width_select(struct mvpp2 * priv,u32 val)3599*4882a593Smuzhiyun static void gop_netc_bus_width_select(struct mvpp2 *priv, u32 val)
3600*4882a593Smuzhiyun {
3601*4882a593Smuzhiyun 	u32 reg;
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG);
3604*4882a593Smuzhiyun 	reg &= ~NETC_BUS_WIDTH_SELECT_MASK;
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	val <<= NETC_BUS_WIDTH_SELECT_OFFS;
3607*4882a593Smuzhiyun 	val &= NETC_BUS_WIDTH_SELECT_MASK;
3608*4882a593Smuzhiyun 
3609*4882a593Smuzhiyun 	reg |= val;
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 	gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg);
3612*4882a593Smuzhiyun }
3613*4882a593Smuzhiyun 
gop_netc_sample_stages_timing(struct mvpp2 * priv,u32 val)3614*4882a593Smuzhiyun static void gop_netc_sample_stages_timing(struct mvpp2 *priv, u32 val)
3615*4882a593Smuzhiyun {
3616*4882a593Smuzhiyun 	u32 reg;
3617*4882a593Smuzhiyun 
3618*4882a593Smuzhiyun 	reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG);
3619*4882a593Smuzhiyun 	reg &= ~NETC_GIG_RX_DATA_SAMPLE_MASK;
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun 	val <<= NETC_GIG_RX_DATA_SAMPLE_OFFS;
3622*4882a593Smuzhiyun 	val &= NETC_GIG_RX_DATA_SAMPLE_MASK;
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun 	reg |= val;
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg);
3627*4882a593Smuzhiyun }
3628*4882a593Smuzhiyun 
gop_netc_mac_to_xgmii(struct mvpp2 * priv,int gop_id,enum mv_netc_phase phase)3629*4882a593Smuzhiyun static void gop_netc_mac_to_xgmii(struct mvpp2 *priv, int gop_id,
3630*4882a593Smuzhiyun 				  enum mv_netc_phase phase)
3631*4882a593Smuzhiyun {
3632*4882a593Smuzhiyun 	switch (phase) {
3633*4882a593Smuzhiyun 	case MV_NETC_FIRST_PHASE:
3634*4882a593Smuzhiyun 		/* Set Bus Width to HB mode = 1 */
3635*4882a593Smuzhiyun 		gop_netc_bus_width_select(priv, 1);
3636*4882a593Smuzhiyun 		/* Select RGMII mode */
3637*4882a593Smuzhiyun 		gop_netc_gbe_sgmii_mode_select(priv, gop_id, MV_NETC_GBE_XMII);
3638*4882a593Smuzhiyun 		break;
3639*4882a593Smuzhiyun 
3640*4882a593Smuzhiyun 	case MV_NETC_SECOND_PHASE:
3641*4882a593Smuzhiyun 		/* De-assert the relevant port HB reset */
3642*4882a593Smuzhiyun 		gop_netc_port_rf_reset(priv, gop_id, 1);
3643*4882a593Smuzhiyun 		break;
3644*4882a593Smuzhiyun 	}
3645*4882a593Smuzhiyun }
3646*4882a593Smuzhiyun 
gop_netc_mac_to_sgmii(struct mvpp2 * priv,int gop_id,enum mv_netc_phase phase)3647*4882a593Smuzhiyun static void gop_netc_mac_to_sgmii(struct mvpp2 *priv, int gop_id,
3648*4882a593Smuzhiyun 				  enum mv_netc_phase phase)
3649*4882a593Smuzhiyun {
3650*4882a593Smuzhiyun 	switch (phase) {
3651*4882a593Smuzhiyun 	case MV_NETC_FIRST_PHASE:
3652*4882a593Smuzhiyun 		/* Set Bus Width to HB mode = 1 */
3653*4882a593Smuzhiyun 		gop_netc_bus_width_select(priv, 1);
3654*4882a593Smuzhiyun 		/* Select SGMII mode */
3655*4882a593Smuzhiyun 		if (gop_id >= 1) {
3656*4882a593Smuzhiyun 			gop_netc_gbe_sgmii_mode_select(priv, gop_id,
3657*4882a593Smuzhiyun 						       MV_NETC_GBE_SGMII);
3658*4882a593Smuzhiyun 		}
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 		/* Configure the sample stages */
3661*4882a593Smuzhiyun 		gop_netc_sample_stages_timing(priv, 0);
3662*4882a593Smuzhiyun 		/* Configure the ComPhy Selector */
3663*4882a593Smuzhiyun 		/* gop_netc_com_phy_selector_config(netComplex); */
3664*4882a593Smuzhiyun 		break;
3665*4882a593Smuzhiyun 
3666*4882a593Smuzhiyun 	case MV_NETC_SECOND_PHASE:
3667*4882a593Smuzhiyun 		/* De-assert the relevant port HB reset */
3668*4882a593Smuzhiyun 		gop_netc_port_rf_reset(priv, gop_id, 1);
3669*4882a593Smuzhiyun 		break;
3670*4882a593Smuzhiyun 	}
3671*4882a593Smuzhiyun }
3672*4882a593Smuzhiyun 
gop_netc_init(struct mvpp2 * priv,enum mv_netc_phase phase)3673*4882a593Smuzhiyun static int gop_netc_init(struct mvpp2 *priv, enum mv_netc_phase phase)
3674*4882a593Smuzhiyun {
3675*4882a593Smuzhiyun 	u32 c = priv->netc_config;
3676*4882a593Smuzhiyun 
3677*4882a593Smuzhiyun 	if (c & MV_NETC_GE_MAC2_SGMII)
3678*4882a593Smuzhiyun 		gop_netc_mac_to_sgmii(priv, 2, phase);
3679*4882a593Smuzhiyun 	else
3680*4882a593Smuzhiyun 		gop_netc_mac_to_xgmii(priv, 2, phase);
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	if (c & MV_NETC_GE_MAC3_SGMII) {
3683*4882a593Smuzhiyun 		gop_netc_mac_to_sgmii(priv, 3, phase);
3684*4882a593Smuzhiyun 	} else {
3685*4882a593Smuzhiyun 		gop_netc_mac_to_xgmii(priv, 3, phase);
3686*4882a593Smuzhiyun 		if (c & MV_NETC_GE_MAC3_RGMII)
3687*4882a593Smuzhiyun 			gop_netc_mii_mode(priv, 3, MV_NETC_GBE_RGMII);
3688*4882a593Smuzhiyun 		else
3689*4882a593Smuzhiyun 			gop_netc_mii_mode(priv, 3, MV_NETC_GBE_MII);
3690*4882a593Smuzhiyun 	}
3691*4882a593Smuzhiyun 
3692*4882a593Smuzhiyun 	/* Activate gop ports 0, 2, 3 */
3693*4882a593Smuzhiyun 	gop_netc_active_port(priv, 0, 1);
3694*4882a593Smuzhiyun 	gop_netc_active_port(priv, 2, 1);
3695*4882a593Smuzhiyun 	gop_netc_active_port(priv, 3, 1);
3696*4882a593Smuzhiyun 
3697*4882a593Smuzhiyun 	if (phase == MV_NETC_SECOND_PHASE) {
3698*4882a593Smuzhiyun 		/* Enable the GOP internal clock logic */
3699*4882a593Smuzhiyun 		gop_netc_gop_clock_logic_set(priv, 1);
3700*4882a593Smuzhiyun 		/* De-assert GOP unit reset */
3701*4882a593Smuzhiyun 		gop_netc_gop_reset(priv, 1);
3702*4882a593Smuzhiyun 	}
3703*4882a593Smuzhiyun 
3704*4882a593Smuzhiyun 	return 0;
3705*4882a593Smuzhiyun }
3706*4882a593Smuzhiyun 
3707*4882a593Smuzhiyun /* Set defaults to the MVPP2 port */
mvpp2_defaults_set(struct mvpp2_port * port)3708*4882a593Smuzhiyun static void mvpp2_defaults_set(struct mvpp2_port *port)
3709*4882a593Smuzhiyun {
3710*4882a593Smuzhiyun 	int tx_port_num, val, queue, ptxq, lrxq;
3711*4882a593Smuzhiyun 
3712*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21) {
3713*4882a593Smuzhiyun 		/* Configure port to loopback if needed */
3714*4882a593Smuzhiyun 		if (port->flags & MVPP2_F_LOOPBACK)
3715*4882a593Smuzhiyun 			mvpp2_port_loopback_set(port);
3716*4882a593Smuzhiyun 
3717*4882a593Smuzhiyun 		/* Update TX FIFO MIN Threshold */
3718*4882a593Smuzhiyun 		val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3719*4882a593Smuzhiyun 		val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
3720*4882a593Smuzhiyun 		/* Min. TX threshold must be less than minimal packet length */
3721*4882a593Smuzhiyun 		val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
3722*4882a593Smuzhiyun 		writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3723*4882a593Smuzhiyun 	}
3724*4882a593Smuzhiyun 
3725*4882a593Smuzhiyun 	/* Disable Legacy WRR, Disable EJP, Release from reset */
3726*4882a593Smuzhiyun 	tx_port_num = mvpp2_egress_port(port);
3727*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
3728*4882a593Smuzhiyun 		    tx_port_num);
3729*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
3730*4882a593Smuzhiyun 
3731*4882a593Smuzhiyun 	/* Close bandwidth for all queues */
3732*4882a593Smuzhiyun 	for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
3733*4882a593Smuzhiyun 		ptxq = mvpp2_txq_phys(port->id, queue);
3734*4882a593Smuzhiyun 		mvpp2_write(port->priv,
3735*4882a593Smuzhiyun 			    MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
3736*4882a593Smuzhiyun 	}
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun 	/* Set refill period to 1 usec, refill tokens
3739*4882a593Smuzhiyun 	 * and bucket size to maximum
3740*4882a593Smuzhiyun 	 */
3741*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG, 0xc8);
3742*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
3743*4882a593Smuzhiyun 	val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
3744*4882a593Smuzhiyun 	val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
3745*4882a593Smuzhiyun 	val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
3746*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
3747*4882a593Smuzhiyun 	val = MVPP2_TXP_TOKEN_SIZE_MAX;
3748*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
3749*4882a593Smuzhiyun 
3750*4882a593Smuzhiyun 	/* Set MaximumLowLatencyPacketSize value to 256 */
3751*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
3752*4882a593Smuzhiyun 		    MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
3753*4882a593Smuzhiyun 		    MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
3754*4882a593Smuzhiyun 
3755*4882a593Smuzhiyun 	/* Enable Rx cache snoop */
3756*4882a593Smuzhiyun 	for (lrxq = 0; lrxq < rxq_number; lrxq++) {
3757*4882a593Smuzhiyun 		queue = port->rxqs[lrxq]->id;
3758*4882a593Smuzhiyun 		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
3759*4882a593Smuzhiyun 		val |= MVPP2_SNOOP_PKT_SIZE_MASK |
3760*4882a593Smuzhiyun 			   MVPP2_SNOOP_BUF_HDR_MASK;
3761*4882a593Smuzhiyun 		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
3762*4882a593Smuzhiyun 	}
3763*4882a593Smuzhiyun }
3764*4882a593Smuzhiyun 
3765*4882a593Smuzhiyun /* Enable/disable receiving packets */
mvpp2_ingress_enable(struct mvpp2_port * port)3766*4882a593Smuzhiyun static void mvpp2_ingress_enable(struct mvpp2_port *port)
3767*4882a593Smuzhiyun {
3768*4882a593Smuzhiyun 	u32 val;
3769*4882a593Smuzhiyun 	int lrxq, queue;
3770*4882a593Smuzhiyun 
3771*4882a593Smuzhiyun 	for (lrxq = 0; lrxq < rxq_number; lrxq++) {
3772*4882a593Smuzhiyun 		queue = port->rxqs[lrxq]->id;
3773*4882a593Smuzhiyun 		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
3774*4882a593Smuzhiyun 		val &= ~MVPP2_RXQ_DISABLE_MASK;
3775*4882a593Smuzhiyun 		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
3776*4882a593Smuzhiyun 	}
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun 
mvpp2_ingress_disable(struct mvpp2_port * port)3779*4882a593Smuzhiyun static void mvpp2_ingress_disable(struct mvpp2_port *port)
3780*4882a593Smuzhiyun {
3781*4882a593Smuzhiyun 	u32 val;
3782*4882a593Smuzhiyun 	int lrxq, queue;
3783*4882a593Smuzhiyun 
3784*4882a593Smuzhiyun 	for (lrxq = 0; lrxq < rxq_number; lrxq++) {
3785*4882a593Smuzhiyun 		queue = port->rxqs[lrxq]->id;
3786*4882a593Smuzhiyun 		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
3787*4882a593Smuzhiyun 		val |= MVPP2_RXQ_DISABLE_MASK;
3788*4882a593Smuzhiyun 		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
3789*4882a593Smuzhiyun 	}
3790*4882a593Smuzhiyun }
3791*4882a593Smuzhiyun 
3792*4882a593Smuzhiyun /* Enable transmit via physical egress queue
3793*4882a593Smuzhiyun  * - HW starts take descriptors from DRAM
3794*4882a593Smuzhiyun  */
mvpp2_egress_enable(struct mvpp2_port * port)3795*4882a593Smuzhiyun static void mvpp2_egress_enable(struct mvpp2_port *port)
3796*4882a593Smuzhiyun {
3797*4882a593Smuzhiyun 	u32 qmap;
3798*4882a593Smuzhiyun 	int queue;
3799*4882a593Smuzhiyun 	int tx_port_num = mvpp2_egress_port(port);
3800*4882a593Smuzhiyun 
3801*4882a593Smuzhiyun 	/* Enable all initialized TXs. */
3802*4882a593Smuzhiyun 	qmap = 0;
3803*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
3804*4882a593Smuzhiyun 		struct mvpp2_tx_queue *txq = port->txqs[queue];
3805*4882a593Smuzhiyun 
3806*4882a593Smuzhiyun 		if (txq->descs != NULL)
3807*4882a593Smuzhiyun 			qmap |= (1 << queue);
3808*4882a593Smuzhiyun 	}
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
3811*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
3812*4882a593Smuzhiyun }
3813*4882a593Smuzhiyun 
3814*4882a593Smuzhiyun /* Disable transmit via physical egress queue
3815*4882a593Smuzhiyun  * - HW doesn't take descriptors from DRAM
3816*4882a593Smuzhiyun  */
mvpp2_egress_disable(struct mvpp2_port * port)3817*4882a593Smuzhiyun static void mvpp2_egress_disable(struct mvpp2_port *port)
3818*4882a593Smuzhiyun {
3819*4882a593Smuzhiyun 	u32 reg_data;
3820*4882a593Smuzhiyun 	int delay;
3821*4882a593Smuzhiyun 	int tx_port_num = mvpp2_egress_port(port);
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun 	/* Issue stop command for active channels only */
3824*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
3825*4882a593Smuzhiyun 	reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
3826*4882a593Smuzhiyun 		    MVPP2_TXP_SCHED_ENQ_MASK;
3827*4882a593Smuzhiyun 	if (reg_data != 0)
3828*4882a593Smuzhiyun 		mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
3829*4882a593Smuzhiyun 			    (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
3830*4882a593Smuzhiyun 
3831*4882a593Smuzhiyun 	/* Wait for all Tx activity to terminate. */
3832*4882a593Smuzhiyun 	delay = 0;
3833*4882a593Smuzhiyun 	do {
3834*4882a593Smuzhiyun 		if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
3835*4882a593Smuzhiyun 			netdev_warn(port->dev,
3836*4882a593Smuzhiyun 				    "Tx stop timed out, status=0x%08x\n",
3837*4882a593Smuzhiyun 				    reg_data);
3838*4882a593Smuzhiyun 			break;
3839*4882a593Smuzhiyun 		}
3840*4882a593Smuzhiyun 		mdelay(1);
3841*4882a593Smuzhiyun 		delay++;
3842*4882a593Smuzhiyun 
3843*4882a593Smuzhiyun 		/* Check port TX Command register that all
3844*4882a593Smuzhiyun 		 * Tx queues are stopped
3845*4882a593Smuzhiyun 		 */
3846*4882a593Smuzhiyun 		reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
3847*4882a593Smuzhiyun 	} while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
3848*4882a593Smuzhiyun }
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun /* Rx descriptors helper methods */
3851*4882a593Smuzhiyun 
3852*4882a593Smuzhiyun /* Get number of Rx descriptors occupied by received packets */
3853*4882a593Smuzhiyun static inline int
mvpp2_rxq_received(struct mvpp2_port * port,int rxq_id)3854*4882a593Smuzhiyun mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
3855*4882a593Smuzhiyun {
3856*4882a593Smuzhiyun 	u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
3857*4882a593Smuzhiyun 
3858*4882a593Smuzhiyun 	return val & MVPP2_RXQ_OCCUPIED_MASK;
3859*4882a593Smuzhiyun }
3860*4882a593Smuzhiyun 
3861*4882a593Smuzhiyun /* Update Rx queue status with the number of occupied and available
3862*4882a593Smuzhiyun  * Rx descriptor slots.
3863*4882a593Smuzhiyun  */
3864*4882a593Smuzhiyun static inline void
mvpp2_rxq_status_update(struct mvpp2_port * port,int rxq_id,int used_count,int free_count)3865*4882a593Smuzhiyun mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
3866*4882a593Smuzhiyun 			int used_count, int free_count)
3867*4882a593Smuzhiyun {
3868*4882a593Smuzhiyun 	/* Decrement the number of used descriptors and increment count
3869*4882a593Smuzhiyun 	 * increment the number of free descriptors.
3870*4882a593Smuzhiyun 	 */
3871*4882a593Smuzhiyun 	u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
3872*4882a593Smuzhiyun 
3873*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
3874*4882a593Smuzhiyun }
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun /* Get pointer to next RX descriptor to be processed by SW */
3877*4882a593Smuzhiyun static inline struct mvpp2_rx_desc *
mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue * rxq)3878*4882a593Smuzhiyun mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
3879*4882a593Smuzhiyun {
3880*4882a593Smuzhiyun 	int rx_desc = rxq->next_desc_to_proc;
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun 	rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
3883*4882a593Smuzhiyun 	prefetch(rxq->descs + rxq->next_desc_to_proc);
3884*4882a593Smuzhiyun 	return rxq->descs + rx_desc;
3885*4882a593Smuzhiyun }
3886*4882a593Smuzhiyun 
3887*4882a593Smuzhiyun /* Set rx queue offset */
mvpp2_rxq_offset_set(struct mvpp2_port * port,int prxq,int offset)3888*4882a593Smuzhiyun static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
3889*4882a593Smuzhiyun 				 int prxq, int offset)
3890*4882a593Smuzhiyun {
3891*4882a593Smuzhiyun 	u32 val;
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun 	/* Convert offset from bytes to units of 32 bytes */
3894*4882a593Smuzhiyun 	offset = offset >> 5;
3895*4882a593Smuzhiyun 
3896*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3897*4882a593Smuzhiyun 	val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 	/* Offset is in */
3900*4882a593Smuzhiyun 	val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
3901*4882a593Smuzhiyun 		    MVPP2_RXQ_PACKET_OFFSET_MASK);
3902*4882a593Smuzhiyun 
3903*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3904*4882a593Smuzhiyun }
3905*4882a593Smuzhiyun 
3906*4882a593Smuzhiyun /* Obtain BM cookie information from descriptor */
mvpp2_bm_cookie_build(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)3907*4882a593Smuzhiyun static u32 mvpp2_bm_cookie_build(struct mvpp2_port *port,
3908*4882a593Smuzhiyun 				 struct mvpp2_rx_desc *rx_desc)
3909*4882a593Smuzhiyun {
3910*4882a593Smuzhiyun 	int cpu = smp_processor_id();
3911*4882a593Smuzhiyun 	int pool;
3912*4882a593Smuzhiyun 
3913*4882a593Smuzhiyun 	pool = (mvpp2_rxdesc_status_get(port, rx_desc) &
3914*4882a593Smuzhiyun 		MVPP2_RXD_BM_POOL_ID_MASK) >>
3915*4882a593Smuzhiyun 		MVPP2_RXD_BM_POOL_ID_OFFS;
3916*4882a593Smuzhiyun 
3917*4882a593Smuzhiyun 	return ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS) |
3918*4882a593Smuzhiyun 	       ((cpu & 0xFF) << MVPP2_BM_COOKIE_CPU_OFFS);
3919*4882a593Smuzhiyun }
3920*4882a593Smuzhiyun 
3921*4882a593Smuzhiyun /* Tx descriptors helper methods */
3922*4882a593Smuzhiyun 
3923*4882a593Smuzhiyun /* Get number of Tx descriptors waiting to be transmitted by HW */
mvpp2_txq_pend_desc_num_get(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)3924*4882a593Smuzhiyun static int mvpp2_txq_pend_desc_num_get(struct mvpp2_port *port,
3925*4882a593Smuzhiyun 				       struct mvpp2_tx_queue *txq)
3926*4882a593Smuzhiyun {
3927*4882a593Smuzhiyun 	u32 val;
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
3930*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG);
3931*4882a593Smuzhiyun 
3932*4882a593Smuzhiyun 	return val & MVPP2_TXQ_PENDING_MASK;
3933*4882a593Smuzhiyun }
3934*4882a593Smuzhiyun 
3935*4882a593Smuzhiyun /* Get pointer to next Tx descriptor to be processed (send) by HW */
3936*4882a593Smuzhiyun static struct mvpp2_tx_desc *
mvpp2_txq_next_desc_get(struct mvpp2_tx_queue * txq)3937*4882a593Smuzhiyun mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
3938*4882a593Smuzhiyun {
3939*4882a593Smuzhiyun 	int tx_desc = txq->next_desc_to_proc;
3940*4882a593Smuzhiyun 
3941*4882a593Smuzhiyun 	txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
3942*4882a593Smuzhiyun 	return txq->descs + tx_desc;
3943*4882a593Smuzhiyun }
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun /* Update HW with number of aggregated Tx descriptors to be sent */
mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port * port,int pending)3946*4882a593Smuzhiyun static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
3947*4882a593Smuzhiyun {
3948*4882a593Smuzhiyun 	/* aggregated access - relevant TXQ number is written in TX desc */
3949*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_AGGR_TXQ_UPDATE_REG, pending);
3950*4882a593Smuzhiyun }
3951*4882a593Smuzhiyun 
3952*4882a593Smuzhiyun /* Get number of sent descriptors and decrement counter.
3953*4882a593Smuzhiyun  * The number of sent descriptors is returned.
3954*4882a593Smuzhiyun  * Per-CPU access
3955*4882a593Smuzhiyun  */
mvpp2_txq_sent_desc_proc(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)3956*4882a593Smuzhiyun static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
3957*4882a593Smuzhiyun 					   struct mvpp2_tx_queue *txq)
3958*4882a593Smuzhiyun {
3959*4882a593Smuzhiyun 	u32 val;
3960*4882a593Smuzhiyun 
3961*4882a593Smuzhiyun 	/* Reading status reg resets transmitted descriptor counter */
3962*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(txq->id));
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun 	return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
3965*4882a593Smuzhiyun 		MVPP2_TRANSMITTED_COUNT_OFFSET;
3966*4882a593Smuzhiyun }
3967*4882a593Smuzhiyun 
mvpp2_txq_sent_counter_clear(void * arg)3968*4882a593Smuzhiyun static void mvpp2_txq_sent_counter_clear(void *arg)
3969*4882a593Smuzhiyun {
3970*4882a593Smuzhiyun 	struct mvpp2_port *port = arg;
3971*4882a593Smuzhiyun 	int queue;
3972*4882a593Smuzhiyun 
3973*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
3974*4882a593Smuzhiyun 		int id = port->txqs[queue]->id;
3975*4882a593Smuzhiyun 
3976*4882a593Smuzhiyun 		mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(id));
3977*4882a593Smuzhiyun 	}
3978*4882a593Smuzhiyun }
3979*4882a593Smuzhiyun 
3980*4882a593Smuzhiyun /* Set max sizes for Tx queues */
mvpp2_txp_max_tx_size_set(struct mvpp2_port * port)3981*4882a593Smuzhiyun static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
3982*4882a593Smuzhiyun {
3983*4882a593Smuzhiyun 	u32	val, size, mtu;
3984*4882a593Smuzhiyun 	int	txq, tx_port_num;
3985*4882a593Smuzhiyun 
3986*4882a593Smuzhiyun 	mtu = port->pkt_size * 8;
3987*4882a593Smuzhiyun 	if (mtu > MVPP2_TXP_MTU_MAX)
3988*4882a593Smuzhiyun 		mtu = MVPP2_TXP_MTU_MAX;
3989*4882a593Smuzhiyun 
3990*4882a593Smuzhiyun 	/* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
3991*4882a593Smuzhiyun 	mtu = 3 * mtu;
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 	/* Indirect access to registers */
3994*4882a593Smuzhiyun 	tx_port_num = mvpp2_egress_port(port);
3995*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
3996*4882a593Smuzhiyun 
3997*4882a593Smuzhiyun 	/* Set MTU */
3998*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
3999*4882a593Smuzhiyun 	val &= ~MVPP2_TXP_MTU_MAX;
4000*4882a593Smuzhiyun 	val |= mtu;
4001*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
4002*4882a593Smuzhiyun 
4003*4882a593Smuzhiyun 	/* TXP token size and all TXQs token size must be larger that MTU */
4004*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
4005*4882a593Smuzhiyun 	size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
4006*4882a593Smuzhiyun 	if (size < mtu) {
4007*4882a593Smuzhiyun 		size = mtu;
4008*4882a593Smuzhiyun 		val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
4009*4882a593Smuzhiyun 		val |= size;
4010*4882a593Smuzhiyun 		mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4011*4882a593Smuzhiyun 	}
4012*4882a593Smuzhiyun 
4013*4882a593Smuzhiyun 	for (txq = 0; txq < txq_number; txq++) {
4014*4882a593Smuzhiyun 		val = mvpp2_read(port->priv,
4015*4882a593Smuzhiyun 				 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
4016*4882a593Smuzhiyun 		size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
4017*4882a593Smuzhiyun 
4018*4882a593Smuzhiyun 		if (size < mtu) {
4019*4882a593Smuzhiyun 			size = mtu;
4020*4882a593Smuzhiyun 			val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
4021*4882a593Smuzhiyun 			val |= size;
4022*4882a593Smuzhiyun 			mvpp2_write(port->priv,
4023*4882a593Smuzhiyun 				    MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
4024*4882a593Smuzhiyun 				    val);
4025*4882a593Smuzhiyun 		}
4026*4882a593Smuzhiyun 	}
4027*4882a593Smuzhiyun }
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun /* Free Tx queue skbuffs */
mvpp2_txq_bufs_free(struct mvpp2_port * port,struct mvpp2_tx_queue * txq,struct mvpp2_txq_pcpu * txq_pcpu,int num)4030*4882a593Smuzhiyun static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
4031*4882a593Smuzhiyun 				struct mvpp2_tx_queue *txq,
4032*4882a593Smuzhiyun 				struct mvpp2_txq_pcpu *txq_pcpu, int num)
4033*4882a593Smuzhiyun {
4034*4882a593Smuzhiyun 	int i;
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
4037*4882a593Smuzhiyun 		mvpp2_txq_inc_get(txq_pcpu);
4038*4882a593Smuzhiyun }
4039*4882a593Smuzhiyun 
mvpp2_get_rx_queue(struct mvpp2_port * port,u32 cause)4040*4882a593Smuzhiyun static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
4041*4882a593Smuzhiyun 							u32 cause)
4042*4882a593Smuzhiyun {
4043*4882a593Smuzhiyun 	int queue = fls(cause) - 1;
4044*4882a593Smuzhiyun 
4045*4882a593Smuzhiyun 	return port->rxqs[queue];
4046*4882a593Smuzhiyun }
4047*4882a593Smuzhiyun 
mvpp2_get_tx_queue(struct mvpp2_port * port,u32 cause)4048*4882a593Smuzhiyun static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
4049*4882a593Smuzhiyun 							u32 cause)
4050*4882a593Smuzhiyun {
4051*4882a593Smuzhiyun 	int queue = fls(cause) - 1;
4052*4882a593Smuzhiyun 
4053*4882a593Smuzhiyun 	return port->txqs[queue];
4054*4882a593Smuzhiyun }
4055*4882a593Smuzhiyun 
4056*4882a593Smuzhiyun /* Rx/Tx queue initialization/cleanup methods */
4057*4882a593Smuzhiyun 
4058*4882a593Smuzhiyun /* Allocate and initialize descriptors for aggr TXQ */
mvpp2_aggr_txq_init(struct udevice * dev,struct mvpp2_tx_queue * aggr_txq,int desc_num,int cpu,struct mvpp2 * priv)4059*4882a593Smuzhiyun static int mvpp2_aggr_txq_init(struct udevice *dev,
4060*4882a593Smuzhiyun 			       struct mvpp2_tx_queue *aggr_txq,
4061*4882a593Smuzhiyun 			       int desc_num, int cpu,
4062*4882a593Smuzhiyun 			       struct mvpp2 *priv)
4063*4882a593Smuzhiyun {
4064*4882a593Smuzhiyun 	u32 txq_dma;
4065*4882a593Smuzhiyun 
4066*4882a593Smuzhiyun 	/* Allocate memory for TX descriptors */
4067*4882a593Smuzhiyun 	aggr_txq->descs = buffer_loc.aggr_tx_descs;
4068*4882a593Smuzhiyun 	aggr_txq->descs_dma = (dma_addr_t)buffer_loc.aggr_tx_descs;
4069*4882a593Smuzhiyun 	if (!aggr_txq->descs)
4070*4882a593Smuzhiyun 		return -ENOMEM;
4071*4882a593Smuzhiyun 
4072*4882a593Smuzhiyun 	/* Make sure descriptor address is cache line size aligned  */
4073*4882a593Smuzhiyun 	BUG_ON(aggr_txq->descs !=
4074*4882a593Smuzhiyun 	       PTR_ALIGN(aggr_txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun 	aggr_txq->last_desc = aggr_txq->size - 1;
4077*4882a593Smuzhiyun 
4078*4882a593Smuzhiyun 	/* Aggr TXQ no reset WA */
4079*4882a593Smuzhiyun 	aggr_txq->next_desc_to_proc = mvpp2_read(priv,
4080*4882a593Smuzhiyun 						 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
4081*4882a593Smuzhiyun 
4082*4882a593Smuzhiyun 	/* Set Tx descriptors queue starting address indirect
4083*4882a593Smuzhiyun 	 * access
4084*4882a593Smuzhiyun 	 */
4085*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21)
4086*4882a593Smuzhiyun 		txq_dma = aggr_txq->descs_dma;
4087*4882a593Smuzhiyun 	else
4088*4882a593Smuzhiyun 		txq_dma = aggr_txq->descs_dma >>
4089*4882a593Smuzhiyun 			MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
4090*4882a593Smuzhiyun 
4091*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
4092*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu), desc_num);
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun 	return 0;
4095*4882a593Smuzhiyun }
4096*4882a593Smuzhiyun 
4097*4882a593Smuzhiyun /* Create a specified Rx queue */
mvpp2_rxq_init(struct mvpp2_port * port,struct mvpp2_rx_queue * rxq)4098*4882a593Smuzhiyun static int mvpp2_rxq_init(struct mvpp2_port *port,
4099*4882a593Smuzhiyun 			  struct mvpp2_rx_queue *rxq)
4100*4882a593Smuzhiyun 
4101*4882a593Smuzhiyun {
4102*4882a593Smuzhiyun 	u32 rxq_dma;
4103*4882a593Smuzhiyun 
4104*4882a593Smuzhiyun 	rxq->size = port->rx_ring_size;
4105*4882a593Smuzhiyun 
4106*4882a593Smuzhiyun 	/* Allocate memory for RX descriptors */
4107*4882a593Smuzhiyun 	rxq->descs = buffer_loc.rx_descs;
4108*4882a593Smuzhiyun 	rxq->descs_dma = (dma_addr_t)buffer_loc.rx_descs;
4109*4882a593Smuzhiyun 	if (!rxq->descs)
4110*4882a593Smuzhiyun 		return -ENOMEM;
4111*4882a593Smuzhiyun 
4112*4882a593Smuzhiyun 	BUG_ON(rxq->descs !=
4113*4882a593Smuzhiyun 	       PTR_ALIGN(rxq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
4114*4882a593Smuzhiyun 
4115*4882a593Smuzhiyun 	rxq->last_desc = rxq->size - 1;
4116*4882a593Smuzhiyun 
4117*4882a593Smuzhiyun 	/* Zero occupied and non-occupied counters - direct access */
4118*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun 	/* Set Rx descriptors queue starting address - indirect access */
4121*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id);
4122*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
4123*4882a593Smuzhiyun 		rxq_dma = rxq->descs_dma;
4124*4882a593Smuzhiyun 	else
4125*4882a593Smuzhiyun 		rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
4126*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
4127*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
4128*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_INDEX_REG, 0);
4129*4882a593Smuzhiyun 
4130*4882a593Smuzhiyun 	/* Set Offset */
4131*4882a593Smuzhiyun 	mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
4132*4882a593Smuzhiyun 
4133*4882a593Smuzhiyun 	/* Add number of descriptors ready for receiving packets */
4134*4882a593Smuzhiyun 	mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
4135*4882a593Smuzhiyun 
4136*4882a593Smuzhiyun 	return 0;
4137*4882a593Smuzhiyun }
4138*4882a593Smuzhiyun 
4139*4882a593Smuzhiyun /* Push packets received by the RXQ to BM pool */
mvpp2_rxq_drop_pkts(struct mvpp2_port * port,struct mvpp2_rx_queue * rxq)4140*4882a593Smuzhiyun static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
4141*4882a593Smuzhiyun 				struct mvpp2_rx_queue *rxq)
4142*4882a593Smuzhiyun {
4143*4882a593Smuzhiyun 	int rx_received, i;
4144*4882a593Smuzhiyun 
4145*4882a593Smuzhiyun 	rx_received = mvpp2_rxq_received(port, rxq->id);
4146*4882a593Smuzhiyun 	if (!rx_received)
4147*4882a593Smuzhiyun 		return;
4148*4882a593Smuzhiyun 
4149*4882a593Smuzhiyun 	for (i = 0; i < rx_received; i++) {
4150*4882a593Smuzhiyun 		struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
4151*4882a593Smuzhiyun 		u32 bm = mvpp2_bm_cookie_build(port, rx_desc);
4152*4882a593Smuzhiyun 
4153*4882a593Smuzhiyun 		mvpp2_pool_refill(port, bm,
4154*4882a593Smuzhiyun 				  mvpp2_rxdesc_dma_addr_get(port, rx_desc),
4155*4882a593Smuzhiyun 				  mvpp2_rxdesc_cookie_get(port, rx_desc));
4156*4882a593Smuzhiyun 	}
4157*4882a593Smuzhiyun 	mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
4158*4882a593Smuzhiyun }
4159*4882a593Smuzhiyun 
4160*4882a593Smuzhiyun /* Cleanup Rx queue */
mvpp2_rxq_deinit(struct mvpp2_port * port,struct mvpp2_rx_queue * rxq)4161*4882a593Smuzhiyun static void mvpp2_rxq_deinit(struct mvpp2_port *port,
4162*4882a593Smuzhiyun 			     struct mvpp2_rx_queue *rxq)
4163*4882a593Smuzhiyun {
4164*4882a593Smuzhiyun 	mvpp2_rxq_drop_pkts(port, rxq);
4165*4882a593Smuzhiyun 
4166*4882a593Smuzhiyun 	rxq->descs             = NULL;
4167*4882a593Smuzhiyun 	rxq->last_desc         = 0;
4168*4882a593Smuzhiyun 	rxq->next_desc_to_proc = 0;
4169*4882a593Smuzhiyun 	rxq->descs_dma         = 0;
4170*4882a593Smuzhiyun 
4171*4882a593Smuzhiyun 	/* Clear Rx descriptors queue starting address and size;
4172*4882a593Smuzhiyun 	 * free descriptor number
4173*4882a593Smuzhiyun 	 */
4174*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
4175*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id);
4176*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, 0);
4177*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, 0);
4178*4882a593Smuzhiyun }
4179*4882a593Smuzhiyun 
4180*4882a593Smuzhiyun /* Create and initialize a Tx queue */
mvpp2_txq_init(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)4181*4882a593Smuzhiyun static int mvpp2_txq_init(struct mvpp2_port *port,
4182*4882a593Smuzhiyun 			  struct mvpp2_tx_queue *txq)
4183*4882a593Smuzhiyun {
4184*4882a593Smuzhiyun 	u32 val;
4185*4882a593Smuzhiyun 	int cpu, desc, desc_per_txq, tx_port_num;
4186*4882a593Smuzhiyun 	struct mvpp2_txq_pcpu *txq_pcpu;
4187*4882a593Smuzhiyun 
4188*4882a593Smuzhiyun 	txq->size = port->tx_ring_size;
4189*4882a593Smuzhiyun 
4190*4882a593Smuzhiyun 	/* Allocate memory for Tx descriptors */
4191*4882a593Smuzhiyun 	txq->descs = buffer_loc.tx_descs;
4192*4882a593Smuzhiyun 	txq->descs_dma = (dma_addr_t)buffer_loc.tx_descs;
4193*4882a593Smuzhiyun 	if (!txq->descs)
4194*4882a593Smuzhiyun 		return -ENOMEM;
4195*4882a593Smuzhiyun 
4196*4882a593Smuzhiyun 	/* Make sure descriptor address is cache line size aligned  */
4197*4882a593Smuzhiyun 	BUG_ON(txq->descs !=
4198*4882a593Smuzhiyun 	       PTR_ALIGN(txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
4199*4882a593Smuzhiyun 
4200*4882a593Smuzhiyun 	txq->last_desc = txq->size - 1;
4201*4882a593Smuzhiyun 
4202*4882a593Smuzhiyun 	/* Set Tx descriptors queue starting address - indirect access */
4203*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
4204*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, txq->descs_dma);
4205*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, txq->size &
4206*4882a593Smuzhiyun 					     MVPP2_TXQ_DESC_SIZE_MASK);
4207*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_INDEX_REG, 0);
4208*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_RSVD_CLR_REG,
4209*4882a593Smuzhiyun 		    txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
4210*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG);
4211*4882a593Smuzhiyun 	val &= ~MVPP2_TXQ_PENDING_MASK;
4212*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_PENDING_REG, val);
4213*4882a593Smuzhiyun 
4214*4882a593Smuzhiyun 	/* Calculate base address in prefetch buffer. We reserve 16 descriptors
4215*4882a593Smuzhiyun 	 * for each existing TXQ.
4216*4882a593Smuzhiyun 	 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
4217*4882a593Smuzhiyun 	 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
4218*4882a593Smuzhiyun 	 */
4219*4882a593Smuzhiyun 	desc_per_txq = 16;
4220*4882a593Smuzhiyun 	desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
4221*4882a593Smuzhiyun 	       (txq->log_id * desc_per_txq);
4222*4882a593Smuzhiyun 
4223*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG,
4224*4882a593Smuzhiyun 		    MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
4225*4882a593Smuzhiyun 		    MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
4226*4882a593Smuzhiyun 
4227*4882a593Smuzhiyun 	/* WRR / EJP configuration - indirect access */
4228*4882a593Smuzhiyun 	tx_port_num = mvpp2_egress_port(port);
4229*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4230*4882a593Smuzhiyun 
4231*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
4232*4882a593Smuzhiyun 	val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
4233*4882a593Smuzhiyun 	val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
4234*4882a593Smuzhiyun 	val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
4235*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 	val = MVPP2_TXQ_TOKEN_SIZE_MAX;
4238*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
4239*4882a593Smuzhiyun 		    val);
4240*4882a593Smuzhiyun 
4241*4882a593Smuzhiyun 	for_each_present_cpu(cpu) {
4242*4882a593Smuzhiyun 		txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
4243*4882a593Smuzhiyun 		txq_pcpu->size = txq->size;
4244*4882a593Smuzhiyun 	}
4245*4882a593Smuzhiyun 
4246*4882a593Smuzhiyun 	return 0;
4247*4882a593Smuzhiyun }
4248*4882a593Smuzhiyun 
4249*4882a593Smuzhiyun /* Free allocated TXQ resources */
mvpp2_txq_deinit(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)4250*4882a593Smuzhiyun static void mvpp2_txq_deinit(struct mvpp2_port *port,
4251*4882a593Smuzhiyun 			     struct mvpp2_tx_queue *txq)
4252*4882a593Smuzhiyun {
4253*4882a593Smuzhiyun 	txq->descs             = NULL;
4254*4882a593Smuzhiyun 	txq->last_desc         = 0;
4255*4882a593Smuzhiyun 	txq->next_desc_to_proc = 0;
4256*4882a593Smuzhiyun 	txq->descs_dma         = 0;
4257*4882a593Smuzhiyun 
4258*4882a593Smuzhiyun 	/* Set minimum bandwidth for disabled TXQs */
4259*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
4260*4882a593Smuzhiyun 
4261*4882a593Smuzhiyun 	/* Set Tx descriptors queue starting address and size */
4262*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
4263*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, 0);
4264*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, 0);
4265*4882a593Smuzhiyun }
4266*4882a593Smuzhiyun 
4267*4882a593Smuzhiyun /* Cleanup Tx ports */
mvpp2_txq_clean(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)4268*4882a593Smuzhiyun static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
4269*4882a593Smuzhiyun {
4270*4882a593Smuzhiyun 	struct mvpp2_txq_pcpu *txq_pcpu;
4271*4882a593Smuzhiyun 	int delay, pending, cpu;
4272*4882a593Smuzhiyun 	u32 val;
4273*4882a593Smuzhiyun 
4274*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
4275*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TXQ_PREF_BUF_REG);
4276*4882a593Smuzhiyun 	val |= MVPP2_TXQ_DRAIN_EN_MASK;
4277*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val);
4278*4882a593Smuzhiyun 
4279*4882a593Smuzhiyun 	/* The napi queue has been stopped so wait for all packets
4280*4882a593Smuzhiyun 	 * to be transmitted.
4281*4882a593Smuzhiyun 	 */
4282*4882a593Smuzhiyun 	delay = 0;
4283*4882a593Smuzhiyun 	do {
4284*4882a593Smuzhiyun 		if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
4285*4882a593Smuzhiyun 			netdev_warn(port->dev,
4286*4882a593Smuzhiyun 				    "port %d: cleaning queue %d timed out\n",
4287*4882a593Smuzhiyun 				    port->id, txq->log_id);
4288*4882a593Smuzhiyun 			break;
4289*4882a593Smuzhiyun 		}
4290*4882a593Smuzhiyun 		mdelay(1);
4291*4882a593Smuzhiyun 		delay++;
4292*4882a593Smuzhiyun 
4293*4882a593Smuzhiyun 		pending = mvpp2_txq_pend_desc_num_get(port, txq);
4294*4882a593Smuzhiyun 	} while (pending);
4295*4882a593Smuzhiyun 
4296*4882a593Smuzhiyun 	val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
4297*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val);
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun 	for_each_present_cpu(cpu) {
4300*4882a593Smuzhiyun 		txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
4301*4882a593Smuzhiyun 
4302*4882a593Smuzhiyun 		/* Release all packets */
4303*4882a593Smuzhiyun 		mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
4304*4882a593Smuzhiyun 
4305*4882a593Smuzhiyun 		/* Reset queue */
4306*4882a593Smuzhiyun 		txq_pcpu->count = 0;
4307*4882a593Smuzhiyun 		txq_pcpu->txq_put_index = 0;
4308*4882a593Smuzhiyun 		txq_pcpu->txq_get_index = 0;
4309*4882a593Smuzhiyun 	}
4310*4882a593Smuzhiyun }
4311*4882a593Smuzhiyun 
4312*4882a593Smuzhiyun /* Cleanup all Tx queues */
mvpp2_cleanup_txqs(struct mvpp2_port * port)4313*4882a593Smuzhiyun static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
4314*4882a593Smuzhiyun {
4315*4882a593Smuzhiyun 	struct mvpp2_tx_queue *txq;
4316*4882a593Smuzhiyun 	int queue;
4317*4882a593Smuzhiyun 	u32 val;
4318*4882a593Smuzhiyun 
4319*4882a593Smuzhiyun 	val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
4320*4882a593Smuzhiyun 
4321*4882a593Smuzhiyun 	/* Reset Tx ports and delete Tx queues */
4322*4882a593Smuzhiyun 	val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
4323*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
4324*4882a593Smuzhiyun 
4325*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
4326*4882a593Smuzhiyun 		txq = port->txqs[queue];
4327*4882a593Smuzhiyun 		mvpp2_txq_clean(port, txq);
4328*4882a593Smuzhiyun 		mvpp2_txq_deinit(port, txq);
4329*4882a593Smuzhiyun 	}
4330*4882a593Smuzhiyun 
4331*4882a593Smuzhiyun 	mvpp2_txq_sent_counter_clear(port);
4332*4882a593Smuzhiyun 
4333*4882a593Smuzhiyun 	val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
4334*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
4335*4882a593Smuzhiyun }
4336*4882a593Smuzhiyun 
4337*4882a593Smuzhiyun /* Cleanup all Rx queues */
mvpp2_cleanup_rxqs(struct mvpp2_port * port)4338*4882a593Smuzhiyun static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
4339*4882a593Smuzhiyun {
4340*4882a593Smuzhiyun 	int queue;
4341*4882a593Smuzhiyun 
4342*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++)
4343*4882a593Smuzhiyun 		mvpp2_rxq_deinit(port, port->rxqs[queue]);
4344*4882a593Smuzhiyun }
4345*4882a593Smuzhiyun 
4346*4882a593Smuzhiyun /* Init all Rx queues for port */
mvpp2_setup_rxqs(struct mvpp2_port * port)4347*4882a593Smuzhiyun static int mvpp2_setup_rxqs(struct mvpp2_port *port)
4348*4882a593Smuzhiyun {
4349*4882a593Smuzhiyun 	int queue, err;
4350*4882a593Smuzhiyun 
4351*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
4352*4882a593Smuzhiyun 		err = mvpp2_rxq_init(port, port->rxqs[queue]);
4353*4882a593Smuzhiyun 		if (err)
4354*4882a593Smuzhiyun 			goto err_cleanup;
4355*4882a593Smuzhiyun 	}
4356*4882a593Smuzhiyun 	return 0;
4357*4882a593Smuzhiyun 
4358*4882a593Smuzhiyun err_cleanup:
4359*4882a593Smuzhiyun 	mvpp2_cleanup_rxqs(port);
4360*4882a593Smuzhiyun 	return err;
4361*4882a593Smuzhiyun }
4362*4882a593Smuzhiyun 
4363*4882a593Smuzhiyun /* Init all tx queues for port */
mvpp2_setup_txqs(struct mvpp2_port * port)4364*4882a593Smuzhiyun static int mvpp2_setup_txqs(struct mvpp2_port *port)
4365*4882a593Smuzhiyun {
4366*4882a593Smuzhiyun 	struct mvpp2_tx_queue *txq;
4367*4882a593Smuzhiyun 	int queue, err;
4368*4882a593Smuzhiyun 
4369*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
4370*4882a593Smuzhiyun 		txq = port->txqs[queue];
4371*4882a593Smuzhiyun 		err = mvpp2_txq_init(port, txq);
4372*4882a593Smuzhiyun 		if (err)
4373*4882a593Smuzhiyun 			goto err_cleanup;
4374*4882a593Smuzhiyun 	}
4375*4882a593Smuzhiyun 
4376*4882a593Smuzhiyun 	mvpp2_txq_sent_counter_clear(port);
4377*4882a593Smuzhiyun 	return 0;
4378*4882a593Smuzhiyun 
4379*4882a593Smuzhiyun err_cleanup:
4380*4882a593Smuzhiyun 	mvpp2_cleanup_txqs(port);
4381*4882a593Smuzhiyun 	return err;
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun 
4384*4882a593Smuzhiyun /* Adjust link */
mvpp2_link_event(struct mvpp2_port * port)4385*4882a593Smuzhiyun static void mvpp2_link_event(struct mvpp2_port *port)
4386*4882a593Smuzhiyun {
4387*4882a593Smuzhiyun 	struct phy_device *phydev = port->phy_dev;
4388*4882a593Smuzhiyun 	int status_change = 0;
4389*4882a593Smuzhiyun 	u32 val;
4390*4882a593Smuzhiyun 
4391*4882a593Smuzhiyun 	if (phydev->link) {
4392*4882a593Smuzhiyun 		if ((port->speed != phydev->speed) ||
4393*4882a593Smuzhiyun 		    (port->duplex != phydev->duplex)) {
4394*4882a593Smuzhiyun 			u32 val;
4395*4882a593Smuzhiyun 
4396*4882a593Smuzhiyun 			val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4397*4882a593Smuzhiyun 			val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
4398*4882a593Smuzhiyun 				 MVPP2_GMAC_CONFIG_GMII_SPEED |
4399*4882a593Smuzhiyun 				 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
4400*4882a593Smuzhiyun 				 MVPP2_GMAC_AN_SPEED_EN |
4401*4882a593Smuzhiyun 				 MVPP2_GMAC_AN_DUPLEX_EN);
4402*4882a593Smuzhiyun 
4403*4882a593Smuzhiyun 			if (phydev->duplex)
4404*4882a593Smuzhiyun 				val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
4405*4882a593Smuzhiyun 
4406*4882a593Smuzhiyun 			if (phydev->speed == SPEED_1000)
4407*4882a593Smuzhiyun 				val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
4408*4882a593Smuzhiyun 			else if (phydev->speed == SPEED_100)
4409*4882a593Smuzhiyun 				val |= MVPP2_GMAC_CONFIG_MII_SPEED;
4410*4882a593Smuzhiyun 
4411*4882a593Smuzhiyun 			writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4412*4882a593Smuzhiyun 
4413*4882a593Smuzhiyun 			port->duplex = phydev->duplex;
4414*4882a593Smuzhiyun 			port->speed  = phydev->speed;
4415*4882a593Smuzhiyun 		}
4416*4882a593Smuzhiyun 	}
4417*4882a593Smuzhiyun 
4418*4882a593Smuzhiyun 	if (phydev->link != port->link) {
4419*4882a593Smuzhiyun 		if (!phydev->link) {
4420*4882a593Smuzhiyun 			port->duplex = -1;
4421*4882a593Smuzhiyun 			port->speed = 0;
4422*4882a593Smuzhiyun 		}
4423*4882a593Smuzhiyun 
4424*4882a593Smuzhiyun 		port->link = phydev->link;
4425*4882a593Smuzhiyun 		status_change = 1;
4426*4882a593Smuzhiyun 	}
4427*4882a593Smuzhiyun 
4428*4882a593Smuzhiyun 	if (status_change) {
4429*4882a593Smuzhiyun 		if (phydev->link) {
4430*4882a593Smuzhiyun 			val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4431*4882a593Smuzhiyun 			val |= (MVPP2_GMAC_FORCE_LINK_PASS |
4432*4882a593Smuzhiyun 				MVPP2_GMAC_FORCE_LINK_DOWN);
4433*4882a593Smuzhiyun 			writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4434*4882a593Smuzhiyun 			mvpp2_egress_enable(port);
4435*4882a593Smuzhiyun 			mvpp2_ingress_enable(port);
4436*4882a593Smuzhiyun 		} else {
4437*4882a593Smuzhiyun 			mvpp2_ingress_disable(port);
4438*4882a593Smuzhiyun 			mvpp2_egress_disable(port);
4439*4882a593Smuzhiyun 		}
4440*4882a593Smuzhiyun 	}
4441*4882a593Smuzhiyun }
4442*4882a593Smuzhiyun 
4443*4882a593Smuzhiyun /* Main RX/TX processing routines */
4444*4882a593Smuzhiyun 
4445*4882a593Smuzhiyun /* Display more error info */
mvpp2_rx_error(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)4446*4882a593Smuzhiyun static void mvpp2_rx_error(struct mvpp2_port *port,
4447*4882a593Smuzhiyun 			   struct mvpp2_rx_desc *rx_desc)
4448*4882a593Smuzhiyun {
4449*4882a593Smuzhiyun 	u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
4450*4882a593Smuzhiyun 	size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
4451*4882a593Smuzhiyun 
4452*4882a593Smuzhiyun 	switch (status & MVPP2_RXD_ERR_CODE_MASK) {
4453*4882a593Smuzhiyun 	case MVPP2_RXD_ERR_CRC:
4454*4882a593Smuzhiyun 		netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
4455*4882a593Smuzhiyun 			   status, sz);
4456*4882a593Smuzhiyun 		break;
4457*4882a593Smuzhiyun 	case MVPP2_RXD_ERR_OVERRUN:
4458*4882a593Smuzhiyun 		netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
4459*4882a593Smuzhiyun 			   status, sz);
4460*4882a593Smuzhiyun 		break;
4461*4882a593Smuzhiyun 	case MVPP2_RXD_ERR_RESOURCE:
4462*4882a593Smuzhiyun 		netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
4463*4882a593Smuzhiyun 			   status, sz);
4464*4882a593Smuzhiyun 		break;
4465*4882a593Smuzhiyun 	}
4466*4882a593Smuzhiyun }
4467*4882a593Smuzhiyun 
4468*4882a593Smuzhiyun /* Reuse skb if possible, or allocate a new skb and add it to BM pool */
mvpp2_rx_refill(struct mvpp2_port * port,struct mvpp2_bm_pool * bm_pool,u32 bm,dma_addr_t dma_addr)4469*4882a593Smuzhiyun static int mvpp2_rx_refill(struct mvpp2_port *port,
4470*4882a593Smuzhiyun 			   struct mvpp2_bm_pool *bm_pool,
4471*4882a593Smuzhiyun 			   u32 bm, dma_addr_t dma_addr)
4472*4882a593Smuzhiyun {
4473*4882a593Smuzhiyun 	mvpp2_pool_refill(port, bm, dma_addr, (unsigned long)dma_addr);
4474*4882a593Smuzhiyun 	return 0;
4475*4882a593Smuzhiyun }
4476*4882a593Smuzhiyun 
4477*4882a593Smuzhiyun /* Set hw internals when starting port */
mvpp2_start_dev(struct mvpp2_port * port)4478*4882a593Smuzhiyun static void mvpp2_start_dev(struct mvpp2_port *port)
4479*4882a593Smuzhiyun {
4480*4882a593Smuzhiyun 	switch (port->phy_interface) {
4481*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
4482*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
4483*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
4484*4882a593Smuzhiyun 		mvpp2_gmac_max_rx_size_set(port);
4485*4882a593Smuzhiyun 	default:
4486*4882a593Smuzhiyun 		break;
4487*4882a593Smuzhiyun 	}
4488*4882a593Smuzhiyun 
4489*4882a593Smuzhiyun 	mvpp2_txp_max_tx_size_set(port);
4490*4882a593Smuzhiyun 
4491*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
4492*4882a593Smuzhiyun 		mvpp2_port_enable(port);
4493*4882a593Smuzhiyun 	else
4494*4882a593Smuzhiyun 		gop_port_enable(port, 1);
4495*4882a593Smuzhiyun }
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun /* Set hw internals when stopping port */
mvpp2_stop_dev(struct mvpp2_port * port)4498*4882a593Smuzhiyun static void mvpp2_stop_dev(struct mvpp2_port *port)
4499*4882a593Smuzhiyun {
4500*4882a593Smuzhiyun 	/* Stop new packets from arriving to RXQs */
4501*4882a593Smuzhiyun 	mvpp2_ingress_disable(port);
4502*4882a593Smuzhiyun 
4503*4882a593Smuzhiyun 	mvpp2_egress_disable(port);
4504*4882a593Smuzhiyun 
4505*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
4506*4882a593Smuzhiyun 		mvpp2_port_disable(port);
4507*4882a593Smuzhiyun 	else
4508*4882a593Smuzhiyun 		gop_port_enable(port, 0);
4509*4882a593Smuzhiyun }
4510*4882a593Smuzhiyun 
mvpp2_phy_connect(struct udevice * dev,struct mvpp2_port * port)4511*4882a593Smuzhiyun static int mvpp2_phy_connect(struct udevice *dev, struct mvpp2_port *port)
4512*4882a593Smuzhiyun {
4513*4882a593Smuzhiyun 	struct phy_device *phy_dev;
4514*4882a593Smuzhiyun 
4515*4882a593Smuzhiyun 	if (!port->init || port->link == 0) {
4516*4882a593Smuzhiyun 		phy_dev = phy_connect(port->priv->bus, port->phyaddr, dev,
4517*4882a593Smuzhiyun 				      port->phy_interface);
4518*4882a593Smuzhiyun 		port->phy_dev = phy_dev;
4519*4882a593Smuzhiyun 		if (!phy_dev) {
4520*4882a593Smuzhiyun 			netdev_err(port->dev, "cannot connect to phy\n");
4521*4882a593Smuzhiyun 			return -ENODEV;
4522*4882a593Smuzhiyun 		}
4523*4882a593Smuzhiyun 		phy_dev->supported &= PHY_GBIT_FEATURES;
4524*4882a593Smuzhiyun 		phy_dev->advertising = phy_dev->supported;
4525*4882a593Smuzhiyun 
4526*4882a593Smuzhiyun 		port->phy_dev = phy_dev;
4527*4882a593Smuzhiyun 		port->link    = 0;
4528*4882a593Smuzhiyun 		port->duplex  = 0;
4529*4882a593Smuzhiyun 		port->speed   = 0;
4530*4882a593Smuzhiyun 
4531*4882a593Smuzhiyun 		phy_config(phy_dev);
4532*4882a593Smuzhiyun 		phy_startup(phy_dev);
4533*4882a593Smuzhiyun 		if (!phy_dev->link) {
4534*4882a593Smuzhiyun 			printf("%s: No link\n", phy_dev->dev->name);
4535*4882a593Smuzhiyun 			return -1;
4536*4882a593Smuzhiyun 		}
4537*4882a593Smuzhiyun 
4538*4882a593Smuzhiyun 		port->init = 1;
4539*4882a593Smuzhiyun 	} else {
4540*4882a593Smuzhiyun 		mvpp2_egress_enable(port);
4541*4882a593Smuzhiyun 		mvpp2_ingress_enable(port);
4542*4882a593Smuzhiyun 	}
4543*4882a593Smuzhiyun 
4544*4882a593Smuzhiyun 	return 0;
4545*4882a593Smuzhiyun }
4546*4882a593Smuzhiyun 
mvpp2_open(struct udevice * dev,struct mvpp2_port * port)4547*4882a593Smuzhiyun static int mvpp2_open(struct udevice *dev, struct mvpp2_port *port)
4548*4882a593Smuzhiyun {
4549*4882a593Smuzhiyun 	unsigned char mac_bcast[ETH_ALEN] = {
4550*4882a593Smuzhiyun 			0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
4551*4882a593Smuzhiyun 	int err;
4552*4882a593Smuzhiyun 
4553*4882a593Smuzhiyun 	err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
4554*4882a593Smuzhiyun 	if (err) {
4555*4882a593Smuzhiyun 		netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
4556*4882a593Smuzhiyun 		return err;
4557*4882a593Smuzhiyun 	}
4558*4882a593Smuzhiyun 	err = mvpp2_prs_mac_da_accept(port->priv, port->id,
4559*4882a593Smuzhiyun 				      port->dev_addr, true);
4560*4882a593Smuzhiyun 	if (err) {
4561*4882a593Smuzhiyun 		netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
4562*4882a593Smuzhiyun 		return err;
4563*4882a593Smuzhiyun 	}
4564*4882a593Smuzhiyun 	err = mvpp2_prs_def_flow(port);
4565*4882a593Smuzhiyun 	if (err) {
4566*4882a593Smuzhiyun 		netdev_err(dev, "mvpp2_prs_def_flow failed\n");
4567*4882a593Smuzhiyun 		return err;
4568*4882a593Smuzhiyun 	}
4569*4882a593Smuzhiyun 
4570*4882a593Smuzhiyun 	/* Allocate the Rx/Tx queues */
4571*4882a593Smuzhiyun 	err = mvpp2_setup_rxqs(port);
4572*4882a593Smuzhiyun 	if (err) {
4573*4882a593Smuzhiyun 		netdev_err(port->dev, "cannot allocate Rx queues\n");
4574*4882a593Smuzhiyun 		return err;
4575*4882a593Smuzhiyun 	}
4576*4882a593Smuzhiyun 
4577*4882a593Smuzhiyun 	err = mvpp2_setup_txqs(port);
4578*4882a593Smuzhiyun 	if (err) {
4579*4882a593Smuzhiyun 		netdev_err(port->dev, "cannot allocate Tx queues\n");
4580*4882a593Smuzhiyun 		return err;
4581*4882a593Smuzhiyun 	}
4582*4882a593Smuzhiyun 
4583*4882a593Smuzhiyun 	if (port->phy_node) {
4584*4882a593Smuzhiyun 		err = mvpp2_phy_connect(dev, port);
4585*4882a593Smuzhiyun 		if (err < 0)
4586*4882a593Smuzhiyun 			return err;
4587*4882a593Smuzhiyun 
4588*4882a593Smuzhiyun 		mvpp2_link_event(port);
4589*4882a593Smuzhiyun 	} else {
4590*4882a593Smuzhiyun 		mvpp2_egress_enable(port);
4591*4882a593Smuzhiyun 		mvpp2_ingress_enable(port);
4592*4882a593Smuzhiyun 	}
4593*4882a593Smuzhiyun 
4594*4882a593Smuzhiyun 	mvpp2_start_dev(port);
4595*4882a593Smuzhiyun 
4596*4882a593Smuzhiyun 	return 0;
4597*4882a593Smuzhiyun }
4598*4882a593Smuzhiyun 
4599*4882a593Smuzhiyun /* No Device ops here in U-Boot */
4600*4882a593Smuzhiyun 
4601*4882a593Smuzhiyun /* Driver initialization */
4602*4882a593Smuzhiyun 
mvpp2_port_power_up(struct mvpp2_port * port)4603*4882a593Smuzhiyun static void mvpp2_port_power_up(struct mvpp2_port *port)
4604*4882a593Smuzhiyun {
4605*4882a593Smuzhiyun 	struct mvpp2 *priv = port->priv;
4606*4882a593Smuzhiyun 
4607*4882a593Smuzhiyun 	/* On PPv2.2 the GoP / interface configuration has already been done */
4608*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21)
4609*4882a593Smuzhiyun 		mvpp2_port_mii_set(port);
4610*4882a593Smuzhiyun 	mvpp2_port_periodic_xon_disable(port);
4611*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21)
4612*4882a593Smuzhiyun 		mvpp2_port_fc_adv_enable(port);
4613*4882a593Smuzhiyun 	mvpp2_port_reset(port);
4614*4882a593Smuzhiyun }
4615*4882a593Smuzhiyun 
4616*4882a593Smuzhiyun /* Initialize port HW */
mvpp2_port_init(struct udevice * dev,struct mvpp2_port * port)4617*4882a593Smuzhiyun static int mvpp2_port_init(struct udevice *dev, struct mvpp2_port *port)
4618*4882a593Smuzhiyun {
4619*4882a593Smuzhiyun 	struct mvpp2 *priv = port->priv;
4620*4882a593Smuzhiyun 	struct mvpp2_txq_pcpu *txq_pcpu;
4621*4882a593Smuzhiyun 	int queue, cpu, err;
4622*4882a593Smuzhiyun 
4623*4882a593Smuzhiyun 	if (port->first_rxq + rxq_number >
4624*4882a593Smuzhiyun 	    MVPP2_MAX_PORTS * priv->max_port_rxqs)
4625*4882a593Smuzhiyun 		return -EINVAL;
4626*4882a593Smuzhiyun 
4627*4882a593Smuzhiyun 	/* Disable port */
4628*4882a593Smuzhiyun 	mvpp2_egress_disable(port);
4629*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21)
4630*4882a593Smuzhiyun 		mvpp2_port_disable(port);
4631*4882a593Smuzhiyun 	else
4632*4882a593Smuzhiyun 		gop_port_enable(port, 0);
4633*4882a593Smuzhiyun 
4634*4882a593Smuzhiyun 	port->txqs = devm_kcalloc(dev, txq_number, sizeof(*port->txqs),
4635*4882a593Smuzhiyun 				  GFP_KERNEL);
4636*4882a593Smuzhiyun 	if (!port->txqs)
4637*4882a593Smuzhiyun 		return -ENOMEM;
4638*4882a593Smuzhiyun 
4639*4882a593Smuzhiyun 	/* Associate physical Tx queues to this port and initialize.
4640*4882a593Smuzhiyun 	 * The mapping is predefined.
4641*4882a593Smuzhiyun 	 */
4642*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
4643*4882a593Smuzhiyun 		int queue_phy_id = mvpp2_txq_phys(port->id, queue);
4644*4882a593Smuzhiyun 		struct mvpp2_tx_queue *txq;
4645*4882a593Smuzhiyun 
4646*4882a593Smuzhiyun 		txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
4647*4882a593Smuzhiyun 		if (!txq)
4648*4882a593Smuzhiyun 			return -ENOMEM;
4649*4882a593Smuzhiyun 
4650*4882a593Smuzhiyun 		txq->pcpu = devm_kzalloc(dev, sizeof(struct mvpp2_txq_pcpu),
4651*4882a593Smuzhiyun 					 GFP_KERNEL);
4652*4882a593Smuzhiyun 		if (!txq->pcpu)
4653*4882a593Smuzhiyun 			return -ENOMEM;
4654*4882a593Smuzhiyun 
4655*4882a593Smuzhiyun 		txq->id = queue_phy_id;
4656*4882a593Smuzhiyun 		txq->log_id = queue;
4657*4882a593Smuzhiyun 		txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
4658*4882a593Smuzhiyun 		for_each_present_cpu(cpu) {
4659*4882a593Smuzhiyun 			txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
4660*4882a593Smuzhiyun 			txq_pcpu->cpu = cpu;
4661*4882a593Smuzhiyun 		}
4662*4882a593Smuzhiyun 
4663*4882a593Smuzhiyun 		port->txqs[queue] = txq;
4664*4882a593Smuzhiyun 	}
4665*4882a593Smuzhiyun 
4666*4882a593Smuzhiyun 	port->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*port->rxqs),
4667*4882a593Smuzhiyun 				  GFP_KERNEL);
4668*4882a593Smuzhiyun 	if (!port->rxqs)
4669*4882a593Smuzhiyun 		return -ENOMEM;
4670*4882a593Smuzhiyun 
4671*4882a593Smuzhiyun 	/* Allocate and initialize Rx queue for this port */
4672*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
4673*4882a593Smuzhiyun 		struct mvpp2_rx_queue *rxq;
4674*4882a593Smuzhiyun 
4675*4882a593Smuzhiyun 		/* Map physical Rx queue to port's logical Rx queue */
4676*4882a593Smuzhiyun 		rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
4677*4882a593Smuzhiyun 		if (!rxq)
4678*4882a593Smuzhiyun 			return -ENOMEM;
4679*4882a593Smuzhiyun 		/* Map this Rx queue to a physical queue */
4680*4882a593Smuzhiyun 		rxq->id = port->first_rxq + queue;
4681*4882a593Smuzhiyun 		rxq->port = port->id;
4682*4882a593Smuzhiyun 		rxq->logic_rxq = queue;
4683*4882a593Smuzhiyun 
4684*4882a593Smuzhiyun 		port->rxqs[queue] = rxq;
4685*4882a593Smuzhiyun 	}
4686*4882a593Smuzhiyun 
4687*4882a593Smuzhiyun 
4688*4882a593Smuzhiyun 	/* Create Rx descriptor rings */
4689*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
4690*4882a593Smuzhiyun 		struct mvpp2_rx_queue *rxq = port->rxqs[queue];
4691*4882a593Smuzhiyun 
4692*4882a593Smuzhiyun 		rxq->size = port->rx_ring_size;
4693*4882a593Smuzhiyun 		rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
4694*4882a593Smuzhiyun 		rxq->time_coal = MVPP2_RX_COAL_USEC;
4695*4882a593Smuzhiyun 	}
4696*4882a593Smuzhiyun 
4697*4882a593Smuzhiyun 	mvpp2_ingress_disable(port);
4698*4882a593Smuzhiyun 
4699*4882a593Smuzhiyun 	/* Port default configuration */
4700*4882a593Smuzhiyun 	mvpp2_defaults_set(port);
4701*4882a593Smuzhiyun 
4702*4882a593Smuzhiyun 	/* Port's classifier configuration */
4703*4882a593Smuzhiyun 	mvpp2_cls_oversize_rxq_set(port);
4704*4882a593Smuzhiyun 	mvpp2_cls_port_config(port);
4705*4882a593Smuzhiyun 
4706*4882a593Smuzhiyun 	/* Provide an initial Rx packet size */
4707*4882a593Smuzhiyun 	port->pkt_size = MVPP2_RX_PKT_SIZE(PKTSIZE_ALIGN);
4708*4882a593Smuzhiyun 
4709*4882a593Smuzhiyun 	/* Initialize pools for swf */
4710*4882a593Smuzhiyun 	err = mvpp2_swf_bm_pool_init(port);
4711*4882a593Smuzhiyun 	if (err)
4712*4882a593Smuzhiyun 		return err;
4713*4882a593Smuzhiyun 
4714*4882a593Smuzhiyun 	return 0;
4715*4882a593Smuzhiyun }
4716*4882a593Smuzhiyun 
phy_info_parse(struct udevice * dev,struct mvpp2_port * port)4717*4882a593Smuzhiyun static int phy_info_parse(struct udevice *dev, struct mvpp2_port *port)
4718*4882a593Smuzhiyun {
4719*4882a593Smuzhiyun 	int port_node = dev_of_offset(dev);
4720*4882a593Smuzhiyun 	const char *phy_mode_str;
4721*4882a593Smuzhiyun 	int phy_node, mdio_off, cp_node;
4722*4882a593Smuzhiyun 	u32 id;
4723*4882a593Smuzhiyun 	u32 phyaddr = 0;
4724*4882a593Smuzhiyun 	int phy_mode = -1;
4725*4882a593Smuzhiyun 	u64 mdio_addr;
4726*4882a593Smuzhiyun 
4727*4882a593Smuzhiyun 	phy_node = fdtdec_lookup_phandle(gd->fdt_blob, port_node, "phy");
4728*4882a593Smuzhiyun 
4729*4882a593Smuzhiyun 	if (phy_node > 0) {
4730*4882a593Smuzhiyun 		phyaddr = fdtdec_get_int(gd->fdt_blob, phy_node, "reg", 0);
4731*4882a593Smuzhiyun 		if (phyaddr < 0) {
4732*4882a593Smuzhiyun 			dev_err(&pdev->dev, "could not find phy address\n");
4733*4882a593Smuzhiyun 			return -1;
4734*4882a593Smuzhiyun 		}
4735*4882a593Smuzhiyun 		mdio_off = fdt_parent_offset(gd->fdt_blob, phy_node);
4736*4882a593Smuzhiyun 
4737*4882a593Smuzhiyun 		/* TODO: This WA for mdio issue. U-boot 2017 don't have
4738*4882a593Smuzhiyun 		 * mdio driver and on MACHIATOBin board ports from CP1
4739*4882a593Smuzhiyun 		 * connected to mdio on CP0.
4740*4882a593Smuzhiyun 		 * WA is to get mdio address from phy handler parent
4741*4882a593Smuzhiyun 		 * base address. WA should be removed after
4742*4882a593Smuzhiyun 		 * mdio driver implementation.
4743*4882a593Smuzhiyun 		 */
4744*4882a593Smuzhiyun 		mdio_addr = fdtdec_get_uint(gd->fdt_blob,
4745*4882a593Smuzhiyun 					    mdio_off, "reg", 0);
4746*4882a593Smuzhiyun 
4747*4882a593Smuzhiyun 		cp_node = fdt_parent_offset(gd->fdt_blob, mdio_off);
4748*4882a593Smuzhiyun 		mdio_addr |= fdt_get_base_address((void *)gd->fdt_blob,
4749*4882a593Smuzhiyun 						  cp_node);
4750*4882a593Smuzhiyun 
4751*4882a593Smuzhiyun 		port->priv->mdio_base = (void *)mdio_addr;
4752*4882a593Smuzhiyun 
4753*4882a593Smuzhiyun 		if (port->priv->mdio_base < 0) {
4754*4882a593Smuzhiyun 			dev_err(&pdev->dev, "could not find mdio base address\n");
4755*4882a593Smuzhiyun 			return -1;
4756*4882a593Smuzhiyun 		}
4757*4882a593Smuzhiyun 	} else {
4758*4882a593Smuzhiyun 		phy_node = 0;
4759*4882a593Smuzhiyun 	}
4760*4882a593Smuzhiyun 
4761*4882a593Smuzhiyun 	phy_mode_str = fdt_getprop(gd->fdt_blob, port_node, "phy-mode", NULL);
4762*4882a593Smuzhiyun 	if (phy_mode_str)
4763*4882a593Smuzhiyun 		phy_mode = phy_get_interface_by_name(phy_mode_str);
4764*4882a593Smuzhiyun 	if (phy_mode == -1) {
4765*4882a593Smuzhiyun 		dev_err(&pdev->dev, "incorrect phy mode\n");
4766*4882a593Smuzhiyun 		return -EINVAL;
4767*4882a593Smuzhiyun 	}
4768*4882a593Smuzhiyun 
4769*4882a593Smuzhiyun 	id = fdtdec_get_int(gd->fdt_blob, port_node, "port-id", -1);
4770*4882a593Smuzhiyun 	if (id == -1) {
4771*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing port-id value\n");
4772*4882a593Smuzhiyun 		return -EINVAL;
4773*4882a593Smuzhiyun 	}
4774*4882a593Smuzhiyun 
4775*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
4776*4882a593Smuzhiyun 	gpio_request_by_name(dev, "phy-reset-gpios", 0,
4777*4882a593Smuzhiyun 			     &port->phy_reset_gpio, GPIOD_IS_OUT);
4778*4882a593Smuzhiyun 	gpio_request_by_name(dev, "marvell,sfp-tx-disable-gpio", 0,
4779*4882a593Smuzhiyun 			     &port->phy_tx_disable_gpio, GPIOD_IS_OUT);
4780*4882a593Smuzhiyun #endif
4781*4882a593Smuzhiyun 
4782*4882a593Smuzhiyun 	/*
4783*4882a593Smuzhiyun 	 * ToDo:
4784*4882a593Smuzhiyun 	 * Not sure if this DT property "phy-speed" will get accepted, so
4785*4882a593Smuzhiyun 	 * this might change later
4786*4882a593Smuzhiyun 	 */
4787*4882a593Smuzhiyun 	/* Get phy-speed for SGMII 2.5Gbps vs 1Gbps setup */
4788*4882a593Smuzhiyun 	port->phy_speed = fdtdec_get_int(gd->fdt_blob, port_node,
4789*4882a593Smuzhiyun 					 "phy-speed", 1000);
4790*4882a593Smuzhiyun 
4791*4882a593Smuzhiyun 	port->id = id;
4792*4882a593Smuzhiyun 	if (port->priv->hw_version == MVPP21)
4793*4882a593Smuzhiyun 		port->first_rxq = port->id * rxq_number;
4794*4882a593Smuzhiyun 	else
4795*4882a593Smuzhiyun 		port->first_rxq = port->id * port->priv->max_port_rxqs;
4796*4882a593Smuzhiyun 	port->phy_node = phy_node;
4797*4882a593Smuzhiyun 	port->phy_interface = phy_mode;
4798*4882a593Smuzhiyun 	port->phyaddr = phyaddr;
4799*4882a593Smuzhiyun 
4800*4882a593Smuzhiyun 	return 0;
4801*4882a593Smuzhiyun }
4802*4882a593Smuzhiyun 
4803*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
4804*4882a593Smuzhiyun /* Port GPIO initialization */
mvpp2_gpio_init(struct mvpp2_port * port)4805*4882a593Smuzhiyun static void mvpp2_gpio_init(struct mvpp2_port *port)
4806*4882a593Smuzhiyun {
4807*4882a593Smuzhiyun 	if (dm_gpio_is_valid(&port->phy_reset_gpio)) {
4808*4882a593Smuzhiyun 		dm_gpio_set_value(&port->phy_reset_gpio, 0);
4809*4882a593Smuzhiyun 		udelay(1000);
4810*4882a593Smuzhiyun 		dm_gpio_set_value(&port->phy_reset_gpio, 1);
4811*4882a593Smuzhiyun 	}
4812*4882a593Smuzhiyun 
4813*4882a593Smuzhiyun 	if (dm_gpio_is_valid(&port->phy_tx_disable_gpio))
4814*4882a593Smuzhiyun 		dm_gpio_set_value(&port->phy_tx_disable_gpio, 0);
4815*4882a593Smuzhiyun }
4816*4882a593Smuzhiyun #endif
4817*4882a593Smuzhiyun 
4818*4882a593Smuzhiyun /* Ports initialization */
mvpp2_port_probe(struct udevice * dev,struct mvpp2_port * port,int port_node,struct mvpp2 * priv)4819*4882a593Smuzhiyun static int mvpp2_port_probe(struct udevice *dev,
4820*4882a593Smuzhiyun 			    struct mvpp2_port *port,
4821*4882a593Smuzhiyun 			    int port_node,
4822*4882a593Smuzhiyun 			    struct mvpp2 *priv)
4823*4882a593Smuzhiyun {
4824*4882a593Smuzhiyun 	int err;
4825*4882a593Smuzhiyun 
4826*4882a593Smuzhiyun 	port->tx_ring_size = MVPP2_MAX_TXD;
4827*4882a593Smuzhiyun 	port->rx_ring_size = MVPP2_MAX_RXD;
4828*4882a593Smuzhiyun 
4829*4882a593Smuzhiyun 	err = mvpp2_port_init(dev, port);
4830*4882a593Smuzhiyun 	if (err < 0) {
4831*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to init port %d\n", port->id);
4832*4882a593Smuzhiyun 		return err;
4833*4882a593Smuzhiyun 	}
4834*4882a593Smuzhiyun 	mvpp2_port_power_up(port);
4835*4882a593Smuzhiyun 
4836*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
4837*4882a593Smuzhiyun 	mvpp2_gpio_init(port);
4838*4882a593Smuzhiyun #endif
4839*4882a593Smuzhiyun 
4840*4882a593Smuzhiyun 	priv->port_list[port->id] = port;
4841*4882a593Smuzhiyun 	priv->num_ports++;
4842*4882a593Smuzhiyun 	return 0;
4843*4882a593Smuzhiyun }
4844*4882a593Smuzhiyun 
4845*4882a593Smuzhiyun /* Initialize decoding windows */
mvpp2_conf_mbus_windows(const struct mbus_dram_target_info * dram,struct mvpp2 * priv)4846*4882a593Smuzhiyun static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
4847*4882a593Smuzhiyun 				    struct mvpp2 *priv)
4848*4882a593Smuzhiyun {
4849*4882a593Smuzhiyun 	u32 win_enable;
4850*4882a593Smuzhiyun 	int i;
4851*4882a593Smuzhiyun 
4852*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
4853*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
4854*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
4855*4882a593Smuzhiyun 
4856*4882a593Smuzhiyun 		if (i < 4)
4857*4882a593Smuzhiyun 			mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
4858*4882a593Smuzhiyun 	}
4859*4882a593Smuzhiyun 
4860*4882a593Smuzhiyun 	win_enable = 0;
4861*4882a593Smuzhiyun 
4862*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
4863*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
4864*4882a593Smuzhiyun 
4865*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_WIN_BASE(i),
4866*4882a593Smuzhiyun 			    (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
4867*4882a593Smuzhiyun 			    dram->mbus_dram_target_id);
4868*4882a593Smuzhiyun 
4869*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP2_WIN_SIZE(i),
4870*4882a593Smuzhiyun 			    (cs->size - 1) & 0xffff0000);
4871*4882a593Smuzhiyun 
4872*4882a593Smuzhiyun 		win_enable |= (1 << i);
4873*4882a593Smuzhiyun 	}
4874*4882a593Smuzhiyun 
4875*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
4876*4882a593Smuzhiyun }
4877*4882a593Smuzhiyun 
4878*4882a593Smuzhiyun /* Initialize Rx FIFO's */
mvpp2_rx_fifo_init(struct mvpp2 * priv)4879*4882a593Smuzhiyun static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
4880*4882a593Smuzhiyun {
4881*4882a593Smuzhiyun 	int port;
4882*4882a593Smuzhiyun 
4883*4882a593Smuzhiyun 	for (port = 0; port < MVPP2_MAX_PORTS; port++) {
4884*4882a593Smuzhiyun 		if (priv->hw_version == MVPP22) {
4885*4882a593Smuzhiyun 			if (port == 0) {
4886*4882a593Smuzhiyun 				mvpp2_write(priv,
4887*4882a593Smuzhiyun 					    MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4888*4882a593Smuzhiyun 					    MVPP22_RX_FIFO_10GB_PORT_DATA_SIZE);
4889*4882a593Smuzhiyun 				mvpp2_write(priv,
4890*4882a593Smuzhiyun 					    MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4891*4882a593Smuzhiyun 					    MVPP22_RX_FIFO_10GB_PORT_ATTR_SIZE);
4892*4882a593Smuzhiyun 			} else if (port == 1) {
4893*4882a593Smuzhiyun 				mvpp2_write(priv,
4894*4882a593Smuzhiyun 					    MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4895*4882a593Smuzhiyun 					    MVPP22_RX_FIFO_2_5GB_PORT_DATA_SIZE);
4896*4882a593Smuzhiyun 				mvpp2_write(priv,
4897*4882a593Smuzhiyun 					    MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4898*4882a593Smuzhiyun 					    MVPP22_RX_FIFO_2_5GB_PORT_ATTR_SIZE);
4899*4882a593Smuzhiyun 			} else {
4900*4882a593Smuzhiyun 				mvpp2_write(priv,
4901*4882a593Smuzhiyun 					    MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4902*4882a593Smuzhiyun 					    MVPP22_RX_FIFO_1GB_PORT_DATA_SIZE);
4903*4882a593Smuzhiyun 				mvpp2_write(priv,
4904*4882a593Smuzhiyun 					    MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4905*4882a593Smuzhiyun 					    MVPP22_RX_FIFO_1GB_PORT_ATTR_SIZE);
4906*4882a593Smuzhiyun 			}
4907*4882a593Smuzhiyun 		} else {
4908*4882a593Smuzhiyun 			mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4909*4882a593Smuzhiyun 				    MVPP21_RX_FIFO_PORT_DATA_SIZE);
4910*4882a593Smuzhiyun 			mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4911*4882a593Smuzhiyun 				    MVPP21_RX_FIFO_PORT_ATTR_SIZE);
4912*4882a593Smuzhiyun 		}
4913*4882a593Smuzhiyun 	}
4914*4882a593Smuzhiyun 
4915*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
4916*4882a593Smuzhiyun 		    MVPP2_RX_FIFO_PORT_MIN_PKT);
4917*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
4918*4882a593Smuzhiyun }
4919*4882a593Smuzhiyun 
4920*4882a593Smuzhiyun /* Initialize Tx FIFO's */
mvpp2_tx_fifo_init(struct mvpp2 * priv)4921*4882a593Smuzhiyun static void mvpp2_tx_fifo_init(struct mvpp2 *priv)
4922*4882a593Smuzhiyun {
4923*4882a593Smuzhiyun 	int port, val;
4924*4882a593Smuzhiyun 
4925*4882a593Smuzhiyun 	for (port = 0; port < MVPP2_MAX_PORTS; port++) {
4926*4882a593Smuzhiyun 		/* Port 0 supports 10KB TX FIFO */
4927*4882a593Smuzhiyun 		if (port == 0) {
4928*4882a593Smuzhiyun 			val = MVPP2_TX_FIFO_DATA_SIZE_10KB &
4929*4882a593Smuzhiyun 				MVPP22_TX_FIFO_SIZE_MASK;
4930*4882a593Smuzhiyun 		} else {
4931*4882a593Smuzhiyun 			val = MVPP2_TX_FIFO_DATA_SIZE_3KB &
4932*4882a593Smuzhiyun 				MVPP22_TX_FIFO_SIZE_MASK;
4933*4882a593Smuzhiyun 		}
4934*4882a593Smuzhiyun 		mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), val);
4935*4882a593Smuzhiyun 	}
4936*4882a593Smuzhiyun }
4937*4882a593Smuzhiyun 
mvpp2_axi_init(struct mvpp2 * priv)4938*4882a593Smuzhiyun static void mvpp2_axi_init(struct mvpp2 *priv)
4939*4882a593Smuzhiyun {
4940*4882a593Smuzhiyun 	u32 val, rdval, wrval;
4941*4882a593Smuzhiyun 
4942*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
4943*4882a593Smuzhiyun 
4944*4882a593Smuzhiyun 	/* AXI Bridge Configuration */
4945*4882a593Smuzhiyun 
4946*4882a593Smuzhiyun 	rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
4947*4882a593Smuzhiyun 		<< MVPP22_AXI_ATTR_CACHE_OFFS;
4948*4882a593Smuzhiyun 	rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4949*4882a593Smuzhiyun 		<< MVPP22_AXI_ATTR_DOMAIN_OFFS;
4950*4882a593Smuzhiyun 
4951*4882a593Smuzhiyun 	wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
4952*4882a593Smuzhiyun 		<< MVPP22_AXI_ATTR_CACHE_OFFS;
4953*4882a593Smuzhiyun 	wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4954*4882a593Smuzhiyun 		<< MVPP22_AXI_ATTR_DOMAIN_OFFS;
4955*4882a593Smuzhiyun 
4956*4882a593Smuzhiyun 	/* BM */
4957*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
4958*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
4959*4882a593Smuzhiyun 
4960*4882a593Smuzhiyun 	/* Descriptors */
4961*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
4962*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
4963*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
4964*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
4965*4882a593Smuzhiyun 
4966*4882a593Smuzhiyun 	/* Buffer Data */
4967*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
4968*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
4969*4882a593Smuzhiyun 
4970*4882a593Smuzhiyun 	val = MVPP22_AXI_CODE_CACHE_NON_CACHE
4971*4882a593Smuzhiyun 		<< MVPP22_AXI_CODE_CACHE_OFFS;
4972*4882a593Smuzhiyun 	val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
4973*4882a593Smuzhiyun 		<< MVPP22_AXI_CODE_DOMAIN_OFFS;
4974*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
4975*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
4976*4882a593Smuzhiyun 
4977*4882a593Smuzhiyun 	val = MVPP22_AXI_CODE_CACHE_RD_CACHE
4978*4882a593Smuzhiyun 		<< MVPP22_AXI_CODE_CACHE_OFFS;
4979*4882a593Smuzhiyun 	val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4980*4882a593Smuzhiyun 		<< MVPP22_AXI_CODE_DOMAIN_OFFS;
4981*4882a593Smuzhiyun 
4982*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
4983*4882a593Smuzhiyun 
4984*4882a593Smuzhiyun 	val = MVPP22_AXI_CODE_CACHE_WR_CACHE
4985*4882a593Smuzhiyun 		<< MVPP22_AXI_CODE_CACHE_OFFS;
4986*4882a593Smuzhiyun 	val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4987*4882a593Smuzhiyun 		<< MVPP22_AXI_CODE_DOMAIN_OFFS;
4988*4882a593Smuzhiyun 
4989*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
4990*4882a593Smuzhiyun }
4991*4882a593Smuzhiyun 
4992*4882a593Smuzhiyun /* Initialize network controller common part HW */
mvpp2_init(struct udevice * dev,struct mvpp2 * priv)4993*4882a593Smuzhiyun static int mvpp2_init(struct udevice *dev, struct mvpp2 *priv)
4994*4882a593Smuzhiyun {
4995*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram_target_info;
4996*4882a593Smuzhiyun 	int err, i;
4997*4882a593Smuzhiyun 	u32 val;
4998*4882a593Smuzhiyun 
4999*4882a593Smuzhiyun 	/* Checks for hardware constraints (U-Boot uses only one rxq) */
5000*4882a593Smuzhiyun 	if ((rxq_number > priv->max_port_rxqs) ||
5001*4882a593Smuzhiyun 	    (txq_number > MVPP2_MAX_TXQ)) {
5002*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid queue size parameter\n");
5003*4882a593Smuzhiyun 		return -EINVAL;
5004*4882a593Smuzhiyun 	}
5005*4882a593Smuzhiyun 
5006*4882a593Smuzhiyun 	if (priv->hw_version == MVPP22)
5007*4882a593Smuzhiyun 		mvpp2_axi_init(priv);
5008*4882a593Smuzhiyun 	else {
5009*4882a593Smuzhiyun 		/* MBUS windows configuration */
5010*4882a593Smuzhiyun 		dram_target_info = mvebu_mbus_dram_info();
5011*4882a593Smuzhiyun 		if (dram_target_info)
5012*4882a593Smuzhiyun 			mvpp2_conf_mbus_windows(dram_target_info, priv);
5013*4882a593Smuzhiyun 	}
5014*4882a593Smuzhiyun 
5015*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21) {
5016*4882a593Smuzhiyun 		/* Disable HW PHY polling */
5017*4882a593Smuzhiyun 		val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
5018*4882a593Smuzhiyun 		val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
5019*4882a593Smuzhiyun 		writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
5020*4882a593Smuzhiyun 	} else {
5021*4882a593Smuzhiyun 		/* Enable HW PHY polling */
5022*4882a593Smuzhiyun 		val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
5023*4882a593Smuzhiyun 		val |= MVPP22_SMI_POLLING_EN;
5024*4882a593Smuzhiyun 		writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
5025*4882a593Smuzhiyun 	}
5026*4882a593Smuzhiyun 
5027*4882a593Smuzhiyun 	/* Allocate and initialize aggregated TXQs */
5028*4882a593Smuzhiyun 	priv->aggr_txqs = devm_kcalloc(dev, num_present_cpus(),
5029*4882a593Smuzhiyun 				       sizeof(struct mvpp2_tx_queue),
5030*4882a593Smuzhiyun 				       GFP_KERNEL);
5031*4882a593Smuzhiyun 	if (!priv->aggr_txqs)
5032*4882a593Smuzhiyun 		return -ENOMEM;
5033*4882a593Smuzhiyun 
5034*4882a593Smuzhiyun 	for_each_present_cpu(i) {
5035*4882a593Smuzhiyun 		priv->aggr_txqs[i].id = i;
5036*4882a593Smuzhiyun 		priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
5037*4882a593Smuzhiyun 		err = mvpp2_aggr_txq_init(dev, &priv->aggr_txqs[i],
5038*4882a593Smuzhiyun 					  MVPP2_AGGR_TXQ_SIZE, i, priv);
5039*4882a593Smuzhiyun 		if (err < 0)
5040*4882a593Smuzhiyun 			return err;
5041*4882a593Smuzhiyun 	}
5042*4882a593Smuzhiyun 
5043*4882a593Smuzhiyun 	/* Rx Fifo Init */
5044*4882a593Smuzhiyun 	mvpp2_rx_fifo_init(priv);
5045*4882a593Smuzhiyun 
5046*4882a593Smuzhiyun 	/* Tx Fifo Init */
5047*4882a593Smuzhiyun 	if (priv->hw_version == MVPP22)
5048*4882a593Smuzhiyun 		mvpp2_tx_fifo_init(priv);
5049*4882a593Smuzhiyun 
5050*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21)
5051*4882a593Smuzhiyun 		writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
5052*4882a593Smuzhiyun 		       priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
5053*4882a593Smuzhiyun 
5054*4882a593Smuzhiyun 	/* Allow cache snoop when transmiting packets */
5055*4882a593Smuzhiyun 	mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
5056*4882a593Smuzhiyun 
5057*4882a593Smuzhiyun 	/* Buffer Manager initialization */
5058*4882a593Smuzhiyun 	err = mvpp2_bm_init(dev, priv);
5059*4882a593Smuzhiyun 	if (err < 0)
5060*4882a593Smuzhiyun 		return err;
5061*4882a593Smuzhiyun 
5062*4882a593Smuzhiyun 	/* Parser default initialization */
5063*4882a593Smuzhiyun 	err = mvpp2_prs_default_init(dev, priv);
5064*4882a593Smuzhiyun 	if (err < 0)
5065*4882a593Smuzhiyun 		return err;
5066*4882a593Smuzhiyun 
5067*4882a593Smuzhiyun 	/* Classifier default initialization */
5068*4882a593Smuzhiyun 	mvpp2_cls_init(priv);
5069*4882a593Smuzhiyun 
5070*4882a593Smuzhiyun 	return 0;
5071*4882a593Smuzhiyun }
5072*4882a593Smuzhiyun 
5073*4882a593Smuzhiyun /* SMI / MDIO functions */
5074*4882a593Smuzhiyun 
smi_wait_ready(struct mvpp2 * priv)5075*4882a593Smuzhiyun static int smi_wait_ready(struct mvpp2 *priv)
5076*4882a593Smuzhiyun {
5077*4882a593Smuzhiyun 	u32 timeout = MVPP2_SMI_TIMEOUT;
5078*4882a593Smuzhiyun 	u32 smi_reg;
5079*4882a593Smuzhiyun 
5080*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
5081*4882a593Smuzhiyun 	do {
5082*4882a593Smuzhiyun 		/* read smi register */
5083*4882a593Smuzhiyun 		smi_reg = readl(priv->mdio_base);
5084*4882a593Smuzhiyun 		if (timeout-- == 0) {
5085*4882a593Smuzhiyun 			printf("Error: SMI busy timeout\n");
5086*4882a593Smuzhiyun 			return -EFAULT;
5087*4882a593Smuzhiyun 		}
5088*4882a593Smuzhiyun 	} while (smi_reg & MVPP2_SMI_BUSY);
5089*4882a593Smuzhiyun 
5090*4882a593Smuzhiyun 	return 0;
5091*4882a593Smuzhiyun }
5092*4882a593Smuzhiyun 
5093*4882a593Smuzhiyun /*
5094*4882a593Smuzhiyun  * mpp2_mdio_read - miiphy_read callback function.
5095*4882a593Smuzhiyun  *
5096*4882a593Smuzhiyun  * Returns 16bit phy register value, or 0xffff on error
5097*4882a593Smuzhiyun  */
mpp2_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)5098*4882a593Smuzhiyun static int mpp2_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
5099*4882a593Smuzhiyun {
5100*4882a593Smuzhiyun 	struct mvpp2 *priv = bus->priv;
5101*4882a593Smuzhiyun 	u32 smi_reg;
5102*4882a593Smuzhiyun 	u32 timeout;
5103*4882a593Smuzhiyun 
5104*4882a593Smuzhiyun 	/* check parameters */
5105*4882a593Smuzhiyun 	if (addr > MVPP2_PHY_ADDR_MASK) {
5106*4882a593Smuzhiyun 		printf("Error: Invalid PHY address %d\n", addr);
5107*4882a593Smuzhiyun 		return -EFAULT;
5108*4882a593Smuzhiyun 	}
5109*4882a593Smuzhiyun 
5110*4882a593Smuzhiyun 	if (reg > MVPP2_PHY_REG_MASK) {
5111*4882a593Smuzhiyun 		printf("Err: Invalid register offset %d\n", reg);
5112*4882a593Smuzhiyun 		return -EFAULT;
5113*4882a593Smuzhiyun 	}
5114*4882a593Smuzhiyun 
5115*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
5116*4882a593Smuzhiyun 	if (smi_wait_ready(priv) < 0)
5117*4882a593Smuzhiyun 		return -EFAULT;
5118*4882a593Smuzhiyun 
5119*4882a593Smuzhiyun 	/* fill the phy address and regiser offset and read opcode */
5120*4882a593Smuzhiyun 	smi_reg = (addr << MVPP2_SMI_DEV_ADDR_OFFS)
5121*4882a593Smuzhiyun 		| (reg << MVPP2_SMI_REG_ADDR_OFFS)
5122*4882a593Smuzhiyun 		| MVPP2_SMI_OPCODE_READ;
5123*4882a593Smuzhiyun 
5124*4882a593Smuzhiyun 	/* write the smi register */
5125*4882a593Smuzhiyun 	writel(smi_reg, priv->mdio_base);
5126*4882a593Smuzhiyun 
5127*4882a593Smuzhiyun 	/* wait till read value is ready */
5128*4882a593Smuzhiyun 	timeout = MVPP2_SMI_TIMEOUT;
5129*4882a593Smuzhiyun 
5130*4882a593Smuzhiyun 	do {
5131*4882a593Smuzhiyun 		/* read smi register */
5132*4882a593Smuzhiyun 		smi_reg = readl(priv->mdio_base);
5133*4882a593Smuzhiyun 		if (timeout-- == 0) {
5134*4882a593Smuzhiyun 			printf("Err: SMI read ready timeout\n");
5135*4882a593Smuzhiyun 			return -EFAULT;
5136*4882a593Smuzhiyun 		}
5137*4882a593Smuzhiyun 	} while (!(smi_reg & MVPP2_SMI_READ_VALID));
5138*4882a593Smuzhiyun 
5139*4882a593Smuzhiyun 	/* Wait for the data to update in the SMI register */
5140*4882a593Smuzhiyun 	for (timeout = 0; timeout < MVPP2_SMI_TIMEOUT; timeout++)
5141*4882a593Smuzhiyun 		;
5142*4882a593Smuzhiyun 
5143*4882a593Smuzhiyun 	return readl(priv->mdio_base) & MVPP2_SMI_DATA_MASK;
5144*4882a593Smuzhiyun }
5145*4882a593Smuzhiyun 
5146*4882a593Smuzhiyun /*
5147*4882a593Smuzhiyun  * mpp2_mdio_write - miiphy_write callback function.
5148*4882a593Smuzhiyun  *
5149*4882a593Smuzhiyun  * Returns 0 if write succeed, -EINVAL on bad parameters
5150*4882a593Smuzhiyun  * -ETIME on timeout
5151*4882a593Smuzhiyun  */
mpp2_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)5152*4882a593Smuzhiyun static int mpp2_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
5153*4882a593Smuzhiyun 			   u16 value)
5154*4882a593Smuzhiyun {
5155*4882a593Smuzhiyun 	struct mvpp2 *priv = bus->priv;
5156*4882a593Smuzhiyun 	u32 smi_reg;
5157*4882a593Smuzhiyun 
5158*4882a593Smuzhiyun 	/* check parameters */
5159*4882a593Smuzhiyun 	if (addr > MVPP2_PHY_ADDR_MASK) {
5160*4882a593Smuzhiyun 		printf("Error: Invalid PHY address %d\n", addr);
5161*4882a593Smuzhiyun 		return -EFAULT;
5162*4882a593Smuzhiyun 	}
5163*4882a593Smuzhiyun 
5164*4882a593Smuzhiyun 	if (reg > MVPP2_PHY_REG_MASK) {
5165*4882a593Smuzhiyun 		printf("Err: Invalid register offset %d\n", reg);
5166*4882a593Smuzhiyun 		return -EFAULT;
5167*4882a593Smuzhiyun 	}
5168*4882a593Smuzhiyun 
5169*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
5170*4882a593Smuzhiyun 	if (smi_wait_ready(priv) < 0)
5171*4882a593Smuzhiyun 		return -EFAULT;
5172*4882a593Smuzhiyun 
5173*4882a593Smuzhiyun 	/* fill the phy addr and reg offset and write opcode and data */
5174*4882a593Smuzhiyun 	smi_reg = value << MVPP2_SMI_DATA_OFFS;
5175*4882a593Smuzhiyun 	smi_reg |= (addr << MVPP2_SMI_DEV_ADDR_OFFS)
5176*4882a593Smuzhiyun 		| (reg << MVPP2_SMI_REG_ADDR_OFFS);
5177*4882a593Smuzhiyun 	smi_reg &= ~MVPP2_SMI_OPCODE_READ;
5178*4882a593Smuzhiyun 
5179*4882a593Smuzhiyun 	/* write the smi register */
5180*4882a593Smuzhiyun 	writel(smi_reg, priv->mdio_base);
5181*4882a593Smuzhiyun 
5182*4882a593Smuzhiyun 	return 0;
5183*4882a593Smuzhiyun }
5184*4882a593Smuzhiyun 
mvpp2_recv(struct udevice * dev,int flags,uchar ** packetp)5185*4882a593Smuzhiyun static int mvpp2_recv(struct udevice *dev, int flags, uchar **packetp)
5186*4882a593Smuzhiyun {
5187*4882a593Smuzhiyun 	struct mvpp2_port *port = dev_get_priv(dev);
5188*4882a593Smuzhiyun 	struct mvpp2_rx_desc *rx_desc;
5189*4882a593Smuzhiyun 	struct mvpp2_bm_pool *bm_pool;
5190*4882a593Smuzhiyun 	dma_addr_t dma_addr;
5191*4882a593Smuzhiyun 	u32 bm, rx_status;
5192*4882a593Smuzhiyun 	int pool, rx_bytes, err;
5193*4882a593Smuzhiyun 	int rx_received;
5194*4882a593Smuzhiyun 	struct mvpp2_rx_queue *rxq;
5195*4882a593Smuzhiyun 	u8 *data;
5196*4882a593Smuzhiyun 
5197*4882a593Smuzhiyun 	/* Process RX packets */
5198*4882a593Smuzhiyun 	rxq = port->rxqs[0];
5199*4882a593Smuzhiyun 
5200*4882a593Smuzhiyun 	/* Get number of received packets and clamp the to-do */
5201*4882a593Smuzhiyun 	rx_received = mvpp2_rxq_received(port, rxq->id);
5202*4882a593Smuzhiyun 
5203*4882a593Smuzhiyun 	/* Return if no packets are received */
5204*4882a593Smuzhiyun 	if (!rx_received)
5205*4882a593Smuzhiyun 		return 0;
5206*4882a593Smuzhiyun 
5207*4882a593Smuzhiyun 	rx_desc = mvpp2_rxq_next_desc_get(rxq);
5208*4882a593Smuzhiyun 	rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
5209*4882a593Smuzhiyun 	rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
5210*4882a593Smuzhiyun 	rx_bytes -= MVPP2_MH_SIZE;
5211*4882a593Smuzhiyun 	dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
5212*4882a593Smuzhiyun 
5213*4882a593Smuzhiyun 	bm = mvpp2_bm_cookie_build(port, rx_desc);
5214*4882a593Smuzhiyun 	pool = mvpp2_bm_cookie_pool_get(bm);
5215*4882a593Smuzhiyun 	bm_pool = &port->priv->bm_pools[pool];
5216*4882a593Smuzhiyun 
5217*4882a593Smuzhiyun 	/* In case of an error, release the requested buffer pointer
5218*4882a593Smuzhiyun 	 * to the Buffer Manager. This request process is controlled
5219*4882a593Smuzhiyun 	 * by the hardware, and the information about the buffer is
5220*4882a593Smuzhiyun 	 * comprised by the RX descriptor.
5221*4882a593Smuzhiyun 	 */
5222*4882a593Smuzhiyun 	if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
5223*4882a593Smuzhiyun 		mvpp2_rx_error(port, rx_desc);
5224*4882a593Smuzhiyun 		/* Return the buffer to the pool */
5225*4882a593Smuzhiyun 		mvpp2_pool_refill(port, bm, dma_addr, dma_addr);
5226*4882a593Smuzhiyun 		return 0;
5227*4882a593Smuzhiyun 	}
5228*4882a593Smuzhiyun 
5229*4882a593Smuzhiyun 	err = mvpp2_rx_refill(port, bm_pool, bm, dma_addr);
5230*4882a593Smuzhiyun 	if (err) {
5231*4882a593Smuzhiyun 		netdev_err(port->dev, "failed to refill BM pools\n");
5232*4882a593Smuzhiyun 		return 0;
5233*4882a593Smuzhiyun 	}
5234*4882a593Smuzhiyun 
5235*4882a593Smuzhiyun 	/* Update Rx queue management counters */
5236*4882a593Smuzhiyun 	mb();
5237*4882a593Smuzhiyun 	mvpp2_rxq_status_update(port, rxq->id, 1, 1);
5238*4882a593Smuzhiyun 
5239*4882a593Smuzhiyun 	/* give packet to stack - skip on first n bytes */
5240*4882a593Smuzhiyun 	data = (u8 *)dma_addr + 2 + 32;
5241*4882a593Smuzhiyun 
5242*4882a593Smuzhiyun 	if (rx_bytes <= 0)
5243*4882a593Smuzhiyun 		return 0;
5244*4882a593Smuzhiyun 
5245*4882a593Smuzhiyun 	/*
5246*4882a593Smuzhiyun 	 * No cache invalidation needed here, since the rx_buffer's are
5247*4882a593Smuzhiyun 	 * located in a uncached memory region
5248*4882a593Smuzhiyun 	 */
5249*4882a593Smuzhiyun 	*packetp = data;
5250*4882a593Smuzhiyun 
5251*4882a593Smuzhiyun 	return rx_bytes;
5252*4882a593Smuzhiyun }
5253*4882a593Smuzhiyun 
mvpp2_send(struct udevice * dev,void * packet,int length)5254*4882a593Smuzhiyun static int mvpp2_send(struct udevice *dev, void *packet, int length)
5255*4882a593Smuzhiyun {
5256*4882a593Smuzhiyun 	struct mvpp2_port *port = dev_get_priv(dev);
5257*4882a593Smuzhiyun 	struct mvpp2_tx_queue *txq, *aggr_txq;
5258*4882a593Smuzhiyun 	struct mvpp2_tx_desc *tx_desc;
5259*4882a593Smuzhiyun 	int tx_done;
5260*4882a593Smuzhiyun 	int timeout;
5261*4882a593Smuzhiyun 
5262*4882a593Smuzhiyun 	txq = port->txqs[0];
5263*4882a593Smuzhiyun 	aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
5264*4882a593Smuzhiyun 
5265*4882a593Smuzhiyun 	/* Get a descriptor for the first part of the packet */
5266*4882a593Smuzhiyun 	tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
5267*4882a593Smuzhiyun 	mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
5268*4882a593Smuzhiyun 	mvpp2_txdesc_size_set(port, tx_desc, length);
5269*4882a593Smuzhiyun 	mvpp2_txdesc_offset_set(port, tx_desc,
5270*4882a593Smuzhiyun 				(dma_addr_t)packet & MVPP2_TX_DESC_ALIGN);
5271*4882a593Smuzhiyun 	mvpp2_txdesc_dma_addr_set(port, tx_desc,
5272*4882a593Smuzhiyun 				  (dma_addr_t)packet & ~MVPP2_TX_DESC_ALIGN);
5273*4882a593Smuzhiyun 	/* First and Last descriptor */
5274*4882a593Smuzhiyun 	mvpp2_txdesc_cmd_set(port, tx_desc,
5275*4882a593Smuzhiyun 			     MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE
5276*4882a593Smuzhiyun 			     | MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC);
5277*4882a593Smuzhiyun 
5278*4882a593Smuzhiyun 	/* Flush tx data */
5279*4882a593Smuzhiyun 	flush_dcache_range((unsigned long)packet,
5280*4882a593Smuzhiyun 			   (unsigned long)packet + ALIGN(length, PKTALIGN));
5281*4882a593Smuzhiyun 
5282*4882a593Smuzhiyun 	/* Enable transmit */
5283*4882a593Smuzhiyun 	mb();
5284*4882a593Smuzhiyun 	mvpp2_aggr_txq_pend_desc_add(port, 1);
5285*4882a593Smuzhiyun 
5286*4882a593Smuzhiyun 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
5287*4882a593Smuzhiyun 
5288*4882a593Smuzhiyun 	timeout = 0;
5289*4882a593Smuzhiyun 	do {
5290*4882a593Smuzhiyun 		if (timeout++ > 10000) {
5291*4882a593Smuzhiyun 			printf("timeout: packet not sent from aggregated to phys TXQ\n");
5292*4882a593Smuzhiyun 			return 0;
5293*4882a593Smuzhiyun 		}
5294*4882a593Smuzhiyun 		tx_done = mvpp2_txq_pend_desc_num_get(port, txq);
5295*4882a593Smuzhiyun 	} while (tx_done);
5296*4882a593Smuzhiyun 
5297*4882a593Smuzhiyun 	timeout = 0;
5298*4882a593Smuzhiyun 	do {
5299*4882a593Smuzhiyun 		if (timeout++ > 10000) {
5300*4882a593Smuzhiyun 			printf("timeout: packet not sent\n");
5301*4882a593Smuzhiyun 			return 0;
5302*4882a593Smuzhiyun 		}
5303*4882a593Smuzhiyun 		tx_done = mvpp2_txq_sent_desc_proc(port, txq);
5304*4882a593Smuzhiyun 	} while (!tx_done);
5305*4882a593Smuzhiyun 
5306*4882a593Smuzhiyun 	return 0;
5307*4882a593Smuzhiyun }
5308*4882a593Smuzhiyun 
mvpp2_start(struct udevice * dev)5309*4882a593Smuzhiyun static int mvpp2_start(struct udevice *dev)
5310*4882a593Smuzhiyun {
5311*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
5312*4882a593Smuzhiyun 	struct mvpp2_port *port = dev_get_priv(dev);
5313*4882a593Smuzhiyun 
5314*4882a593Smuzhiyun 	/* Load current MAC address */
5315*4882a593Smuzhiyun 	memcpy(port->dev_addr, pdata->enetaddr, ETH_ALEN);
5316*4882a593Smuzhiyun 
5317*4882a593Smuzhiyun 	/* Reconfigure parser accept the original MAC address */
5318*4882a593Smuzhiyun 	mvpp2_prs_update_mac_da(port, port->dev_addr);
5319*4882a593Smuzhiyun 
5320*4882a593Smuzhiyun 	switch (port->phy_interface) {
5321*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
5322*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
5323*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
5324*4882a593Smuzhiyun 		mvpp2_port_power_up(port);
5325*4882a593Smuzhiyun 	default:
5326*4882a593Smuzhiyun 		break;
5327*4882a593Smuzhiyun 	}
5328*4882a593Smuzhiyun 
5329*4882a593Smuzhiyun 	mvpp2_open(dev, port);
5330*4882a593Smuzhiyun 
5331*4882a593Smuzhiyun 	return 0;
5332*4882a593Smuzhiyun }
5333*4882a593Smuzhiyun 
mvpp2_stop(struct udevice * dev)5334*4882a593Smuzhiyun static void mvpp2_stop(struct udevice *dev)
5335*4882a593Smuzhiyun {
5336*4882a593Smuzhiyun 	struct mvpp2_port *port = dev_get_priv(dev);
5337*4882a593Smuzhiyun 
5338*4882a593Smuzhiyun 	mvpp2_stop_dev(port);
5339*4882a593Smuzhiyun 	mvpp2_cleanup_rxqs(port);
5340*4882a593Smuzhiyun 	mvpp2_cleanup_txqs(port);
5341*4882a593Smuzhiyun }
5342*4882a593Smuzhiyun 
mvpp22_smi_phy_addr_cfg(struct mvpp2_port * port)5343*4882a593Smuzhiyun static int mvpp22_smi_phy_addr_cfg(struct mvpp2_port *port)
5344*4882a593Smuzhiyun {
5345*4882a593Smuzhiyun 	writel(port->phyaddr, port->priv->iface_base +
5346*4882a593Smuzhiyun 	       MVPP22_SMI_PHY_ADDR_REG(port->gop_id));
5347*4882a593Smuzhiyun 
5348*4882a593Smuzhiyun 	return 0;
5349*4882a593Smuzhiyun }
5350*4882a593Smuzhiyun 
mvpp2_base_probe(struct udevice * dev)5351*4882a593Smuzhiyun static int mvpp2_base_probe(struct udevice *dev)
5352*4882a593Smuzhiyun {
5353*4882a593Smuzhiyun 	struct mvpp2 *priv = dev_get_priv(dev);
5354*4882a593Smuzhiyun 	struct mii_dev *bus;
5355*4882a593Smuzhiyun 	void *bd_space;
5356*4882a593Smuzhiyun 	u32 size = 0;
5357*4882a593Smuzhiyun 	int i;
5358*4882a593Smuzhiyun 
5359*4882a593Smuzhiyun 	/* Save hw-version */
5360*4882a593Smuzhiyun 	priv->hw_version = dev_get_driver_data(dev);
5361*4882a593Smuzhiyun 
5362*4882a593Smuzhiyun 	/*
5363*4882a593Smuzhiyun 	 * U-Boot special buffer handling:
5364*4882a593Smuzhiyun 	 *
5365*4882a593Smuzhiyun 	 * Allocate buffer area for descs and rx_buffers. This is only
5366*4882a593Smuzhiyun 	 * done once for all interfaces. As only one interface can
5367*4882a593Smuzhiyun 	 * be active. Make this area DMA-safe by disabling the D-cache
5368*4882a593Smuzhiyun 	 */
5369*4882a593Smuzhiyun 
5370*4882a593Smuzhiyun 	/* Align buffer area for descs and rx_buffers to 1MiB */
5371*4882a593Smuzhiyun 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
5372*4882a593Smuzhiyun 	mmu_set_region_dcache_behaviour((unsigned long)bd_space,
5373*4882a593Smuzhiyun 					BD_SPACE, DCACHE_OFF);
5374*4882a593Smuzhiyun 
5375*4882a593Smuzhiyun 	buffer_loc.aggr_tx_descs = (struct mvpp2_tx_desc *)bd_space;
5376*4882a593Smuzhiyun 	size += MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE;
5377*4882a593Smuzhiyun 
5378*4882a593Smuzhiyun 	buffer_loc.tx_descs =
5379*4882a593Smuzhiyun 		(struct mvpp2_tx_desc *)((unsigned long)bd_space + size);
5380*4882a593Smuzhiyun 	size += MVPP2_MAX_TXD * MVPP2_DESC_ALIGNED_SIZE;
5381*4882a593Smuzhiyun 
5382*4882a593Smuzhiyun 	buffer_loc.rx_descs =
5383*4882a593Smuzhiyun 		(struct mvpp2_rx_desc *)((unsigned long)bd_space + size);
5384*4882a593Smuzhiyun 	size += MVPP2_MAX_RXD * MVPP2_DESC_ALIGNED_SIZE;
5385*4882a593Smuzhiyun 
5386*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
5387*4882a593Smuzhiyun 		buffer_loc.bm_pool[i] =
5388*4882a593Smuzhiyun 			(unsigned long *)((unsigned long)bd_space + size);
5389*4882a593Smuzhiyun 		if (priv->hw_version == MVPP21)
5390*4882a593Smuzhiyun 			size += MVPP2_BM_POOL_SIZE_MAX * 2 * sizeof(u32);
5391*4882a593Smuzhiyun 		else
5392*4882a593Smuzhiyun 			size += MVPP2_BM_POOL_SIZE_MAX * 2 * sizeof(u64);
5393*4882a593Smuzhiyun 	}
5394*4882a593Smuzhiyun 
5395*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_BM_LONG_BUF_NUM; i++) {
5396*4882a593Smuzhiyun 		buffer_loc.rx_buffer[i] =
5397*4882a593Smuzhiyun 			(unsigned long *)((unsigned long)bd_space + size);
5398*4882a593Smuzhiyun 		size += RX_BUFFER_SIZE;
5399*4882a593Smuzhiyun 	}
5400*4882a593Smuzhiyun 
5401*4882a593Smuzhiyun 	/* Clear the complete area so that all descriptors are cleared */
5402*4882a593Smuzhiyun 	memset(bd_space, 0, size);
5403*4882a593Smuzhiyun 
5404*4882a593Smuzhiyun 	/* Save base addresses for later use */
5405*4882a593Smuzhiyun 	priv->base = (void *)devfdt_get_addr_index(dev, 0);
5406*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
5407*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
5408*4882a593Smuzhiyun 
5409*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21) {
5410*4882a593Smuzhiyun 		priv->lms_base = (void *)devfdt_get_addr_index(dev, 1);
5411*4882a593Smuzhiyun 		if (IS_ERR(priv->lms_base))
5412*4882a593Smuzhiyun 			return PTR_ERR(priv->lms_base);
5413*4882a593Smuzhiyun 
5414*4882a593Smuzhiyun 		priv->mdio_base = priv->lms_base + MVPP21_SMI;
5415*4882a593Smuzhiyun 	} else {
5416*4882a593Smuzhiyun 		priv->iface_base = (void *)devfdt_get_addr_index(dev, 1);
5417*4882a593Smuzhiyun 		if (IS_ERR(priv->iface_base))
5418*4882a593Smuzhiyun 			return PTR_ERR(priv->iface_base);
5419*4882a593Smuzhiyun 
5420*4882a593Smuzhiyun 		priv->mdio_base = priv->iface_base + MVPP22_SMI;
5421*4882a593Smuzhiyun 
5422*4882a593Smuzhiyun 		/* Store common base addresses for all ports */
5423*4882a593Smuzhiyun 		priv->mpcs_base = priv->iface_base + MVPP22_MPCS;
5424*4882a593Smuzhiyun 		priv->xpcs_base = priv->iface_base + MVPP22_XPCS;
5425*4882a593Smuzhiyun 		priv->rfu1_base = priv->iface_base + MVPP22_RFU1;
5426*4882a593Smuzhiyun 	}
5427*4882a593Smuzhiyun 
5428*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21)
5429*4882a593Smuzhiyun 		priv->max_port_rxqs = 8;
5430*4882a593Smuzhiyun 	else
5431*4882a593Smuzhiyun 		priv->max_port_rxqs = 32;
5432*4882a593Smuzhiyun 
5433*4882a593Smuzhiyun 	/* Finally create and register the MDIO bus driver */
5434*4882a593Smuzhiyun 	bus = mdio_alloc();
5435*4882a593Smuzhiyun 	if (!bus) {
5436*4882a593Smuzhiyun 		printf("Failed to allocate MDIO bus\n");
5437*4882a593Smuzhiyun 		return -ENOMEM;
5438*4882a593Smuzhiyun 	}
5439*4882a593Smuzhiyun 
5440*4882a593Smuzhiyun 	bus->read = mpp2_mdio_read;
5441*4882a593Smuzhiyun 	bus->write = mpp2_mdio_write;
5442*4882a593Smuzhiyun 	snprintf(bus->name, sizeof(bus->name), dev->name);
5443*4882a593Smuzhiyun 	bus->priv = (void *)priv;
5444*4882a593Smuzhiyun 	priv->bus = bus;
5445*4882a593Smuzhiyun 
5446*4882a593Smuzhiyun 	return mdio_register(bus);
5447*4882a593Smuzhiyun }
5448*4882a593Smuzhiyun 
mvpp2_probe(struct udevice * dev)5449*4882a593Smuzhiyun static int mvpp2_probe(struct udevice *dev)
5450*4882a593Smuzhiyun {
5451*4882a593Smuzhiyun 	struct mvpp2_port *port = dev_get_priv(dev);
5452*4882a593Smuzhiyun 	struct mvpp2 *priv = dev_get_priv(dev->parent);
5453*4882a593Smuzhiyun 	int err;
5454*4882a593Smuzhiyun 
5455*4882a593Smuzhiyun 	/* Only call the probe function for the parent once */
5456*4882a593Smuzhiyun 	if (!priv->probe_done)
5457*4882a593Smuzhiyun 		err = mvpp2_base_probe(dev->parent);
5458*4882a593Smuzhiyun 
5459*4882a593Smuzhiyun 	port->priv = dev_get_priv(dev->parent);
5460*4882a593Smuzhiyun 
5461*4882a593Smuzhiyun 	err = phy_info_parse(dev, port);
5462*4882a593Smuzhiyun 	if (err)
5463*4882a593Smuzhiyun 		return err;
5464*4882a593Smuzhiyun 
5465*4882a593Smuzhiyun 	/*
5466*4882a593Smuzhiyun 	 * We need the port specific io base addresses at this stage, since
5467*4882a593Smuzhiyun 	 * gop_port_init() accesses these registers
5468*4882a593Smuzhiyun 	 */
5469*4882a593Smuzhiyun 	if (priv->hw_version == MVPP21) {
5470*4882a593Smuzhiyun 		int priv_common_regs_num = 2;
5471*4882a593Smuzhiyun 
5472*4882a593Smuzhiyun 		port->base = (void __iomem *)devfdt_get_addr_index(
5473*4882a593Smuzhiyun 			dev->parent, priv_common_regs_num + port->id);
5474*4882a593Smuzhiyun 		if (IS_ERR(port->base))
5475*4882a593Smuzhiyun 			return PTR_ERR(port->base);
5476*4882a593Smuzhiyun 	} else {
5477*4882a593Smuzhiyun 		port->gop_id = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
5478*4882a593Smuzhiyun 					      "gop-port-id", -1);
5479*4882a593Smuzhiyun 		if (port->id == -1) {
5480*4882a593Smuzhiyun 			dev_err(&pdev->dev, "missing gop-port-id value\n");
5481*4882a593Smuzhiyun 			return -EINVAL;
5482*4882a593Smuzhiyun 		}
5483*4882a593Smuzhiyun 
5484*4882a593Smuzhiyun 		port->base = priv->iface_base + MVPP22_PORT_BASE +
5485*4882a593Smuzhiyun 			port->gop_id * MVPP22_PORT_OFFSET;
5486*4882a593Smuzhiyun 
5487*4882a593Smuzhiyun 		/* Set phy address of the port */
5488*4882a593Smuzhiyun 		if(port->phy_node)
5489*4882a593Smuzhiyun 			mvpp22_smi_phy_addr_cfg(port);
5490*4882a593Smuzhiyun 
5491*4882a593Smuzhiyun 		/* GoP Init */
5492*4882a593Smuzhiyun 		gop_port_init(port);
5493*4882a593Smuzhiyun 	}
5494*4882a593Smuzhiyun 
5495*4882a593Smuzhiyun 	if (!priv->probe_done) {
5496*4882a593Smuzhiyun 		/* Initialize network controller */
5497*4882a593Smuzhiyun 		err = mvpp2_init(dev, priv);
5498*4882a593Smuzhiyun 		if (err < 0) {
5499*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to initialize controller\n");
5500*4882a593Smuzhiyun 			return err;
5501*4882a593Smuzhiyun 		}
5502*4882a593Smuzhiyun 		priv->num_ports = 0;
5503*4882a593Smuzhiyun 		priv->probe_done = 1;
5504*4882a593Smuzhiyun 	}
5505*4882a593Smuzhiyun 
5506*4882a593Smuzhiyun 	err = mvpp2_port_probe(dev, port, dev_of_offset(dev), priv);
5507*4882a593Smuzhiyun 	if (err)
5508*4882a593Smuzhiyun 		return err;
5509*4882a593Smuzhiyun 
5510*4882a593Smuzhiyun 	if (priv->hw_version == MVPP22) {
5511*4882a593Smuzhiyun 		priv->netc_config |= mvpp2_netc_cfg_create(port->gop_id,
5512*4882a593Smuzhiyun 							   port->phy_interface);
5513*4882a593Smuzhiyun 
5514*4882a593Smuzhiyun 		/* Netcomplex configurations for all ports */
5515*4882a593Smuzhiyun 		gop_netc_init(priv, MV_NETC_FIRST_PHASE);
5516*4882a593Smuzhiyun 		gop_netc_init(priv, MV_NETC_SECOND_PHASE);
5517*4882a593Smuzhiyun 	}
5518*4882a593Smuzhiyun 
5519*4882a593Smuzhiyun 	return 0;
5520*4882a593Smuzhiyun }
5521*4882a593Smuzhiyun 
5522*4882a593Smuzhiyun /*
5523*4882a593Smuzhiyun  * Empty BM pool and stop its activity before the OS is started
5524*4882a593Smuzhiyun  */
mvpp2_remove(struct udevice * dev)5525*4882a593Smuzhiyun static int mvpp2_remove(struct udevice *dev)
5526*4882a593Smuzhiyun {
5527*4882a593Smuzhiyun 	struct mvpp2_port *port = dev_get_priv(dev);
5528*4882a593Smuzhiyun 	struct mvpp2 *priv = port->priv;
5529*4882a593Smuzhiyun 	int i;
5530*4882a593Smuzhiyun 
5531*4882a593Smuzhiyun 	priv->num_ports--;
5532*4882a593Smuzhiyun 
5533*4882a593Smuzhiyun 	if (priv->num_ports)
5534*4882a593Smuzhiyun 		return 0;
5535*4882a593Smuzhiyun 
5536*4882a593Smuzhiyun 	for (i = 0; i < MVPP2_BM_POOLS_NUM; i++)
5537*4882a593Smuzhiyun 		mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]);
5538*4882a593Smuzhiyun 
5539*4882a593Smuzhiyun 	return 0;
5540*4882a593Smuzhiyun }
5541*4882a593Smuzhiyun 
5542*4882a593Smuzhiyun static const struct eth_ops mvpp2_ops = {
5543*4882a593Smuzhiyun 	.start		= mvpp2_start,
5544*4882a593Smuzhiyun 	.send		= mvpp2_send,
5545*4882a593Smuzhiyun 	.recv		= mvpp2_recv,
5546*4882a593Smuzhiyun 	.stop		= mvpp2_stop,
5547*4882a593Smuzhiyun };
5548*4882a593Smuzhiyun 
5549*4882a593Smuzhiyun static struct driver mvpp2_driver = {
5550*4882a593Smuzhiyun 	.name	= "mvpp2",
5551*4882a593Smuzhiyun 	.id	= UCLASS_ETH,
5552*4882a593Smuzhiyun 	.probe	= mvpp2_probe,
5553*4882a593Smuzhiyun 	.remove = mvpp2_remove,
5554*4882a593Smuzhiyun 	.ops	= &mvpp2_ops,
5555*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct mvpp2_port),
5556*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
5557*4882a593Smuzhiyun 	.flags	= DM_FLAG_ACTIVE_DMA,
5558*4882a593Smuzhiyun };
5559*4882a593Smuzhiyun 
5560*4882a593Smuzhiyun /*
5561*4882a593Smuzhiyun  * Use a MISC device to bind the n instances (child nodes) of the
5562*4882a593Smuzhiyun  * network base controller in UCLASS_ETH.
5563*4882a593Smuzhiyun  */
mvpp2_base_bind(struct udevice * parent)5564*4882a593Smuzhiyun static int mvpp2_base_bind(struct udevice *parent)
5565*4882a593Smuzhiyun {
5566*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
5567*4882a593Smuzhiyun 	int node = dev_of_offset(parent);
5568*4882a593Smuzhiyun 	struct uclass_driver *drv;
5569*4882a593Smuzhiyun 	struct udevice *dev;
5570*4882a593Smuzhiyun 	struct eth_pdata *plat;
5571*4882a593Smuzhiyun 	char *name;
5572*4882a593Smuzhiyun 	int subnode;
5573*4882a593Smuzhiyun 	u32 id;
5574*4882a593Smuzhiyun 	int base_id_add;
5575*4882a593Smuzhiyun 
5576*4882a593Smuzhiyun 	/* Lookup eth driver */
5577*4882a593Smuzhiyun 	drv = lists_uclass_lookup(UCLASS_ETH);
5578*4882a593Smuzhiyun 	if (!drv) {
5579*4882a593Smuzhiyun 		puts("Cannot find eth driver\n");
5580*4882a593Smuzhiyun 		return -ENOENT;
5581*4882a593Smuzhiyun 	}
5582*4882a593Smuzhiyun 
5583*4882a593Smuzhiyun 	base_id_add = base_id;
5584*4882a593Smuzhiyun 
5585*4882a593Smuzhiyun 	fdt_for_each_subnode(subnode, blob, node) {
5586*4882a593Smuzhiyun 		/* Increment base_id for all subnodes, also the disabled ones */
5587*4882a593Smuzhiyun 		base_id++;
5588*4882a593Smuzhiyun 
5589*4882a593Smuzhiyun 		/* Skip disabled ports */
5590*4882a593Smuzhiyun 		if (!fdtdec_get_is_enabled(blob, subnode))
5591*4882a593Smuzhiyun 			continue;
5592*4882a593Smuzhiyun 
5593*4882a593Smuzhiyun 		plat = calloc(1, sizeof(*plat));
5594*4882a593Smuzhiyun 		if (!plat)
5595*4882a593Smuzhiyun 			return -ENOMEM;
5596*4882a593Smuzhiyun 
5597*4882a593Smuzhiyun 		id = fdtdec_get_int(blob, subnode, "port-id", -1);
5598*4882a593Smuzhiyun 		id += base_id_add;
5599*4882a593Smuzhiyun 
5600*4882a593Smuzhiyun 		name = calloc(1, 16);
5601*4882a593Smuzhiyun 		sprintf(name, "mvpp2-%d", id);
5602*4882a593Smuzhiyun 
5603*4882a593Smuzhiyun 		/* Create child device UCLASS_ETH and bind it */
5604*4882a593Smuzhiyun 		device_bind(parent, &mvpp2_driver, name, plat, subnode, &dev);
5605*4882a593Smuzhiyun 		dev_set_of_offset(dev, subnode);
5606*4882a593Smuzhiyun 	}
5607*4882a593Smuzhiyun 
5608*4882a593Smuzhiyun 	return 0;
5609*4882a593Smuzhiyun }
5610*4882a593Smuzhiyun 
5611*4882a593Smuzhiyun static const struct udevice_id mvpp2_ids[] = {
5612*4882a593Smuzhiyun 	{
5613*4882a593Smuzhiyun 		.compatible = "marvell,armada-375-pp2",
5614*4882a593Smuzhiyun 		.data = MVPP21,
5615*4882a593Smuzhiyun 	},
5616*4882a593Smuzhiyun 	{
5617*4882a593Smuzhiyun 		.compatible = "marvell,armada-7k-pp22",
5618*4882a593Smuzhiyun 		.data = MVPP22,
5619*4882a593Smuzhiyun 	},
5620*4882a593Smuzhiyun 	{ }
5621*4882a593Smuzhiyun };
5622*4882a593Smuzhiyun 
5623*4882a593Smuzhiyun U_BOOT_DRIVER(mvpp2_base) = {
5624*4882a593Smuzhiyun 	.name	= "mvpp2_base",
5625*4882a593Smuzhiyun 	.id	= UCLASS_MISC,
5626*4882a593Smuzhiyun 	.of_match = mvpp2_ids,
5627*4882a593Smuzhiyun 	.bind	= mvpp2_base_bind,
5628*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct mvpp2),
5629*4882a593Smuzhiyun };
5630