xref: /OK3568_Linux_fs/u-boot/drivers/net/mvneta.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * U-Boot version:
5*4882a593Smuzhiyun  * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on the Linux version which is:
8*4882a593Smuzhiyun  * Copyright (C) 2012 Marvell
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Rami Rosen <rosenr@marvell.com>
11*4882a593Smuzhiyun  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <dm.h>
18*4882a593Smuzhiyun #include <net.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun #include <config.h>
21*4882a593Smuzhiyun #include <malloc.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <linux/errno.h>
24*4882a593Smuzhiyun #include <phy.h>
25*4882a593Smuzhiyun #include <miiphy.h>
26*4882a593Smuzhiyun #include <watchdog.h>
27*4882a593Smuzhiyun #include <asm/arch/cpu.h>
28*4882a593Smuzhiyun #include <asm/arch/soc.h>
29*4882a593Smuzhiyun #include <linux/compat.h>
30*4882a593Smuzhiyun #include <linux/mbus.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #if !defined(CONFIG_PHYLIB)
35*4882a593Smuzhiyun # error Marvell mvneta requires PHYLIB
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Some linux -> U-Boot compatibility stuff */
39*4882a593Smuzhiyun #define netdev_err(dev, fmt, args...)		\
40*4882a593Smuzhiyun 	printf(fmt, ##args)
41*4882a593Smuzhiyun #define netdev_warn(dev, fmt, args...)		\
42*4882a593Smuzhiyun 	printf(fmt, ##args)
43*4882a593Smuzhiyun #define netdev_info(dev, fmt, args...)		\
44*4882a593Smuzhiyun 	printf(fmt, ##args)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define CONFIG_NR_CPUS		1
47*4882a593Smuzhiyun #define ETH_HLEN		14	/* Total octets in header */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
50*4882a593Smuzhiyun #define WRAP			(2 + ETH_HLEN + 4 + 32)
51*4882a593Smuzhiyun #define MTU			1500
52*4882a593Smuzhiyun #define RX_BUFFER_SIZE		(ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MVNETA_SMI_TIMEOUT			10000
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Registers */
57*4882a593Smuzhiyun #define MVNETA_RXQ_CONFIG_REG(q)                (0x1400 + ((q) << 2))
58*4882a593Smuzhiyun #define	     MVNETA_RXQ_HW_BUF_ALLOC            BIT(1)
59*4882a593Smuzhiyun #define      MVNETA_RXQ_PKT_OFFSET_ALL_MASK     (0xf    << 8)
60*4882a593Smuzhiyun #define      MVNETA_RXQ_PKT_OFFSET_MASK(offs)   ((offs) << 8)
61*4882a593Smuzhiyun #define MVNETA_RXQ_THRESHOLD_REG(q)             (0x14c0 + ((q) << 2))
62*4882a593Smuzhiyun #define      MVNETA_RXQ_NON_OCCUPIED(v)         ((v) << 16)
63*4882a593Smuzhiyun #define MVNETA_RXQ_BASE_ADDR_REG(q)             (0x1480 + ((q) << 2))
64*4882a593Smuzhiyun #define MVNETA_RXQ_SIZE_REG(q)                  (0x14a0 + ((q) << 2))
65*4882a593Smuzhiyun #define      MVNETA_RXQ_BUF_SIZE_SHIFT          19
66*4882a593Smuzhiyun #define      MVNETA_RXQ_BUF_SIZE_MASK           (0x1fff << 19)
67*4882a593Smuzhiyun #define MVNETA_RXQ_STATUS_REG(q)                (0x14e0 + ((q) << 2))
68*4882a593Smuzhiyun #define      MVNETA_RXQ_OCCUPIED_ALL_MASK       0x3fff
69*4882a593Smuzhiyun #define MVNETA_RXQ_STATUS_UPDATE_REG(q)         (0x1500 + ((q) << 2))
70*4882a593Smuzhiyun #define      MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT  16
71*4882a593Smuzhiyun #define      MVNETA_RXQ_ADD_NON_OCCUPIED_MAX    255
72*4882a593Smuzhiyun #define MVNETA_PORT_RX_RESET                    0x1cc0
73*4882a593Smuzhiyun #define      MVNETA_PORT_RX_DMA_RESET           BIT(0)
74*4882a593Smuzhiyun #define MVNETA_PHY_ADDR                         0x2000
75*4882a593Smuzhiyun #define      MVNETA_PHY_ADDR_MASK               0x1f
76*4882a593Smuzhiyun #define MVNETA_SMI                              0x2004
77*4882a593Smuzhiyun #define      MVNETA_PHY_REG_MASK                0x1f
78*4882a593Smuzhiyun /* SMI register fields */
79*4882a593Smuzhiyun #define     MVNETA_SMI_DATA_OFFS		0	/* Data */
80*4882a593Smuzhiyun #define     MVNETA_SMI_DATA_MASK		(0xffff << MVNETA_SMI_DATA_OFFS)
81*4882a593Smuzhiyun #define     MVNETA_SMI_DEV_ADDR_OFFS		16	/* PHY device address */
82*4882a593Smuzhiyun #define     MVNETA_SMI_REG_ADDR_OFFS		21	/* PHY device reg addr*/
83*4882a593Smuzhiyun #define     MVNETA_SMI_OPCODE_OFFS		26	/* Write/Read opcode */
84*4882a593Smuzhiyun #define     MVNETA_SMI_OPCODE_READ		(1 << MVNETA_SMI_OPCODE_OFFS)
85*4882a593Smuzhiyun #define     MVNETA_SMI_READ_VALID		(1 << 27)	/* Read Valid */
86*4882a593Smuzhiyun #define     MVNETA_SMI_BUSY			(1 << 28)	/* Busy */
87*4882a593Smuzhiyun #define MVNETA_MBUS_RETRY                       0x2010
88*4882a593Smuzhiyun #define MVNETA_UNIT_INTR_CAUSE                  0x2080
89*4882a593Smuzhiyun #define MVNETA_UNIT_CONTROL                     0x20B0
90*4882a593Smuzhiyun #define      MVNETA_PHY_POLLING_ENABLE          BIT(1)
91*4882a593Smuzhiyun #define MVNETA_WIN_BASE(w)                      (0x2200 + ((w) << 3))
92*4882a593Smuzhiyun #define MVNETA_WIN_SIZE(w)                      (0x2204 + ((w) << 3))
93*4882a593Smuzhiyun #define MVNETA_WIN_REMAP(w)                     (0x2280 + ((w) << 2))
94*4882a593Smuzhiyun #define MVNETA_WIN_SIZE_MASK			(0xffff0000)
95*4882a593Smuzhiyun #define MVNETA_BASE_ADDR_ENABLE                 0x2290
96*4882a593Smuzhiyun #define      MVNETA_BASE_ADDR_ENABLE_BIT	0x1
97*4882a593Smuzhiyun #define MVNETA_PORT_ACCESS_PROTECT              0x2294
98*4882a593Smuzhiyun #define      MVNETA_PORT_ACCESS_PROTECT_WIN0_RW	0x3
99*4882a593Smuzhiyun #define MVNETA_PORT_CONFIG                      0x2400
100*4882a593Smuzhiyun #define      MVNETA_UNI_PROMISC_MODE            BIT(0)
101*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ(q)                  ((q) << 1)
102*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_ARP(q)              ((q) << 4)
103*4882a593Smuzhiyun #define      MVNETA_TX_UNSET_ERR_SUM            BIT(12)
104*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_TCP(q)              ((q) << 16)
105*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_UDP(q)              ((q) << 19)
106*4882a593Smuzhiyun #define      MVNETA_DEF_RXQ_BPDU(q)             ((q) << 22)
107*4882a593Smuzhiyun #define      MVNETA_RX_CSUM_WITH_PSEUDO_HDR     BIT(25)
108*4882a593Smuzhiyun #define      MVNETA_PORT_CONFIG_DEFL_VALUE(q)   (MVNETA_DEF_RXQ(q)       | \
109*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_ARP(q)	 | \
110*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_TCP(q)	 | \
111*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_UDP(q)	 | \
112*4882a593Smuzhiyun 						 MVNETA_DEF_RXQ_BPDU(q)	 | \
113*4882a593Smuzhiyun 						 MVNETA_TX_UNSET_ERR_SUM | \
114*4882a593Smuzhiyun 						 MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
115*4882a593Smuzhiyun #define MVNETA_PORT_CONFIG_EXTEND                0x2404
116*4882a593Smuzhiyun #define MVNETA_MAC_ADDR_LOW                      0x2414
117*4882a593Smuzhiyun #define MVNETA_MAC_ADDR_HIGH                     0x2418
118*4882a593Smuzhiyun #define MVNETA_SDMA_CONFIG                       0x241c
119*4882a593Smuzhiyun #define      MVNETA_SDMA_BRST_SIZE_16            4
120*4882a593Smuzhiyun #define      MVNETA_RX_BRST_SZ_MASK(burst)       ((burst) << 1)
121*4882a593Smuzhiyun #define      MVNETA_RX_NO_DATA_SWAP              BIT(4)
122*4882a593Smuzhiyun #define      MVNETA_TX_NO_DATA_SWAP              BIT(5)
123*4882a593Smuzhiyun #define      MVNETA_DESC_SWAP                    BIT(6)
124*4882a593Smuzhiyun #define      MVNETA_TX_BRST_SZ_MASK(burst)       ((burst) << 22)
125*4882a593Smuzhiyun #define MVNETA_PORT_STATUS                       0x2444
126*4882a593Smuzhiyun #define      MVNETA_TX_IN_PRGRS                  BIT(1)
127*4882a593Smuzhiyun #define      MVNETA_TX_FIFO_EMPTY                BIT(8)
128*4882a593Smuzhiyun #define MVNETA_RX_MIN_FRAME_SIZE                 0x247c
129*4882a593Smuzhiyun #define MVNETA_SERDES_CFG			 0x24A0
130*4882a593Smuzhiyun #define      MVNETA_SGMII_SERDES_PROTO		 0x0cc7
131*4882a593Smuzhiyun #define      MVNETA_QSGMII_SERDES_PROTO		 0x0667
132*4882a593Smuzhiyun #define MVNETA_TYPE_PRIO                         0x24bc
133*4882a593Smuzhiyun #define      MVNETA_FORCE_UNI                    BIT(21)
134*4882a593Smuzhiyun #define MVNETA_TXQ_CMD_1                         0x24e4
135*4882a593Smuzhiyun #define MVNETA_TXQ_CMD                           0x2448
136*4882a593Smuzhiyun #define      MVNETA_TXQ_DISABLE_SHIFT            8
137*4882a593Smuzhiyun #define      MVNETA_TXQ_ENABLE_MASK              0x000000ff
138*4882a593Smuzhiyun #define MVNETA_ACC_MODE                          0x2500
139*4882a593Smuzhiyun #define MVNETA_CPU_MAP(cpu)                      (0x2540 + ((cpu) << 2))
140*4882a593Smuzhiyun #define      MVNETA_CPU_RXQ_ACCESS_ALL_MASK      0x000000ff
141*4882a593Smuzhiyun #define      MVNETA_CPU_TXQ_ACCESS_ALL_MASK      0x0000ff00
142*4882a593Smuzhiyun #define MVNETA_RXQ_TIME_COAL_REG(q)              (0x2580 + ((q) << 2))
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* Exception Interrupt Port/Queue Cause register */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define MVNETA_INTR_NEW_CAUSE                    0x25a0
147*4882a593Smuzhiyun #define MVNETA_INTR_NEW_MASK                     0x25a4
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* bits  0..7  = TXQ SENT, one bit per queue.
150*4882a593Smuzhiyun  * bits  8..15 = RXQ OCCUP, one bit per queue.
151*4882a593Smuzhiyun  * bits 16..23 = RXQ FREE, one bit per queue.
152*4882a593Smuzhiyun  * bit  29 = OLD_REG_SUM, see old reg ?
153*4882a593Smuzhiyun  * bit  30 = TX_ERR_SUM, one bit for 4 ports
154*4882a593Smuzhiyun  * bit  31 = MISC_SUM,   one bit for 4 ports
155*4882a593Smuzhiyun  */
156*4882a593Smuzhiyun #define      MVNETA_TX_INTR_MASK(nr_txqs)        (((1 << nr_txqs) - 1) << 0)
157*4882a593Smuzhiyun #define      MVNETA_TX_INTR_MASK_ALL             (0xff << 0)
158*4882a593Smuzhiyun #define      MVNETA_RX_INTR_MASK(nr_rxqs)        (((1 << nr_rxqs) - 1) << 8)
159*4882a593Smuzhiyun #define      MVNETA_RX_INTR_MASK_ALL             (0xff << 8)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define MVNETA_INTR_OLD_CAUSE                    0x25a8
162*4882a593Smuzhiyun #define MVNETA_INTR_OLD_MASK                     0x25ac
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Data Path Port/Queue Cause Register */
165*4882a593Smuzhiyun #define MVNETA_INTR_MISC_CAUSE                   0x25b0
166*4882a593Smuzhiyun #define MVNETA_INTR_MISC_MASK                    0x25b4
167*4882a593Smuzhiyun #define MVNETA_INTR_ENABLE                       0x25b8
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define MVNETA_RXQ_CMD                           0x2680
170*4882a593Smuzhiyun #define      MVNETA_RXQ_DISABLE_SHIFT            8
171*4882a593Smuzhiyun #define      MVNETA_RXQ_ENABLE_MASK              0x000000ff
172*4882a593Smuzhiyun #define MVETH_TXQ_TOKEN_COUNT_REG(q)             (0x2700 + ((q) << 4))
173*4882a593Smuzhiyun #define MVETH_TXQ_TOKEN_CFG_REG(q)               (0x2704 + ((q) << 4))
174*4882a593Smuzhiyun #define MVNETA_GMAC_CTRL_0                       0x2c00
175*4882a593Smuzhiyun #define      MVNETA_GMAC_MAX_RX_SIZE_SHIFT       2
176*4882a593Smuzhiyun #define      MVNETA_GMAC_MAX_RX_SIZE_MASK        0x7ffc
177*4882a593Smuzhiyun #define      MVNETA_GMAC0_PORT_ENABLE            BIT(0)
178*4882a593Smuzhiyun #define MVNETA_GMAC_CTRL_2                       0x2c08
179*4882a593Smuzhiyun #define      MVNETA_GMAC2_PCS_ENABLE             BIT(3)
180*4882a593Smuzhiyun #define      MVNETA_GMAC2_PORT_RGMII             BIT(4)
181*4882a593Smuzhiyun #define      MVNETA_GMAC2_PORT_RESET             BIT(6)
182*4882a593Smuzhiyun #define MVNETA_GMAC_STATUS                       0x2c10
183*4882a593Smuzhiyun #define      MVNETA_GMAC_LINK_UP                 BIT(0)
184*4882a593Smuzhiyun #define      MVNETA_GMAC_SPEED_1000              BIT(1)
185*4882a593Smuzhiyun #define      MVNETA_GMAC_SPEED_100               BIT(2)
186*4882a593Smuzhiyun #define      MVNETA_GMAC_FULL_DUPLEX             BIT(3)
187*4882a593Smuzhiyun #define      MVNETA_GMAC_RX_FLOW_CTRL_ENABLE     BIT(4)
188*4882a593Smuzhiyun #define      MVNETA_GMAC_TX_FLOW_CTRL_ENABLE     BIT(5)
189*4882a593Smuzhiyun #define      MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE     BIT(6)
190*4882a593Smuzhiyun #define      MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE     BIT(7)
191*4882a593Smuzhiyun #define MVNETA_GMAC_AUTONEG_CONFIG               0x2c0c
192*4882a593Smuzhiyun #define      MVNETA_GMAC_FORCE_LINK_DOWN         BIT(0)
193*4882a593Smuzhiyun #define      MVNETA_GMAC_FORCE_LINK_PASS         BIT(1)
194*4882a593Smuzhiyun #define      MVNETA_GMAC_FORCE_LINK_UP           (BIT(0) | BIT(1))
195*4882a593Smuzhiyun #define      MVNETA_GMAC_IB_BYPASS_AN_EN         BIT(3)
196*4882a593Smuzhiyun #define      MVNETA_GMAC_CONFIG_MII_SPEED        BIT(5)
197*4882a593Smuzhiyun #define      MVNETA_GMAC_CONFIG_GMII_SPEED       BIT(6)
198*4882a593Smuzhiyun #define      MVNETA_GMAC_AN_SPEED_EN             BIT(7)
199*4882a593Smuzhiyun #define      MVNETA_GMAC_SET_FC_EN               BIT(8)
200*4882a593Smuzhiyun #define      MVNETA_GMAC_ADVERT_FC_EN            BIT(9)
201*4882a593Smuzhiyun #define      MVNETA_GMAC_CONFIG_FULL_DUPLEX      BIT(12)
202*4882a593Smuzhiyun #define      MVNETA_GMAC_AN_DUPLEX_EN            BIT(13)
203*4882a593Smuzhiyun #define      MVNETA_GMAC_SAMPLE_TX_CFG_EN        BIT(15)
204*4882a593Smuzhiyun #define MVNETA_MIB_COUNTERS_BASE                 0x3080
205*4882a593Smuzhiyun #define      MVNETA_MIB_LATE_COLLISION           0x7c
206*4882a593Smuzhiyun #define MVNETA_DA_FILT_SPEC_MCAST                0x3400
207*4882a593Smuzhiyun #define MVNETA_DA_FILT_OTH_MCAST                 0x3500
208*4882a593Smuzhiyun #define MVNETA_DA_FILT_UCAST_BASE                0x3600
209*4882a593Smuzhiyun #define MVNETA_TXQ_BASE_ADDR_REG(q)              (0x3c00 + ((q) << 2))
210*4882a593Smuzhiyun #define MVNETA_TXQ_SIZE_REG(q)                   (0x3c20 + ((q) << 2))
211*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_THRESH_ALL_MASK     0x3fff0000
212*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_THRESH_MASK(coal)   ((coal) << 16)
213*4882a593Smuzhiyun #define MVNETA_TXQ_UPDATE_REG(q)                 (0x3c60 + ((q) << 2))
214*4882a593Smuzhiyun #define      MVNETA_TXQ_DEC_SENT_SHIFT           16
215*4882a593Smuzhiyun #define MVNETA_TXQ_STATUS_REG(q)                 (0x3c40 + ((q) << 2))
216*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_DESC_SHIFT          16
217*4882a593Smuzhiyun #define      MVNETA_TXQ_SENT_DESC_MASK           0x3fff0000
218*4882a593Smuzhiyun #define MVNETA_PORT_TX_RESET                     0x3cf0
219*4882a593Smuzhiyun #define      MVNETA_PORT_TX_DMA_RESET            BIT(0)
220*4882a593Smuzhiyun #define MVNETA_TX_MTU                            0x3e0c
221*4882a593Smuzhiyun #define MVNETA_TX_TOKEN_SIZE                     0x3e14
222*4882a593Smuzhiyun #define      MVNETA_TX_TOKEN_SIZE_MAX            0xffffffff
223*4882a593Smuzhiyun #define MVNETA_TXQ_TOKEN_SIZE_REG(q)             (0x3e40 + ((q) << 2))
224*4882a593Smuzhiyun #define      MVNETA_TXQ_TOKEN_SIZE_MAX           0x7fffffff
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* Descriptor ring Macros */
227*4882a593Smuzhiyun #define MVNETA_QUEUE_NEXT_DESC(q, index)	\
228*4882a593Smuzhiyun 	(((index) < (q)->last_desc) ? ((index) + 1) : 0)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* Various constants */
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* Coalescing */
233*4882a593Smuzhiyun #define MVNETA_TXDONE_COAL_PKTS		16
234*4882a593Smuzhiyun #define MVNETA_RX_COAL_PKTS		32
235*4882a593Smuzhiyun #define MVNETA_RX_COAL_USEC		100
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* The two bytes Marvell header. Either contains a special value used
238*4882a593Smuzhiyun  * by Marvell switches when a specific hardware mode is enabled (not
239*4882a593Smuzhiyun  * supported by this driver) or is filled automatically by zeroes on
240*4882a593Smuzhiyun  * the RX side. Those two bytes being at the front of the Ethernet
241*4882a593Smuzhiyun  * header, they allow to have the IP header aligned on a 4 bytes
242*4882a593Smuzhiyun  * boundary automatically: the hardware skips those two bytes on its
243*4882a593Smuzhiyun  * own.
244*4882a593Smuzhiyun  */
245*4882a593Smuzhiyun #define MVNETA_MH_SIZE			2
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define MVNETA_VLAN_TAG_LEN             4
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define MVNETA_CPU_D_CACHE_LINE_SIZE    32
250*4882a593Smuzhiyun #define MVNETA_TX_CSUM_MAX_SIZE		9800
251*4882a593Smuzhiyun #define MVNETA_ACC_MODE_EXT		1
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Timeout constants */
254*4882a593Smuzhiyun #define MVNETA_TX_DISABLE_TIMEOUT_MSEC	1000
255*4882a593Smuzhiyun #define MVNETA_RX_DISABLE_TIMEOUT_MSEC	1000
256*4882a593Smuzhiyun #define MVNETA_TX_FIFO_EMPTY_TIMEOUT	10000
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define MVNETA_TX_MTU_MAX		0x3ffff
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* Max number of Rx descriptors */
261*4882a593Smuzhiyun #define MVNETA_MAX_RXD 16
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* Max number of Tx descriptors */
264*4882a593Smuzhiyun #define MVNETA_MAX_TXD 16
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* descriptor aligned size */
267*4882a593Smuzhiyun #define MVNETA_DESC_ALIGNED_SIZE	32
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun struct mvneta_port {
270*4882a593Smuzhiyun 	void __iomem *base;
271*4882a593Smuzhiyun 	struct mvneta_rx_queue *rxqs;
272*4882a593Smuzhiyun 	struct mvneta_tx_queue *txqs;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	u8 mcast_count[256];
275*4882a593Smuzhiyun 	u16 tx_ring_size;
276*4882a593Smuzhiyun 	u16 rx_ring_size;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	phy_interface_t phy_interface;
279*4882a593Smuzhiyun 	unsigned int link;
280*4882a593Smuzhiyun 	unsigned int duplex;
281*4882a593Smuzhiyun 	unsigned int speed;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	int init;
284*4882a593Smuzhiyun 	int phyaddr;
285*4882a593Smuzhiyun 	struct phy_device *phydev;
286*4882a593Smuzhiyun 	struct mii_dev *bus;
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
290*4882a593Smuzhiyun  * layout of the transmit and reception DMA descriptors, and their
291*4882a593Smuzhiyun  * layout is therefore defined by the hardware design
292*4882a593Smuzhiyun  */
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define MVNETA_TX_L3_OFF_SHIFT	0
295*4882a593Smuzhiyun #define MVNETA_TX_IP_HLEN_SHIFT	8
296*4882a593Smuzhiyun #define MVNETA_TX_L4_UDP	BIT(16)
297*4882a593Smuzhiyun #define MVNETA_TX_L3_IP6	BIT(17)
298*4882a593Smuzhiyun #define MVNETA_TXD_IP_CSUM	BIT(18)
299*4882a593Smuzhiyun #define MVNETA_TXD_Z_PAD	BIT(19)
300*4882a593Smuzhiyun #define MVNETA_TXD_L_DESC	BIT(20)
301*4882a593Smuzhiyun #define MVNETA_TXD_F_DESC	BIT(21)
302*4882a593Smuzhiyun #define MVNETA_TXD_FLZ_DESC	(MVNETA_TXD_Z_PAD  | \
303*4882a593Smuzhiyun 				 MVNETA_TXD_L_DESC | \
304*4882a593Smuzhiyun 				 MVNETA_TXD_F_DESC)
305*4882a593Smuzhiyun #define MVNETA_TX_L4_CSUM_FULL	BIT(30)
306*4882a593Smuzhiyun #define MVNETA_TX_L4_CSUM_NOT	BIT(31)
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define MVNETA_RXD_ERR_CRC		0x0
309*4882a593Smuzhiyun #define MVNETA_RXD_ERR_SUMMARY		BIT(16)
310*4882a593Smuzhiyun #define MVNETA_RXD_ERR_OVERRUN		BIT(17)
311*4882a593Smuzhiyun #define MVNETA_RXD_ERR_LEN		BIT(18)
312*4882a593Smuzhiyun #define MVNETA_RXD_ERR_RESOURCE		(BIT(17) | BIT(18))
313*4882a593Smuzhiyun #define MVNETA_RXD_ERR_CODE_MASK	(BIT(17) | BIT(18))
314*4882a593Smuzhiyun #define MVNETA_RXD_L3_IP4		BIT(25)
315*4882a593Smuzhiyun #define MVNETA_RXD_FIRST_LAST_DESC	(BIT(26) | BIT(27))
316*4882a593Smuzhiyun #define MVNETA_RXD_L4_CSUM_OK		BIT(30)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun struct mvneta_tx_desc {
319*4882a593Smuzhiyun 	u32  command;		/* Options used by HW for packet transmitting.*/
320*4882a593Smuzhiyun 	u16  reserverd1;	/* csum_l4 (for future use)		*/
321*4882a593Smuzhiyun 	u16  data_size;		/* Data size of transmitted packet in bytes */
322*4882a593Smuzhiyun 	u32  buf_phys_addr;	/* Physical addr of transmitted buffer	*/
323*4882a593Smuzhiyun 	u32  reserved2;		/* hw_cmd - (for future use, PMT)	*/
324*4882a593Smuzhiyun 	u32  reserved3[4];	/* Reserved - (for future use)		*/
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun struct mvneta_rx_desc {
328*4882a593Smuzhiyun 	u32  status;		/* Info about received packet		*/
329*4882a593Smuzhiyun 	u16  reserved1;		/* pnc_info - (for future use, PnC)	*/
330*4882a593Smuzhiyun 	u16  data_size;		/* Size of received packet in bytes	*/
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	u32  buf_phys_addr;	/* Physical address of the buffer	*/
333*4882a593Smuzhiyun 	u32  reserved2;		/* pnc_flow_id  (for future use, PnC)	*/
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	u32  buf_cookie;	/* cookie for access to RX buffer in rx path */
336*4882a593Smuzhiyun 	u16  reserved3;		/* prefetch_cmd, for future use		*/
337*4882a593Smuzhiyun 	u16  reserved4;		/* csum_l4 - (for future use, PnC)	*/
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	u32  reserved5;		/* pnc_extra PnC (for future use, PnC)	*/
340*4882a593Smuzhiyun 	u32  reserved6;		/* hw_cmd (for future use, PnC and HWF)	*/
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun struct mvneta_tx_queue {
344*4882a593Smuzhiyun 	/* Number of this TX queue, in the range 0-7 */
345*4882a593Smuzhiyun 	u8 id;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* Number of TX DMA descriptors in the descriptor ring */
348*4882a593Smuzhiyun 	int size;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* Index of last TX DMA descriptor that was inserted */
351*4882a593Smuzhiyun 	int txq_put_index;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* Index of the TX DMA descriptor to be cleaned up */
354*4882a593Smuzhiyun 	int txq_get_index;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* Virtual address of the TX DMA descriptors array */
357*4882a593Smuzhiyun 	struct mvneta_tx_desc *descs;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/* DMA address of the TX DMA descriptors array */
360*4882a593Smuzhiyun 	dma_addr_t descs_phys;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* Index of the last TX DMA descriptor */
363*4882a593Smuzhiyun 	int last_desc;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Index of the next TX DMA descriptor to process */
366*4882a593Smuzhiyun 	int next_desc_to_proc;
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun struct mvneta_rx_queue {
370*4882a593Smuzhiyun 	/* rx queue number, in the range 0-7 */
371*4882a593Smuzhiyun 	u8 id;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* num of rx descriptors in the rx descriptor ring */
374*4882a593Smuzhiyun 	int size;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Virtual address of the RX DMA descriptors array */
377*4882a593Smuzhiyun 	struct mvneta_rx_desc *descs;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* DMA address of the RX DMA descriptors array */
380*4882a593Smuzhiyun 	dma_addr_t descs_phys;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Index of the last RX DMA descriptor */
383*4882a593Smuzhiyun 	int last_desc;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Index of the next RX DMA descriptor to process */
386*4882a593Smuzhiyun 	int next_desc_to_proc;
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* U-Boot doesn't use the queues, so set the number to 1 */
390*4882a593Smuzhiyun static int rxq_number = 1;
391*4882a593Smuzhiyun static int txq_number = 1;
392*4882a593Smuzhiyun static int rxq_def;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun struct buffer_location {
395*4882a593Smuzhiyun 	struct mvneta_tx_desc *tx_descs;
396*4882a593Smuzhiyun 	struct mvneta_rx_desc *rx_descs;
397*4882a593Smuzhiyun 	u32 rx_buffers;
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun  * All 4 interfaces use the same global buffer, since only one interface
402*4882a593Smuzhiyun  * can be enabled at once
403*4882a593Smuzhiyun  */
404*4882a593Smuzhiyun static struct buffer_location buffer_loc;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun  * Page table entries are set to 1MB, or multiples of 1MB
408*4882a593Smuzhiyun  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
409*4882a593Smuzhiyun  */
410*4882a593Smuzhiyun #define BD_SPACE	(1 << 20)
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun  * Dummy implementation that can be overwritten by a board
414*4882a593Smuzhiyun  * specific function
415*4882a593Smuzhiyun  */
board_network_enable(struct mii_dev * bus)416*4882a593Smuzhiyun __weak int board_network_enable(struct mii_dev *bus)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /* Utility/helper methods */
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* Write helper method */
mvreg_write(struct mvneta_port * pp,u32 offset,u32 data)424*4882a593Smuzhiyun static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	writel(data, pp->base + offset);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /* Read helper method */
mvreg_read(struct mvneta_port * pp,u32 offset)430*4882a593Smuzhiyun static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	return readl(pp->base + offset);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /* Clear all MIB counters */
mvneta_mib_counters_clear(struct mvneta_port * pp)436*4882a593Smuzhiyun static void mvneta_mib_counters_clear(struct mvneta_port *pp)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	int i;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* Perform dummy reads from MIB counters */
441*4882a593Smuzhiyun 	for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
442*4882a593Smuzhiyun 		mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* Rx descriptors helper methods */
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* Checks whether the RX descriptor having this status is both the first
448*4882a593Smuzhiyun  * and the last descriptor for the RX packet. Each RX packet is currently
449*4882a593Smuzhiyun  * received through a single RX descriptor, so not having each RX
450*4882a593Smuzhiyun  * descriptor with its first and last bits set is an error
451*4882a593Smuzhiyun  */
mvneta_rxq_desc_is_first_last(u32 status)452*4882a593Smuzhiyun static int mvneta_rxq_desc_is_first_last(u32 status)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
455*4882a593Smuzhiyun 		MVNETA_RXD_FIRST_LAST_DESC;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /* Add number of descriptors ready to receive new packets */
mvneta_rxq_non_occup_desc_add(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int ndescs)459*4882a593Smuzhiyun static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
460*4882a593Smuzhiyun 					  struct mvneta_rx_queue *rxq,
461*4882a593Smuzhiyun 					  int ndescs)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	/* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
464*4882a593Smuzhiyun 	 * be added at once
465*4882a593Smuzhiyun 	 */
466*4882a593Smuzhiyun 	while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
467*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
468*4882a593Smuzhiyun 			    (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
469*4882a593Smuzhiyun 			     MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
470*4882a593Smuzhiyun 		ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
474*4882a593Smuzhiyun 		    (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /* Get number of RX descriptors occupied by received packets */
mvneta_rxq_busy_desc_num_get(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)478*4882a593Smuzhiyun static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
479*4882a593Smuzhiyun 					struct mvneta_rx_queue *rxq)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	u32 val;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
484*4882a593Smuzhiyun 	return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /* Update num of rx desc called upon return from rx path or
488*4882a593Smuzhiyun  * from mvneta_rxq_drop_pkts().
489*4882a593Smuzhiyun  */
mvneta_rxq_desc_num_update(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int rx_done,int rx_filled)490*4882a593Smuzhiyun static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
491*4882a593Smuzhiyun 				       struct mvneta_rx_queue *rxq,
492*4882a593Smuzhiyun 				       int rx_done, int rx_filled)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	u32 val;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
497*4882a593Smuzhiyun 		val = rx_done |
498*4882a593Smuzhiyun 		  (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
499*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
500*4882a593Smuzhiyun 		return;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Only 255 descriptors can be added at once */
504*4882a593Smuzhiyun 	while ((rx_done > 0) || (rx_filled > 0)) {
505*4882a593Smuzhiyun 		if (rx_done <= 0xff) {
506*4882a593Smuzhiyun 			val = rx_done;
507*4882a593Smuzhiyun 			rx_done = 0;
508*4882a593Smuzhiyun 		} else {
509*4882a593Smuzhiyun 			val = 0xff;
510*4882a593Smuzhiyun 			rx_done -= 0xff;
511*4882a593Smuzhiyun 		}
512*4882a593Smuzhiyun 		if (rx_filled <= 0xff) {
513*4882a593Smuzhiyun 			val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
514*4882a593Smuzhiyun 			rx_filled = 0;
515*4882a593Smuzhiyun 		} else {
516*4882a593Smuzhiyun 			val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
517*4882a593Smuzhiyun 			rx_filled -= 0xff;
518*4882a593Smuzhiyun 		}
519*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /* Get pointer to next RX descriptor to be processed by SW */
524*4882a593Smuzhiyun static struct mvneta_rx_desc *
mvneta_rxq_next_desc_get(struct mvneta_rx_queue * rxq)525*4882a593Smuzhiyun mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	int rx_desc = rxq->next_desc_to_proc;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
530*4882a593Smuzhiyun 	return rxq->descs + rx_desc;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /* Tx descriptors helper methods */
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun /* Update HW with number of TX descriptors to be sent */
mvneta_txq_pend_desc_add(struct mvneta_port * pp,struct mvneta_tx_queue * txq,int pend_desc)536*4882a593Smuzhiyun static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
537*4882a593Smuzhiyun 				     struct mvneta_tx_queue *txq,
538*4882a593Smuzhiyun 				     int pend_desc)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	u32 val;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* Only 255 descriptors can be added at once ; Assume caller
543*4882a593Smuzhiyun 	 * process TX descriptors in quanta less than 256
544*4882a593Smuzhiyun 	 */
545*4882a593Smuzhiyun 	val = pend_desc;
546*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /* Get pointer to next TX descriptor to be processed (send) by HW */
550*4882a593Smuzhiyun static struct mvneta_tx_desc *
mvneta_txq_next_desc_get(struct mvneta_tx_queue * txq)551*4882a593Smuzhiyun mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	int tx_desc = txq->next_desc_to_proc;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
556*4882a593Smuzhiyun 	return txq->descs + tx_desc;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /* Set rxq buf size */
mvneta_rxq_buf_size_set(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int buf_size)560*4882a593Smuzhiyun static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
561*4882a593Smuzhiyun 				    struct mvneta_rx_queue *rxq,
562*4882a593Smuzhiyun 				    int buf_size)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	u32 val;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
569*4882a593Smuzhiyun 	val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
mvneta_port_is_fixed_link(struct mvneta_port * pp)574*4882a593Smuzhiyun static int mvneta_port_is_fixed_link(struct mvneta_port *pp)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	/* phy_addr is set to invalid value for fixed link */
577*4882a593Smuzhiyun 	return pp->phyaddr > PHY_MAX_ADDR;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun /* Start the Ethernet port RX and TX activity */
mvneta_port_up(struct mvneta_port * pp)582*4882a593Smuzhiyun static void mvneta_port_up(struct mvneta_port *pp)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	int queue;
585*4882a593Smuzhiyun 	u32 q_map;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Enable all initialized TXs. */
588*4882a593Smuzhiyun 	mvneta_mib_counters_clear(pp);
589*4882a593Smuzhiyun 	q_map = 0;
590*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
591*4882a593Smuzhiyun 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
592*4882a593Smuzhiyun 		if (txq->descs != NULL)
593*4882a593Smuzhiyun 			q_map |= (1 << queue);
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	/* Enable all initialized RXQs. */
598*4882a593Smuzhiyun 	q_map = 0;
599*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
600*4882a593Smuzhiyun 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
601*4882a593Smuzhiyun 		if (rxq->descs != NULL)
602*4882a593Smuzhiyun 			q_map |= (1 << queue);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /* Stop the Ethernet port activity */
mvneta_port_down(struct mvneta_port * pp)608*4882a593Smuzhiyun static void mvneta_port_down(struct mvneta_port *pp)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	u32 val;
611*4882a593Smuzhiyun 	int count;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* Stop Rx port activity. Check port Rx activity. */
614*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Issue stop command for active channels only */
617*4882a593Smuzhiyun 	if (val != 0)
618*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_RXQ_CMD,
619*4882a593Smuzhiyun 			    val << MVNETA_RXQ_DISABLE_SHIFT);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* Wait for all Rx activity to terminate. */
622*4882a593Smuzhiyun 	count = 0;
623*4882a593Smuzhiyun 	do {
624*4882a593Smuzhiyun 		if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
625*4882a593Smuzhiyun 			netdev_warn(pp->dev,
626*4882a593Smuzhiyun 				    "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
627*4882a593Smuzhiyun 				    val);
628*4882a593Smuzhiyun 			break;
629*4882a593Smuzhiyun 		}
630*4882a593Smuzhiyun 		mdelay(1);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_RXQ_CMD);
633*4882a593Smuzhiyun 	} while (val & 0xff);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	/* Stop Tx port activity. Check port Tx activity. Issue stop
636*4882a593Smuzhiyun 	 * command for active channels only
637*4882a593Smuzhiyun 	 */
638*4882a593Smuzhiyun 	val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (val != 0)
641*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_TXQ_CMD,
642*4882a593Smuzhiyun 			    (val << MVNETA_TXQ_DISABLE_SHIFT));
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	/* Wait for all Tx activity to terminate. */
645*4882a593Smuzhiyun 	count = 0;
646*4882a593Smuzhiyun 	do {
647*4882a593Smuzhiyun 		if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
648*4882a593Smuzhiyun 			netdev_warn(pp->dev,
649*4882a593Smuzhiyun 				    "TIMEOUT for TX stopped status=0x%08x\n",
650*4882a593Smuzhiyun 				    val);
651*4882a593Smuzhiyun 			break;
652*4882a593Smuzhiyun 		}
653*4882a593Smuzhiyun 		mdelay(1);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 		/* Check TX Command reg that all Txqs are stopped */
656*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_TXQ_CMD);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	} while (val & 0xff);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* Double check to verify that TX FIFO is empty */
661*4882a593Smuzhiyun 	count = 0;
662*4882a593Smuzhiyun 	do {
663*4882a593Smuzhiyun 		if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
664*4882a593Smuzhiyun 			netdev_warn(pp->dev,
665*4882a593Smuzhiyun 				    "TX FIFO empty timeout status=0x08%x\n",
666*4882a593Smuzhiyun 				    val);
667*4882a593Smuzhiyun 			break;
668*4882a593Smuzhiyun 		}
669*4882a593Smuzhiyun 		mdelay(1);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_PORT_STATUS);
672*4882a593Smuzhiyun 	} while (!(val & MVNETA_TX_FIFO_EMPTY) &&
673*4882a593Smuzhiyun 		 (val & MVNETA_TX_IN_PRGRS));
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	udelay(200);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* Enable the port by setting the port enable bit of the MAC control register */
mvneta_port_enable(struct mvneta_port * pp)679*4882a593Smuzhiyun static void mvneta_port_enable(struct mvneta_port *pp)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	u32 val;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* Enable port */
684*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
685*4882a593Smuzhiyun 	val |= MVNETA_GMAC0_PORT_ENABLE;
686*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* Disable the port and wait for about 200 usec before retuning */
mvneta_port_disable(struct mvneta_port * pp)690*4882a593Smuzhiyun static void mvneta_port_disable(struct mvneta_port *pp)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	u32 val;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* Reset the Enable bit in the Serial Control Register */
695*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
696*4882a593Smuzhiyun 	val &= ~MVNETA_GMAC0_PORT_ENABLE;
697*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	udelay(200);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* Multicast tables methods */
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
mvneta_set_ucast_table(struct mvneta_port * pp,int queue)705*4882a593Smuzhiyun static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	int offset;
708*4882a593Smuzhiyun 	u32 val;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (queue == -1) {
711*4882a593Smuzhiyun 		val = 0;
712*4882a593Smuzhiyun 	} else {
713*4882a593Smuzhiyun 		val = 0x1 | (queue << 1);
714*4882a593Smuzhiyun 		val |= (val << 24) | (val << 16) | (val << 8);
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	for (offset = 0; offset <= 0xc; offset += 4)
718*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
mvneta_set_special_mcast_table(struct mvneta_port * pp,int queue)722*4882a593Smuzhiyun static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	int offset;
725*4882a593Smuzhiyun 	u32 val;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (queue == -1) {
728*4882a593Smuzhiyun 		val = 0;
729*4882a593Smuzhiyun 	} else {
730*4882a593Smuzhiyun 		val = 0x1 | (queue << 1);
731*4882a593Smuzhiyun 		val |= (val << 24) | (val << 16) | (val << 8);
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	for (offset = 0; offset <= 0xfc; offset += 4)
735*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
mvneta_set_other_mcast_table(struct mvneta_port * pp,int queue)739*4882a593Smuzhiyun static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	int offset;
742*4882a593Smuzhiyun 	u32 val;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (queue == -1) {
745*4882a593Smuzhiyun 		memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
746*4882a593Smuzhiyun 		val = 0;
747*4882a593Smuzhiyun 	} else {
748*4882a593Smuzhiyun 		memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
749*4882a593Smuzhiyun 		val = 0x1 | (queue << 1);
750*4882a593Smuzhiyun 		val |= (val << 24) | (val << 16) | (val << 8);
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	for (offset = 0; offset <= 0xfc; offset += 4)
754*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun /* This method sets defaults to the NETA port:
758*4882a593Smuzhiyun  *	Clears interrupt Cause and Mask registers.
759*4882a593Smuzhiyun  *	Clears all MAC tables.
760*4882a593Smuzhiyun  *	Sets defaults to all registers.
761*4882a593Smuzhiyun  *	Resets RX and TX descriptor rings.
762*4882a593Smuzhiyun  *	Resets PHY.
763*4882a593Smuzhiyun  * This method can be called after mvneta_port_down() to return the port
764*4882a593Smuzhiyun  *	settings to defaults.
765*4882a593Smuzhiyun  */
mvneta_defaults_set(struct mvneta_port * pp)766*4882a593Smuzhiyun static void mvneta_defaults_set(struct mvneta_port *pp)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	int cpu;
769*4882a593Smuzhiyun 	int queue;
770*4882a593Smuzhiyun 	u32 val;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* Clear all Cause registers */
773*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
774*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
775*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	/* Mask all interrupts */
778*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
779*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
780*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
781*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/* Enable MBUS Retry bit16 */
784*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/* Set CPU queue access map - all CPUs have access to all RX
787*4882a593Smuzhiyun 	 * queues and to all TX queues
788*4882a593Smuzhiyun 	 */
789*4882a593Smuzhiyun 	for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++)
790*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_CPU_MAP(cpu),
791*4882a593Smuzhiyun 			    (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
792*4882a593Smuzhiyun 			     MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/* Reset RX and TX DMAs */
795*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
796*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* Disable Legacy WRR, Disable EJP, Release from reset */
799*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
800*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
801*4882a593Smuzhiyun 		mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
802*4882a593Smuzhiyun 		mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
806*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* Set Port Acceleration Mode */
809*4882a593Smuzhiyun 	val = MVNETA_ACC_MODE_EXT;
810*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_ACC_MODE, val);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/* Update val of portCfg register accordingly with all RxQueue types */
813*4882a593Smuzhiyun 	val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
814*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_CONFIG, val);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	val = 0;
817*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
818*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* Build PORT_SDMA_CONFIG_REG */
821*4882a593Smuzhiyun 	val = 0;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	/* Default burst size */
824*4882a593Smuzhiyun 	val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
825*4882a593Smuzhiyun 	val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
826*4882a593Smuzhiyun 	val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* Assign port SDMA configuration */
829*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* Enable PHY polling in hardware if not in fixed-link mode */
832*4882a593Smuzhiyun 	if (!mvneta_port_is_fixed_link(pp)) {
833*4882a593Smuzhiyun 		val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
834*4882a593Smuzhiyun 		val |= MVNETA_PHY_POLLING_ENABLE;
835*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	mvneta_set_ucast_table(pp, -1);
839*4882a593Smuzhiyun 	mvneta_set_special_mcast_table(pp, -1);
840*4882a593Smuzhiyun 	mvneta_set_other_mcast_table(pp, -1);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun /* Set unicast address */
mvneta_set_ucast_addr(struct mvneta_port * pp,u8 last_nibble,int queue)844*4882a593Smuzhiyun static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
845*4882a593Smuzhiyun 				  int queue)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	unsigned int unicast_reg;
848*4882a593Smuzhiyun 	unsigned int tbl_offset;
849*4882a593Smuzhiyun 	unsigned int reg_offset;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	/* Locate the Unicast table entry */
852*4882a593Smuzhiyun 	last_nibble = (0xf & last_nibble);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	/* offset from unicast tbl base */
855*4882a593Smuzhiyun 	tbl_offset = (last_nibble / 4) * 4;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* offset within the above reg  */
858*4882a593Smuzhiyun 	reg_offset = last_nibble % 4;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (queue == -1) {
863*4882a593Smuzhiyun 		/* Clear accepts frame bit at specified unicast DA tbl entry */
864*4882a593Smuzhiyun 		unicast_reg &= ~(0xff << (8 * reg_offset));
865*4882a593Smuzhiyun 	} else {
866*4882a593Smuzhiyun 		unicast_reg &= ~(0xff << (8 * reg_offset));
867*4882a593Smuzhiyun 		unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun /* Set mac address */
mvneta_mac_addr_set(struct mvneta_port * pp,unsigned char * addr,int queue)874*4882a593Smuzhiyun static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
875*4882a593Smuzhiyun 				int queue)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	unsigned int mac_h;
878*4882a593Smuzhiyun 	unsigned int mac_l;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (queue != -1) {
881*4882a593Smuzhiyun 		mac_l = (addr[4] << 8) | (addr[5]);
882*4882a593Smuzhiyun 		mac_h = (addr[0] << 24) | (addr[1] << 16) |
883*4882a593Smuzhiyun 			(addr[2] << 8) | (addr[3] << 0);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
886*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* Accept frames of this address */
890*4882a593Smuzhiyun 	mvneta_set_ucast_addr(pp, addr[5], queue);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
mvneta_rx_desc_fill(struct mvneta_rx_desc * rx_desc,u32 phys_addr,u32 cookie)894*4882a593Smuzhiyun static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
895*4882a593Smuzhiyun 				u32 phys_addr, u32 cookie)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	rx_desc->buf_cookie = cookie;
898*4882a593Smuzhiyun 	rx_desc->buf_phys_addr = phys_addr;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun /* Decrement sent descriptors counter */
mvneta_txq_sent_desc_dec(struct mvneta_port * pp,struct mvneta_tx_queue * txq,int sent_desc)902*4882a593Smuzhiyun static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
903*4882a593Smuzhiyun 				     struct mvneta_tx_queue *txq,
904*4882a593Smuzhiyun 				     int sent_desc)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	u32 val;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* Only 255 TX descriptors can be updated at once */
909*4882a593Smuzhiyun 	while (sent_desc > 0xff) {
910*4882a593Smuzhiyun 		val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
911*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
912*4882a593Smuzhiyun 		sent_desc = sent_desc - 0xff;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
916*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun /* Get number of TX descriptors already sent by HW */
mvneta_txq_sent_desc_num_get(struct mvneta_port * pp,struct mvneta_tx_queue * txq)920*4882a593Smuzhiyun static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
921*4882a593Smuzhiyun 					struct mvneta_tx_queue *txq)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	u32 val;
924*4882a593Smuzhiyun 	int sent_desc;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
927*4882a593Smuzhiyun 	sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
928*4882a593Smuzhiyun 		MVNETA_TXQ_SENT_DESC_SHIFT;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return sent_desc;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun /* Display more error info */
mvneta_rx_error(struct mvneta_port * pp,struct mvneta_rx_desc * rx_desc)934*4882a593Smuzhiyun static void mvneta_rx_error(struct mvneta_port *pp,
935*4882a593Smuzhiyun 			    struct mvneta_rx_desc *rx_desc)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	u32 status = rx_desc->status;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	if (!mvneta_rxq_desc_is_first_last(status)) {
940*4882a593Smuzhiyun 		netdev_err(pp->dev,
941*4882a593Smuzhiyun 			   "bad rx status %08x (buffer oversize), size=%d\n",
942*4882a593Smuzhiyun 			   status, rx_desc->data_size);
943*4882a593Smuzhiyun 		return;
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	switch (status & MVNETA_RXD_ERR_CODE_MASK) {
947*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_CRC:
948*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
949*4882a593Smuzhiyun 			   status, rx_desc->data_size);
950*4882a593Smuzhiyun 		break;
951*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_OVERRUN:
952*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
953*4882a593Smuzhiyun 			   status, rx_desc->data_size);
954*4882a593Smuzhiyun 		break;
955*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_LEN:
956*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
957*4882a593Smuzhiyun 			   status, rx_desc->data_size);
958*4882a593Smuzhiyun 		break;
959*4882a593Smuzhiyun 	case MVNETA_RXD_ERR_RESOURCE:
960*4882a593Smuzhiyun 		netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
961*4882a593Smuzhiyun 			   status, rx_desc->data_size);
962*4882a593Smuzhiyun 		break;
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun 
mvneta_rxq_handle_get(struct mvneta_port * pp,int rxq)966*4882a593Smuzhiyun static struct mvneta_rx_queue *mvneta_rxq_handle_get(struct mvneta_port *pp,
967*4882a593Smuzhiyun 						     int rxq)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	return &pp->rxqs[rxq];
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun /* Drop packets received by the RXQ and free buffers */
mvneta_rxq_drop_pkts(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)974*4882a593Smuzhiyun static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
975*4882a593Smuzhiyun 				 struct mvneta_rx_queue *rxq)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	int rx_done;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
980*4882a593Smuzhiyun 	if (rx_done)
981*4882a593Smuzhiyun 		mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
mvneta_rxq_fill(struct mvneta_port * pp,struct mvneta_rx_queue * rxq,int num)985*4882a593Smuzhiyun static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
986*4882a593Smuzhiyun 			   int num)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	int i;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
991*4882a593Smuzhiyun 		u32 addr;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 		/* U-Boot special: Fill in the rx buffer addresses */
994*4882a593Smuzhiyun 		addr = buffer_loc.rx_buffers + (i * RX_BUFFER_SIZE);
995*4882a593Smuzhiyun 		mvneta_rx_desc_fill(rxq->descs + i, addr, addr);
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	/* Add this number of RX descriptors as non occupied (ready to
999*4882a593Smuzhiyun 	 * get packets)
1000*4882a593Smuzhiyun 	 */
1001*4882a593Smuzhiyun 	mvneta_rxq_non_occup_desc_add(pp, rxq, i);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	return 0;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun /* Rx/Tx queue initialization/cleanup methods */
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun /* Create a specified RX queue */
mvneta_rxq_init(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)1009*4882a593Smuzhiyun static int mvneta_rxq_init(struct mvneta_port *pp,
1010*4882a593Smuzhiyun 			   struct mvneta_rx_queue *rxq)
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	rxq->size = pp->rx_ring_size;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* Allocate memory for RX descriptors */
1016*4882a593Smuzhiyun 	rxq->descs_phys = (dma_addr_t)rxq->descs;
1017*4882a593Smuzhiyun 	if (rxq->descs == NULL)
1018*4882a593Smuzhiyun 		return -ENOMEM;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	rxq->last_desc = rxq->size - 1;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/* Set Rx descriptors queue starting address */
1023*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
1024*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/* Fill RXQ with buffers from RX pool */
1027*4882a593Smuzhiyun 	mvneta_rxq_buf_size_set(pp, rxq, RX_BUFFER_SIZE);
1028*4882a593Smuzhiyun 	mvneta_rxq_fill(pp, rxq, rxq->size);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	return 0;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun /* Cleanup Rx queue */
mvneta_rxq_deinit(struct mvneta_port * pp,struct mvneta_rx_queue * rxq)1034*4882a593Smuzhiyun static void mvneta_rxq_deinit(struct mvneta_port *pp,
1035*4882a593Smuzhiyun 			      struct mvneta_rx_queue *rxq)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	mvneta_rxq_drop_pkts(pp, rxq);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	rxq->descs             = NULL;
1040*4882a593Smuzhiyun 	rxq->last_desc         = 0;
1041*4882a593Smuzhiyun 	rxq->next_desc_to_proc = 0;
1042*4882a593Smuzhiyun 	rxq->descs_phys        = 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun /* Create and initialize a tx queue */
mvneta_txq_init(struct mvneta_port * pp,struct mvneta_tx_queue * txq)1046*4882a593Smuzhiyun static int mvneta_txq_init(struct mvneta_port *pp,
1047*4882a593Smuzhiyun 			   struct mvneta_tx_queue *txq)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	txq->size = pp->tx_ring_size;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Allocate memory for TX descriptors */
1052*4882a593Smuzhiyun 	txq->descs_phys = (dma_addr_t)txq->descs;
1053*4882a593Smuzhiyun 	if (txq->descs == NULL)
1054*4882a593Smuzhiyun 		return -ENOMEM;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	txq->last_desc = txq->size - 1;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	/* Set maximum bandwidth for enabled TXQs */
1059*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
1060*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/* Set Tx descriptors queue starting address */
1063*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
1064*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	return 0;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
mvneta_txq_deinit(struct mvneta_port * pp,struct mvneta_tx_queue * txq)1070*4882a593Smuzhiyun static void mvneta_txq_deinit(struct mvneta_port *pp,
1071*4882a593Smuzhiyun 			      struct mvneta_tx_queue *txq)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	txq->descs             = NULL;
1074*4882a593Smuzhiyun 	txq->last_desc         = 0;
1075*4882a593Smuzhiyun 	txq->next_desc_to_proc = 0;
1076*4882a593Smuzhiyun 	txq->descs_phys        = 0;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	/* Set minimum bandwidth for disabled TXQs */
1079*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
1080*4882a593Smuzhiyun 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	/* Set Tx descriptors queue starting address and size */
1083*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
1084*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun /* Cleanup all Tx queues */
mvneta_cleanup_txqs(struct mvneta_port * pp)1088*4882a593Smuzhiyun static void mvneta_cleanup_txqs(struct mvneta_port *pp)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	int queue;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++)
1093*4882a593Smuzhiyun 		mvneta_txq_deinit(pp, &pp->txqs[queue]);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun /* Cleanup all Rx queues */
mvneta_cleanup_rxqs(struct mvneta_port * pp)1097*4882a593Smuzhiyun static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	int queue;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++)
1102*4882a593Smuzhiyun 		mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun /* Init all Rx queues */
mvneta_setup_rxqs(struct mvneta_port * pp)1107*4882a593Smuzhiyun static int mvneta_setup_rxqs(struct mvneta_port *pp)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	int queue;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
1112*4882a593Smuzhiyun 		int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
1113*4882a593Smuzhiyun 		if (err) {
1114*4882a593Smuzhiyun 			netdev_err(pp->dev, "%s: can't create rxq=%d\n",
1115*4882a593Smuzhiyun 				   __func__, queue);
1116*4882a593Smuzhiyun 			mvneta_cleanup_rxqs(pp);
1117*4882a593Smuzhiyun 			return err;
1118*4882a593Smuzhiyun 		}
1119*4882a593Smuzhiyun 	}
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	return 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun /* Init all tx queues */
mvneta_setup_txqs(struct mvneta_port * pp)1125*4882a593Smuzhiyun static int mvneta_setup_txqs(struct mvneta_port *pp)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun 	int queue;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
1130*4882a593Smuzhiyun 		int err = mvneta_txq_init(pp, &pp->txqs[queue]);
1131*4882a593Smuzhiyun 		if (err) {
1132*4882a593Smuzhiyun 			netdev_err(pp->dev, "%s: can't create txq=%d\n",
1133*4882a593Smuzhiyun 				   __func__, queue);
1134*4882a593Smuzhiyun 			mvneta_cleanup_txqs(pp);
1135*4882a593Smuzhiyun 			return err;
1136*4882a593Smuzhiyun 		}
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	return 0;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun 
mvneta_start_dev(struct mvneta_port * pp)1142*4882a593Smuzhiyun static void mvneta_start_dev(struct mvneta_port *pp)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	/* start the Rx/Tx activity */
1145*4882a593Smuzhiyun 	mvneta_port_enable(pp);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
mvneta_adjust_link(struct udevice * dev)1148*4882a593Smuzhiyun static void mvneta_adjust_link(struct udevice *dev)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1151*4882a593Smuzhiyun 	struct phy_device *phydev = pp->phydev;
1152*4882a593Smuzhiyun 	int status_change = 0;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	if (mvneta_port_is_fixed_link(pp)) {
1155*4882a593Smuzhiyun 		debug("Using fixed link, skip link adjust\n");
1156*4882a593Smuzhiyun 		return;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	if (phydev->link) {
1160*4882a593Smuzhiyun 		if ((pp->speed != phydev->speed) ||
1161*4882a593Smuzhiyun 		    (pp->duplex != phydev->duplex)) {
1162*4882a593Smuzhiyun 			u32 val;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 			val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1165*4882a593Smuzhiyun 			val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
1166*4882a593Smuzhiyun 				 MVNETA_GMAC_CONFIG_GMII_SPEED |
1167*4882a593Smuzhiyun 				 MVNETA_GMAC_CONFIG_FULL_DUPLEX |
1168*4882a593Smuzhiyun 				 MVNETA_GMAC_AN_SPEED_EN |
1169*4882a593Smuzhiyun 				 MVNETA_GMAC_AN_DUPLEX_EN);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 			if (phydev->duplex)
1172*4882a593Smuzhiyun 				val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 			if (phydev->speed == SPEED_1000)
1175*4882a593Smuzhiyun 				val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
1176*4882a593Smuzhiyun 			else
1177*4882a593Smuzhiyun 				val |= MVNETA_GMAC_CONFIG_MII_SPEED;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 			pp->duplex = phydev->duplex;
1182*4882a593Smuzhiyun 			pp->speed  = phydev->speed;
1183*4882a593Smuzhiyun 		}
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	if (phydev->link != pp->link) {
1187*4882a593Smuzhiyun 		if (!phydev->link) {
1188*4882a593Smuzhiyun 			pp->duplex = -1;
1189*4882a593Smuzhiyun 			pp->speed = 0;
1190*4882a593Smuzhiyun 		}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		pp->link = phydev->link;
1193*4882a593Smuzhiyun 		status_change = 1;
1194*4882a593Smuzhiyun 	}
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	if (status_change) {
1197*4882a593Smuzhiyun 		if (phydev->link) {
1198*4882a593Smuzhiyun 			u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1199*4882a593Smuzhiyun 			val |= (MVNETA_GMAC_FORCE_LINK_PASS |
1200*4882a593Smuzhiyun 				MVNETA_GMAC_FORCE_LINK_DOWN);
1201*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1202*4882a593Smuzhiyun 			mvneta_port_up(pp);
1203*4882a593Smuzhiyun 		} else {
1204*4882a593Smuzhiyun 			mvneta_port_down(pp);
1205*4882a593Smuzhiyun 		}
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun 
mvneta_open(struct udevice * dev)1209*4882a593Smuzhiyun static int mvneta_open(struct udevice *dev)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1212*4882a593Smuzhiyun 	int ret;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	ret = mvneta_setup_rxqs(pp);
1215*4882a593Smuzhiyun 	if (ret)
1216*4882a593Smuzhiyun 		return ret;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	ret = mvneta_setup_txqs(pp);
1219*4882a593Smuzhiyun 	if (ret)
1220*4882a593Smuzhiyun 		return ret;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	mvneta_adjust_link(dev);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	mvneta_start_dev(pp);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	return 0;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun /* Initialize hw */
mvneta_init2(struct mvneta_port * pp)1230*4882a593Smuzhiyun static int mvneta_init2(struct mvneta_port *pp)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	int queue;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	/* Disable port */
1235*4882a593Smuzhiyun 	mvneta_port_disable(pp);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/* Set port default values */
1238*4882a593Smuzhiyun 	mvneta_defaults_set(pp);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	pp->txqs = kzalloc(txq_number * sizeof(struct mvneta_tx_queue),
1241*4882a593Smuzhiyun 			   GFP_KERNEL);
1242*4882a593Smuzhiyun 	if (!pp->txqs)
1243*4882a593Smuzhiyun 		return -ENOMEM;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	/* U-Boot special: use preallocated area */
1246*4882a593Smuzhiyun 	pp->txqs[0].descs = buffer_loc.tx_descs;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	/* Initialize TX descriptor rings */
1249*4882a593Smuzhiyun 	for (queue = 0; queue < txq_number; queue++) {
1250*4882a593Smuzhiyun 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
1251*4882a593Smuzhiyun 		txq->id = queue;
1252*4882a593Smuzhiyun 		txq->size = pp->tx_ring_size;
1253*4882a593Smuzhiyun 	}
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	pp->rxqs = kzalloc(rxq_number * sizeof(struct mvneta_rx_queue),
1256*4882a593Smuzhiyun 			   GFP_KERNEL);
1257*4882a593Smuzhiyun 	if (!pp->rxqs) {
1258*4882a593Smuzhiyun 		kfree(pp->txqs);
1259*4882a593Smuzhiyun 		return -ENOMEM;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	/* U-Boot special: use preallocated area */
1263*4882a593Smuzhiyun 	pp->rxqs[0].descs = buffer_loc.rx_descs;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* Create Rx descriptor rings */
1266*4882a593Smuzhiyun 	for (queue = 0; queue < rxq_number; queue++) {
1267*4882a593Smuzhiyun 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
1268*4882a593Smuzhiyun 		rxq->id = queue;
1269*4882a593Smuzhiyun 		rxq->size = pp->rx_ring_size;
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun /* platform glue : initialize decoding windows */
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun /*
1278*4882a593Smuzhiyun  * Not like A380, in Armada3700, there are two layers of decode windows for GBE:
1279*4882a593Smuzhiyun  * First layer is:  GbE Address window that resides inside the GBE unit,
1280*4882a593Smuzhiyun  * Second layer is: Fabric address window which is located in the NIC400
1281*4882a593Smuzhiyun  *                  (South Fabric).
1282*4882a593Smuzhiyun  * To simplify the address decode configuration for Armada3700, we bypass the
1283*4882a593Smuzhiyun  * first layer of GBE decode window by setting the first window to 4GB.
1284*4882a593Smuzhiyun  */
mvneta_bypass_mbus_windows(struct mvneta_port * pp)1285*4882a593Smuzhiyun static void mvneta_bypass_mbus_windows(struct mvneta_port *pp)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	/*
1288*4882a593Smuzhiyun 	 * Set window size to 4GB, to bypass GBE address decode, leave the
1289*4882a593Smuzhiyun 	 * work to MBUS decode window
1290*4882a593Smuzhiyun 	 */
1291*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_WIN_SIZE(0), MVNETA_WIN_SIZE_MASK);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	/* Enable GBE address decode window 0 by set bit 0 to 0 */
1294*4882a593Smuzhiyun 	clrbits_le32(pp->base + MVNETA_BASE_ADDR_ENABLE,
1295*4882a593Smuzhiyun 		     MVNETA_BASE_ADDR_ENABLE_BIT);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	/* Set GBE address decode window 0 to full Access (read or write) */
1298*4882a593Smuzhiyun 	setbits_le32(pp->base + MVNETA_PORT_ACCESS_PROTECT,
1299*4882a593Smuzhiyun 		     MVNETA_PORT_ACCESS_PROTECT_WIN0_RW);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
mvneta_conf_mbus_windows(struct mvneta_port * pp)1302*4882a593Smuzhiyun static void mvneta_conf_mbus_windows(struct mvneta_port *pp)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram;
1305*4882a593Smuzhiyun 	u32 win_enable;
1306*4882a593Smuzhiyun 	u32 win_protect;
1307*4882a593Smuzhiyun 	int i;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	dram = mvebu_mbus_dram_info();
1310*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
1311*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
1312*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 		if (i < 4)
1315*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	win_enable = 0x3f;
1319*4882a593Smuzhiyun 	win_protect = 0;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
1322*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
1323*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
1324*4882a593Smuzhiyun 			    (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_WIN_SIZE(i),
1327*4882a593Smuzhiyun 			    (cs->size - 1) & 0xffff0000);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 		win_enable &= ~(1 << i);
1330*4882a593Smuzhiyun 		win_protect |= 3 << (2 * i);
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun /* Power up the port */
mvneta_port_power_up(struct mvneta_port * pp,int phy_mode)1337*4882a593Smuzhiyun static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	u32 ctrl;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/* MAC Cause register should be cleared */
1342*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Even though it might look weird, when we're configured in
1347*4882a593Smuzhiyun 	 * SGMII or QSGMII mode, the RGMII bit needs to be set.
1348*4882a593Smuzhiyun 	 */
1349*4882a593Smuzhiyun 	switch (phy_mode) {
1350*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_QSGMII:
1351*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
1352*4882a593Smuzhiyun 		ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
1353*4882a593Smuzhiyun 		break;
1354*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
1355*4882a593Smuzhiyun 		mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
1356*4882a593Smuzhiyun 		ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
1357*4882a593Smuzhiyun 		break;
1358*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
1359*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
1360*4882a593Smuzhiyun 		ctrl |= MVNETA_GMAC2_PORT_RGMII;
1361*4882a593Smuzhiyun 		break;
1362*4882a593Smuzhiyun 	default:
1363*4882a593Smuzhiyun 		return -EINVAL;
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* Cancel Port Reset */
1367*4882a593Smuzhiyun 	ctrl &= ~MVNETA_GMAC2_PORT_RESET;
1368*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
1371*4882a593Smuzhiyun 		MVNETA_GMAC2_PORT_RESET) != 0)
1372*4882a593Smuzhiyun 		continue;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	return 0;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun /* Device initialization routine */
mvneta_init(struct udevice * dev)1378*4882a593Smuzhiyun static int mvneta_init(struct udevice *dev)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
1381*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1382*4882a593Smuzhiyun 	int err;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	pp->tx_ring_size = MVNETA_MAX_TXD;
1385*4882a593Smuzhiyun 	pp->rx_ring_size = MVNETA_MAX_RXD;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	err = mvneta_init2(pp);
1388*4882a593Smuzhiyun 	if (err < 0) {
1389*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't init eth hal\n");
1390*4882a593Smuzhiyun 		return err;
1391*4882a593Smuzhiyun 	}
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	mvneta_mac_addr_set(pp, pdata->enetaddr, rxq_def);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	err = mvneta_port_power_up(pp, pp->phy_interface);
1396*4882a593Smuzhiyun 	if (err < 0) {
1397*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't power up port\n");
1398*4882a593Smuzhiyun 		return err;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	/* Call open() now as it needs to be done before runing send() */
1402*4882a593Smuzhiyun 	mvneta_open(dev);
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	return 0;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun /* U-Boot only functions follow here */
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun /* SMI / MDIO functions */
1410*4882a593Smuzhiyun 
smi_wait_ready(struct mvneta_port * pp)1411*4882a593Smuzhiyun static int smi_wait_ready(struct mvneta_port *pp)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	u32 timeout = MVNETA_SMI_TIMEOUT;
1414*4882a593Smuzhiyun 	u32 smi_reg;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
1417*4882a593Smuzhiyun 	do {
1418*4882a593Smuzhiyun 		/* read smi register */
1419*4882a593Smuzhiyun 		smi_reg = mvreg_read(pp, MVNETA_SMI);
1420*4882a593Smuzhiyun 		if (timeout-- == 0) {
1421*4882a593Smuzhiyun 			printf("Error: SMI busy timeout\n");
1422*4882a593Smuzhiyun 			return -EFAULT;
1423*4882a593Smuzhiyun 		}
1424*4882a593Smuzhiyun 	} while (smi_reg & MVNETA_SMI_BUSY);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	return 0;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun /*
1430*4882a593Smuzhiyun  * mvneta_mdio_read - miiphy_read callback function.
1431*4882a593Smuzhiyun  *
1432*4882a593Smuzhiyun  * Returns 16bit phy register value, or 0xffff on error
1433*4882a593Smuzhiyun  */
mvneta_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)1434*4882a593Smuzhiyun static int mvneta_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun 	struct mvneta_port *pp = bus->priv;
1437*4882a593Smuzhiyun 	u32 smi_reg;
1438*4882a593Smuzhiyun 	u32 timeout;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/* check parameters */
1441*4882a593Smuzhiyun 	if (addr > MVNETA_PHY_ADDR_MASK) {
1442*4882a593Smuzhiyun 		printf("Error: Invalid PHY address %d\n", addr);
1443*4882a593Smuzhiyun 		return -EFAULT;
1444*4882a593Smuzhiyun 	}
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	if (reg > MVNETA_PHY_REG_MASK) {
1447*4882a593Smuzhiyun 		printf("Err: Invalid register offset %d\n", reg);
1448*4882a593Smuzhiyun 		return -EFAULT;
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
1452*4882a593Smuzhiyun 	if (smi_wait_ready(pp) < 0)
1453*4882a593Smuzhiyun 		return -EFAULT;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	/* fill the phy address and regiser offset and read opcode */
1456*4882a593Smuzhiyun 	smi_reg = (addr << MVNETA_SMI_DEV_ADDR_OFFS)
1457*4882a593Smuzhiyun 		| (reg << MVNETA_SMI_REG_ADDR_OFFS)
1458*4882a593Smuzhiyun 		| MVNETA_SMI_OPCODE_READ;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	/* write the smi register */
1461*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_SMI, smi_reg);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* wait till read value is ready */
1464*4882a593Smuzhiyun 	timeout = MVNETA_SMI_TIMEOUT;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	do {
1467*4882a593Smuzhiyun 		/* read smi register */
1468*4882a593Smuzhiyun 		smi_reg = mvreg_read(pp, MVNETA_SMI);
1469*4882a593Smuzhiyun 		if (timeout-- == 0) {
1470*4882a593Smuzhiyun 			printf("Err: SMI read ready timeout\n");
1471*4882a593Smuzhiyun 			return -EFAULT;
1472*4882a593Smuzhiyun 		}
1473*4882a593Smuzhiyun 	} while (!(smi_reg & MVNETA_SMI_READ_VALID));
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	/* Wait for the data to update in the SMI register */
1476*4882a593Smuzhiyun 	for (timeout = 0; timeout < MVNETA_SMI_TIMEOUT; timeout++)
1477*4882a593Smuzhiyun 		;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	return mvreg_read(pp, MVNETA_SMI) & MVNETA_SMI_DATA_MASK;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun /*
1483*4882a593Smuzhiyun  * mvneta_mdio_write - miiphy_write callback function.
1484*4882a593Smuzhiyun  *
1485*4882a593Smuzhiyun  * Returns 0 if write succeed, -EINVAL on bad parameters
1486*4882a593Smuzhiyun  * -ETIME on timeout
1487*4882a593Smuzhiyun  */
mvneta_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)1488*4882a593Smuzhiyun static int mvneta_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
1489*4882a593Smuzhiyun 			     u16 value)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	struct mvneta_port *pp = bus->priv;
1492*4882a593Smuzhiyun 	u32 smi_reg;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/* check parameters */
1495*4882a593Smuzhiyun 	if (addr > MVNETA_PHY_ADDR_MASK) {
1496*4882a593Smuzhiyun 		printf("Error: Invalid PHY address %d\n", addr);
1497*4882a593Smuzhiyun 		return -EFAULT;
1498*4882a593Smuzhiyun 	}
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	if (reg > MVNETA_PHY_REG_MASK) {
1501*4882a593Smuzhiyun 		printf("Err: Invalid register offset %d\n", reg);
1502*4882a593Smuzhiyun 		return -EFAULT;
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
1506*4882a593Smuzhiyun 	if (smi_wait_ready(pp) < 0)
1507*4882a593Smuzhiyun 		return -EFAULT;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	/* fill the phy addr and reg offset and write opcode and data */
1510*4882a593Smuzhiyun 	smi_reg = value << MVNETA_SMI_DATA_OFFS;
1511*4882a593Smuzhiyun 	smi_reg |= (addr << MVNETA_SMI_DEV_ADDR_OFFS)
1512*4882a593Smuzhiyun 		| (reg << MVNETA_SMI_REG_ADDR_OFFS);
1513*4882a593Smuzhiyun 	smi_reg &= ~MVNETA_SMI_OPCODE_READ;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/* write the smi register */
1516*4882a593Smuzhiyun 	mvreg_write(pp, MVNETA_SMI, smi_reg);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	return 0;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun 
mvneta_start(struct udevice * dev)1521*4882a593Smuzhiyun static int mvneta_start(struct udevice *dev)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1524*4882a593Smuzhiyun 	struct phy_device *phydev;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	mvneta_port_power_up(pp, pp->phy_interface);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	if (!pp->init || pp->link == 0) {
1529*4882a593Smuzhiyun 		if (mvneta_port_is_fixed_link(pp)) {
1530*4882a593Smuzhiyun 			u32 val;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 			pp->init = 1;
1533*4882a593Smuzhiyun 			pp->link = 1;
1534*4882a593Smuzhiyun 			mvneta_init(dev);
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 			val = MVNETA_GMAC_FORCE_LINK_UP |
1537*4882a593Smuzhiyun 			      MVNETA_GMAC_IB_BYPASS_AN_EN |
1538*4882a593Smuzhiyun 			      MVNETA_GMAC_SET_FC_EN |
1539*4882a593Smuzhiyun 			      MVNETA_GMAC_ADVERT_FC_EN |
1540*4882a593Smuzhiyun 			      MVNETA_GMAC_SAMPLE_TX_CFG_EN;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 			if (pp->duplex)
1543*4882a593Smuzhiyun 				val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 			if (pp->speed == SPEED_1000)
1546*4882a593Smuzhiyun 				val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
1547*4882a593Smuzhiyun 			else if (pp->speed == SPEED_100)
1548*4882a593Smuzhiyun 				val |= MVNETA_GMAC_CONFIG_MII_SPEED;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1551*4882a593Smuzhiyun 		} else {
1552*4882a593Smuzhiyun 			/* Set phy address of the port */
1553*4882a593Smuzhiyun 			mvreg_write(pp, MVNETA_PHY_ADDR, pp->phyaddr);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 			phydev = phy_connect(pp->bus, pp->phyaddr, dev,
1556*4882a593Smuzhiyun 					     pp->phy_interface);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 			pp->phydev = phydev;
1559*4882a593Smuzhiyun 			phy_config(phydev);
1560*4882a593Smuzhiyun 			phy_startup(phydev);
1561*4882a593Smuzhiyun 			if (!phydev->link) {
1562*4882a593Smuzhiyun 				printf("%s: No link.\n", phydev->dev->name);
1563*4882a593Smuzhiyun 				return -1;
1564*4882a593Smuzhiyun 			}
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 			/* Full init on first call */
1567*4882a593Smuzhiyun 			mvneta_init(dev);
1568*4882a593Smuzhiyun 			pp->init = 1;
1569*4882a593Smuzhiyun 			return 0;
1570*4882a593Smuzhiyun 		}
1571*4882a593Smuzhiyun 	}
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	/* Upon all following calls, this is enough */
1574*4882a593Smuzhiyun 	mvneta_port_up(pp);
1575*4882a593Smuzhiyun 	mvneta_port_enable(pp);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	return 0;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun 
mvneta_send(struct udevice * dev,void * packet,int length)1580*4882a593Smuzhiyun static int mvneta_send(struct udevice *dev, void *packet, int length)
1581*4882a593Smuzhiyun {
1582*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1583*4882a593Smuzhiyun 	struct mvneta_tx_queue *txq = &pp->txqs[0];
1584*4882a593Smuzhiyun 	struct mvneta_tx_desc *tx_desc;
1585*4882a593Smuzhiyun 	int sent_desc;
1586*4882a593Smuzhiyun 	u32 timeout = 0;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	/* Get a descriptor for the first part of the packet */
1589*4882a593Smuzhiyun 	tx_desc = mvneta_txq_next_desc_get(txq);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	tx_desc->buf_phys_addr = (u32)(uintptr_t)packet;
1592*4882a593Smuzhiyun 	tx_desc->data_size = length;
1593*4882a593Smuzhiyun 	flush_dcache_range((ulong)packet,
1594*4882a593Smuzhiyun 			   (ulong)packet + ALIGN(length, PKTALIGN));
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	/* First and Last descriptor */
1597*4882a593Smuzhiyun 	tx_desc->command = MVNETA_TX_L4_CSUM_NOT | MVNETA_TXD_FLZ_DESC;
1598*4882a593Smuzhiyun 	mvneta_txq_pend_desc_add(pp, txq, 1);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	/* Wait for packet to be sent (queue might help with speed here) */
1601*4882a593Smuzhiyun 	sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1602*4882a593Smuzhiyun 	while (!sent_desc) {
1603*4882a593Smuzhiyun 		if (timeout++ > 10000) {
1604*4882a593Smuzhiyun 			printf("timeout: packet not sent\n");
1605*4882a593Smuzhiyun 			return -1;
1606*4882a593Smuzhiyun 		}
1607*4882a593Smuzhiyun 		sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1608*4882a593Smuzhiyun 	}
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	/* txDone has increased - hw sent packet */
1611*4882a593Smuzhiyun 	mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	return 0;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
mvneta_recv(struct udevice * dev,int flags,uchar ** packetp)1616*4882a593Smuzhiyun static int mvneta_recv(struct udevice *dev, int flags, uchar **packetp)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1619*4882a593Smuzhiyun 	int rx_done;
1620*4882a593Smuzhiyun 	struct mvneta_rx_queue *rxq;
1621*4882a593Smuzhiyun 	int rx_bytes = 0;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	/* get rx queue */
1624*4882a593Smuzhiyun 	rxq = mvneta_rxq_handle_get(pp, rxq_def);
1625*4882a593Smuzhiyun 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	if (rx_done) {
1628*4882a593Smuzhiyun 		struct mvneta_rx_desc *rx_desc;
1629*4882a593Smuzhiyun 		unsigned char *data;
1630*4882a593Smuzhiyun 		u32 rx_status;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 		/*
1633*4882a593Smuzhiyun 		 * No cache invalidation needed here, since the desc's are
1634*4882a593Smuzhiyun 		 * located in a uncached memory region
1635*4882a593Smuzhiyun 		 */
1636*4882a593Smuzhiyun 		rx_desc = mvneta_rxq_next_desc_get(rxq);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 		rx_status = rx_desc->status;
1639*4882a593Smuzhiyun 		if (!mvneta_rxq_desc_is_first_last(rx_status) ||
1640*4882a593Smuzhiyun 		    (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
1641*4882a593Smuzhiyun 			mvneta_rx_error(pp, rx_desc);
1642*4882a593Smuzhiyun 			/* leave the descriptor untouched */
1643*4882a593Smuzhiyun 			return -EIO;
1644*4882a593Smuzhiyun 		}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 		/* 2 bytes for marvell header. 4 bytes for crc */
1647*4882a593Smuzhiyun 		rx_bytes = rx_desc->data_size - 6;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 		/* give packet to stack - skip on first 2 bytes */
1650*4882a593Smuzhiyun 		data = (u8 *)(uintptr_t)rx_desc->buf_cookie + 2;
1651*4882a593Smuzhiyun 		/*
1652*4882a593Smuzhiyun 		 * No cache invalidation needed here, since the rx_buffer's are
1653*4882a593Smuzhiyun 		 * located in a uncached memory region
1654*4882a593Smuzhiyun 		 */
1655*4882a593Smuzhiyun 		*packetp = data;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 		mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
1658*4882a593Smuzhiyun 	}
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	return rx_bytes;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun 
mvneta_probe(struct udevice * dev)1663*4882a593Smuzhiyun static int mvneta_probe(struct udevice *dev)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
1666*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1667*4882a593Smuzhiyun 	void *blob = (void *)gd->fdt_blob;
1668*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
1669*4882a593Smuzhiyun 	struct mii_dev *bus;
1670*4882a593Smuzhiyun 	unsigned long addr;
1671*4882a593Smuzhiyun 	void *bd_space;
1672*4882a593Smuzhiyun 	int ret;
1673*4882a593Smuzhiyun 	int fl_node;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	/*
1676*4882a593Smuzhiyun 	 * Allocate buffer area for descs and rx_buffers. This is only
1677*4882a593Smuzhiyun 	 * done once for all interfaces. As only one interface can
1678*4882a593Smuzhiyun 	 * be active. Make this area DMA safe by disabling the D-cache
1679*4882a593Smuzhiyun 	 */
1680*4882a593Smuzhiyun 	if (!buffer_loc.tx_descs) {
1681*4882a593Smuzhiyun 		/* Align buffer area for descs and rx_buffers to 1MiB */
1682*4882a593Smuzhiyun 		bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
1683*4882a593Smuzhiyun 		mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, BD_SPACE,
1684*4882a593Smuzhiyun 						DCACHE_OFF);
1685*4882a593Smuzhiyun 		buffer_loc.tx_descs = (struct mvneta_tx_desc *)bd_space;
1686*4882a593Smuzhiyun 		buffer_loc.rx_descs = (struct mvneta_rx_desc *)
1687*4882a593Smuzhiyun 			((phys_addr_t)bd_space +
1688*4882a593Smuzhiyun 			 MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc));
1689*4882a593Smuzhiyun 		buffer_loc.rx_buffers = (phys_addr_t)
1690*4882a593Smuzhiyun 			(bd_space +
1691*4882a593Smuzhiyun 			 MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc) +
1692*4882a593Smuzhiyun 			 MVNETA_MAX_RXD * sizeof(struct mvneta_rx_desc));
1693*4882a593Smuzhiyun 	}
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	pp->base = (void __iomem *)pdata->iobase;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	/* Configure MBUS address windows */
1698*4882a593Smuzhiyun 	if (device_is_compatible(dev, "marvell,armada-3700-neta"))
1699*4882a593Smuzhiyun 		mvneta_bypass_mbus_windows(pp);
1700*4882a593Smuzhiyun 	else
1701*4882a593Smuzhiyun 		mvneta_conf_mbus_windows(pp);
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	/* PHY interface is already decoded in mvneta_ofdata_to_platdata() */
1704*4882a593Smuzhiyun 	pp->phy_interface = pdata->phy_interface;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	/* fetch 'fixed-link' property from 'neta' node */
1707*4882a593Smuzhiyun 	fl_node = fdt_subnode_offset(blob, node, "fixed-link");
1708*4882a593Smuzhiyun 	if (fl_node != -FDT_ERR_NOTFOUND) {
1709*4882a593Smuzhiyun 		/* set phy_addr to invalid value for fixed link */
1710*4882a593Smuzhiyun 		pp->phyaddr = PHY_MAX_ADDR + 1;
1711*4882a593Smuzhiyun 		pp->duplex = fdtdec_get_bool(blob, fl_node, "full-duplex");
1712*4882a593Smuzhiyun 		pp->speed = fdtdec_get_int(blob, fl_node, "speed", 0);
1713*4882a593Smuzhiyun 	} else {
1714*4882a593Smuzhiyun 		/* Now read phyaddr from DT */
1715*4882a593Smuzhiyun 		addr = fdtdec_get_int(blob, node, "phy", 0);
1716*4882a593Smuzhiyun 		addr = fdt_node_offset_by_phandle(blob, addr);
1717*4882a593Smuzhiyun 		pp->phyaddr = fdtdec_get_int(blob, addr, "reg", 0);
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	bus = mdio_alloc();
1721*4882a593Smuzhiyun 	if (!bus) {
1722*4882a593Smuzhiyun 		printf("Failed to allocate MDIO bus\n");
1723*4882a593Smuzhiyun 		return -ENOMEM;
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	bus->read = mvneta_mdio_read;
1727*4882a593Smuzhiyun 	bus->write = mvneta_mdio_write;
1728*4882a593Smuzhiyun 	snprintf(bus->name, sizeof(bus->name), dev->name);
1729*4882a593Smuzhiyun 	bus->priv = (void *)pp;
1730*4882a593Smuzhiyun 	pp->bus = bus;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	ret = mdio_register(bus);
1733*4882a593Smuzhiyun 	if (ret)
1734*4882a593Smuzhiyun 		return ret;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	return board_network_enable(bus);
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun 
mvneta_stop(struct udevice * dev)1739*4882a593Smuzhiyun static void mvneta_stop(struct udevice *dev)
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun 	struct mvneta_port *pp = dev_get_priv(dev);
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	mvneta_port_down(pp);
1744*4882a593Smuzhiyun 	mvneta_port_disable(pp);
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun static const struct eth_ops mvneta_ops = {
1748*4882a593Smuzhiyun 	.start		= mvneta_start,
1749*4882a593Smuzhiyun 	.send		= mvneta_send,
1750*4882a593Smuzhiyun 	.recv		= mvneta_recv,
1751*4882a593Smuzhiyun 	.stop		= mvneta_stop,
1752*4882a593Smuzhiyun };
1753*4882a593Smuzhiyun 
mvneta_ofdata_to_platdata(struct udevice * dev)1754*4882a593Smuzhiyun static int mvneta_ofdata_to_platdata(struct udevice *dev)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
1757*4882a593Smuzhiyun 	const char *phy_mode;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	pdata->iobase = devfdt_get_addr(dev);
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	/* Get phy-mode / phy_interface from DT */
1762*4882a593Smuzhiyun 	pdata->phy_interface = -1;
1763*4882a593Smuzhiyun 	phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1764*4882a593Smuzhiyun 			       NULL);
1765*4882a593Smuzhiyun 	if (phy_mode)
1766*4882a593Smuzhiyun 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
1767*4882a593Smuzhiyun 	if (pdata->phy_interface == -1) {
1768*4882a593Smuzhiyun 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1769*4882a593Smuzhiyun 		return -EINVAL;
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	return 0;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun static const struct udevice_id mvneta_ids[] = {
1776*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-370-neta" },
1777*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-xp-neta" },
1778*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-3700-neta" },
1779*4882a593Smuzhiyun 	{ }
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun U_BOOT_DRIVER(mvneta) = {
1783*4882a593Smuzhiyun 	.name	= "mvneta",
1784*4882a593Smuzhiyun 	.id	= UCLASS_ETH,
1785*4882a593Smuzhiyun 	.of_match = mvneta_ids,
1786*4882a593Smuzhiyun 	.ofdata_to_platdata = mvneta_ofdata_to_platdata,
1787*4882a593Smuzhiyun 	.probe	= mvneta_probe,
1788*4882a593Smuzhiyun 	.ops	= &mvneta_ops,
1789*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct mvneta_port),
1790*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
1791*4882a593Smuzhiyun };
1792