xref: /OK3568_Linux_fs/u-boot/drivers/net/mvgbe.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009
3*4882a593Smuzhiyun  * Marvell Semiconductor <www.marvell.com>
4*4882a593Smuzhiyun  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * based on - Driver for MV64360X ethernet ports
7*4882a593Smuzhiyun  * Copyright (C) 2002 rabeeh@galileo.co.il
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __MVGBE_H__
13*4882a593Smuzhiyun #define __MVGBE_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* PHY_BASE_ADR is board specific and can be configured */
16*4882a593Smuzhiyun #if defined (CONFIG_PHY_BASE_ADR)
17*4882a593Smuzhiyun #define PHY_BASE_ADR		CONFIG_PHY_BASE_ADR
18*4882a593Smuzhiyun #else
19*4882a593Smuzhiyun #define PHY_BASE_ADR		0x08	/* default phy base addr */
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Constants */
23*4882a593Smuzhiyun #define INT_CAUSE_UNMASK_ALL		0x0007ffff
24*4882a593Smuzhiyun #define INT_CAUSE_UNMASK_ALL_EXT	0x0011ffff
25*4882a593Smuzhiyun #define MRU_MASK			0xfff1ffff
26*4882a593Smuzhiyun #define PHYADR_MASK			0x0000001f
27*4882a593Smuzhiyun #define PHYREG_MASK			0x0000001f
28*4882a593Smuzhiyun #define QTKNBKT_DEF_VAL			0x3fffffff
29*4882a593Smuzhiyun #define QMTBS_DEF_VAL			0x000003ff
30*4882a593Smuzhiyun #define QTKNRT_DEF_VAL			0x0000fcff
31*4882a593Smuzhiyun #define RXUQ	0 /* Used Rx queue */
32*4882a593Smuzhiyun #define TXUQ	0 /* Used Rx queue */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define to_mvgbe(_d) container_of(_d, struct mvgbe_device, dev)
35*4882a593Smuzhiyun #define MVGBE_REG_WR(adr, val)		writel(val, &adr)
36*4882a593Smuzhiyun #define MVGBE_REG_RD(adr)		readl(&adr)
37*4882a593Smuzhiyun #define MVGBE_REG_BITS_RESET(adr, val)	writel(readl(&adr) & ~(val), &adr)
38*4882a593Smuzhiyun #define MVGBE_REG_BITS_SET(adr, val)	writel(readl(&adr) | val, &adr)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Default port configuration value */
41*4882a593Smuzhiyun #define PRT_CFG_VAL			( \
42*4882a593Smuzhiyun 	MVGBE_UCAST_MOD_NRML		| \
43*4882a593Smuzhiyun 	MVGBE_DFLT_RXQ(RXUQ)		| \
44*4882a593Smuzhiyun 	MVGBE_DFLT_RX_ARPQ(RXUQ)	| \
45*4882a593Smuzhiyun 	MVGBE_RX_BC_IF_NOT_IP_OR_ARP	| \
46*4882a593Smuzhiyun 	MVGBE_RX_BC_IF_IP		| \
47*4882a593Smuzhiyun 	MVGBE_RX_BC_IF_ARP		| \
48*4882a593Smuzhiyun 	MVGBE_CPTR_TCP_FRMS_DIS		| \
49*4882a593Smuzhiyun 	MVGBE_CPTR_UDP_FRMS_DIS		| \
50*4882a593Smuzhiyun 	MVGBE_DFLT_RX_TCPQ(RXUQ)	| \
51*4882a593Smuzhiyun 	MVGBE_DFLT_RX_UDPQ(RXUQ)	| \
52*4882a593Smuzhiyun 	MVGBE_DFLT_RX_BPDUQ(RXUQ))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Default port extend configuration value */
55*4882a593Smuzhiyun #define PORT_CFG_EXTEND_VALUE		\
56*4882a593Smuzhiyun 	MVGBE_SPAN_BPDU_PACKETS_AS_NORMAL	| \
57*4882a593Smuzhiyun 	MVGBE_PARTITION_DIS		| \
58*4882a593Smuzhiyun 	MVGBE_TX_CRC_GENERATION_EN
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define GT_MVGBE_IPG_INT_RX(value)	((value & 0x3fff) << 8)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Default sdma control value */
63*4882a593Smuzhiyun #define PORT_SDMA_CFG_VALUE		( \
64*4882a593Smuzhiyun 	MVGBE_RX_BURST_SIZE_16_64BIT	| \
65*4882a593Smuzhiyun 	MVGBE_BLM_RX_NO_SWAP		| \
66*4882a593Smuzhiyun 	MVGBE_BLM_TX_NO_SWAP		| \
67*4882a593Smuzhiyun 	GT_MVGBE_IPG_INT_RX(RXUQ)	| \
68*4882a593Smuzhiyun 	MVGBE_TX_BURST_SIZE_16_64BIT)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Default port serial control value */
71*4882a593Smuzhiyun #ifndef PORT_SERIAL_CONTROL_VALUE
72*4882a593Smuzhiyun #define PORT_SERIAL_CONTROL_VALUE		( \
73*4882a593Smuzhiyun 	MVGBE_FORCE_LINK_PASS			| \
74*4882a593Smuzhiyun 	MVGBE_DIS_AUTO_NEG_FOR_DUPLX		| \
75*4882a593Smuzhiyun 	MVGBE_DIS_AUTO_NEG_FOR_FLOW_CTRL	| \
76*4882a593Smuzhiyun 	MVGBE_ADV_NO_FLOW_CTRL			| \
77*4882a593Smuzhiyun 	MVGBE_FORCE_FC_MODE_NO_PAUSE_DIS_TX	| \
78*4882a593Smuzhiyun 	MVGBE_FORCE_BP_MODE_NO_JAM		| \
79*4882a593Smuzhiyun 	(1 << 9) /* Reserved bit has to be 1 */	| \
80*4882a593Smuzhiyun 	MVGBE_DO_NOT_FORCE_LINK_FAIL		| \
81*4882a593Smuzhiyun 	MVGBE_EN_AUTO_NEG_SPEED_GMII		| \
82*4882a593Smuzhiyun 	MVGBE_DTE_ADV_0				| \
83*4882a593Smuzhiyun 	MVGBE_MIIPHY_MAC_MODE			| \
84*4882a593Smuzhiyun 	MVGBE_AUTO_NEG_NO_CHANGE		| \
85*4882a593Smuzhiyun 	MVGBE_MAX_RX_PACKET_1552BYTE		| \
86*4882a593Smuzhiyun 	MVGBE_CLR_EXT_LOOPBACK			| \
87*4882a593Smuzhiyun 	MVGBE_SET_FULL_DUPLEX_MODE		| \
88*4882a593Smuzhiyun 	MVGBE_DIS_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX)
89*4882a593Smuzhiyun #endif
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Tx WRR confoguration macros */
92*4882a593Smuzhiyun #define PORT_MAX_TRAN_UNIT	0x24	/* MTU register (default) 9KByte */
93*4882a593Smuzhiyun #define PORT_MAX_TOKEN_BUCKET_SIZE	0x_FFFF	/* PMTBS reg (default) */
94*4882a593Smuzhiyun #define PORT_TOKEN_RATE		1023	/* PTTBRC reg (default) */
95*4882a593Smuzhiyun /* MAC accepet/reject macros */
96*4882a593Smuzhiyun #define ACCEPT_MAC_ADDR		0
97*4882a593Smuzhiyun #define REJECT_MAC_ADDR		1
98*4882a593Smuzhiyun /* Size of a Tx/Rx descriptor used in chain list data structure */
99*4882a593Smuzhiyun #define MV_RXQ_DESC_ALIGNED_SIZE	\
100*4882a593Smuzhiyun 	(((sizeof(struct mvgbe_rxdesc) / PKTALIGN) + 1) * PKTALIGN)
101*4882a593Smuzhiyun /* Buffer offset from buffer pointer */
102*4882a593Smuzhiyun #define RX_BUF_OFFSET		0x2
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Port serial status reg (PSR) */
105*4882a593Smuzhiyun #define MVGBE_INTERFACE_GMII_MII	0
106*4882a593Smuzhiyun #define MVGBE_INTERFACE_PCM		1
107*4882a593Smuzhiyun #define MVGBE_LINK_IS_DOWN		0
108*4882a593Smuzhiyun #define MVGBE_LINK_IS_UP		(1 << 1)
109*4882a593Smuzhiyun #define MVGBE_PORT_AT_HALF_DUPLEX	0
110*4882a593Smuzhiyun #define MVGBE_PORT_AT_FULL_DUPLEX	(1 << 2)
111*4882a593Smuzhiyun #define MVGBE_RX_FLOW_CTRL_DISD		0
112*4882a593Smuzhiyun #define MVGBE_RX_FLOW_CTRL_ENBALED	(1 << 3)
113*4882a593Smuzhiyun #define MVGBE_GMII_SPEED_100_10		0
114*4882a593Smuzhiyun #define MVGBE_GMII_SPEED_1000		(1 << 4)
115*4882a593Smuzhiyun #define MVGBE_MII_SPEED_10		0
116*4882a593Smuzhiyun #define MVGBE_MII_SPEED_100		(1 << 5)
117*4882a593Smuzhiyun #define MVGBE_NO_TX			0
118*4882a593Smuzhiyun #define MVGBE_TX_IN_PROGRESS		(1 << 7)
119*4882a593Smuzhiyun #define MVGBE_BYPASS_NO_ACTIVE		0
120*4882a593Smuzhiyun #define MVGBE_BYPASS_ACTIVE		(1 << 8)
121*4882a593Smuzhiyun #define MVGBE_PORT_NOT_AT_PARTN_STT	0
122*4882a593Smuzhiyun #define MVGBE_PORT_AT_PARTN_STT		(1 << 9)
123*4882a593Smuzhiyun #define MVGBE_PORT_TX_FIFO_NOT_EMPTY	0
124*4882a593Smuzhiyun #define MVGBE_PORT_TX_FIFO_EMPTY	(1 << 10)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* These macros describes the Port configuration reg (Px_cR) bits */
127*4882a593Smuzhiyun #define MVGBE_UCAST_MOD_NRML		0
128*4882a593Smuzhiyun #define MVGBE_UNICAST_PROMISCUOUS_MODE	1
129*4882a593Smuzhiyun #define MVGBE_DFLT_RXQ(_x)		(_x << 1)
130*4882a593Smuzhiyun #define MVGBE_DFLT_RX_ARPQ(_x)		(_x << 4)
131*4882a593Smuzhiyun #define MVGBE_RX_BC_IF_NOT_IP_OR_ARP	0
132*4882a593Smuzhiyun #define MVGBE_REJECT_BC_IF_NOT_IP_OR_ARP (1 << 7)
133*4882a593Smuzhiyun #define MVGBE_RX_BC_IF_IP		0
134*4882a593Smuzhiyun #define MVGBE_REJECT_BC_IF_IP		(1 << 8)
135*4882a593Smuzhiyun #define MVGBE_RX_BC_IF_ARP		0
136*4882a593Smuzhiyun #define MVGBE_REJECT_BC_IF_ARP		(1 << 9)
137*4882a593Smuzhiyun #define MVGBE_TX_AM_NO_UPDATE_ERR_SMRY	(1 << 12)
138*4882a593Smuzhiyun #define MVGBE_CPTR_TCP_FRMS_DIS		0
139*4882a593Smuzhiyun #define MVGBE_CPTR_TCP_FRMS_EN		(1 << 14)
140*4882a593Smuzhiyun #define MVGBE_CPTR_UDP_FRMS_DIS		0
141*4882a593Smuzhiyun #define MVGBE_CPTR_UDP_FRMS_EN		(1 << 15)
142*4882a593Smuzhiyun #define MVGBE_DFLT_RX_TCPQ(_x)		(_x << 16)
143*4882a593Smuzhiyun #define MVGBE_DFLT_RX_UDPQ(_x)		(_x << 19)
144*4882a593Smuzhiyun #define MVGBE_DFLT_RX_BPDUQ(_x)		(_x << 22)
145*4882a593Smuzhiyun #define MVGBE_DFLT_RX_TCP_CHKSUM_MODE	(1 << 25)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* These macros describes the Port configuration extend reg (Px_cXR) bits*/
148*4882a593Smuzhiyun #define MVGBE_CLASSIFY_EN			1
149*4882a593Smuzhiyun #define MVGBE_SPAN_BPDU_PACKETS_AS_NORMAL	0
150*4882a593Smuzhiyun #define MVGBE_SPAN_BPDU_PACKETS_TO_RX_Q7	(1 << 1)
151*4882a593Smuzhiyun #define MVGBE_PARTITION_DIS			0
152*4882a593Smuzhiyun #define MVGBE_PARTITION_EN			(1 << 2)
153*4882a593Smuzhiyun #define MVGBE_TX_CRC_GENERATION_EN		0
154*4882a593Smuzhiyun #define MVGBE_TX_CRC_GENERATION_DIS		(1 << 3)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* These macros describes the Port Sdma configuration reg (SDCR) bits */
157*4882a593Smuzhiyun #define MVGBE_RIFB				1
158*4882a593Smuzhiyun #define MVGBE_RX_BURST_SIZE_1_64BIT		0
159*4882a593Smuzhiyun #define MVGBE_RX_BURST_SIZE_2_64BIT		(1 << 1)
160*4882a593Smuzhiyun #define MVGBE_RX_BURST_SIZE_4_64BIT		(1 << 2)
161*4882a593Smuzhiyun #define MVGBE_RX_BURST_SIZE_8_64BIT		((1 << 2) | (1 << 1))
162*4882a593Smuzhiyun #define MVGBE_RX_BURST_SIZE_16_64BIT		(1 << 3)
163*4882a593Smuzhiyun #define MVGBE_BLM_RX_NO_SWAP			(1 << 4)
164*4882a593Smuzhiyun #define MVGBE_BLM_RX_BYTE_SWAP			0
165*4882a593Smuzhiyun #define MVGBE_BLM_TX_NO_SWAP			(1 << 5)
166*4882a593Smuzhiyun #define MVGBE_BLM_TX_BYTE_SWAP			0
167*4882a593Smuzhiyun #define MVGBE_DESCRIPTORS_BYTE_SWAP		(1 << 6)
168*4882a593Smuzhiyun #define MVGBE_DESCRIPTORS_NO_SWAP		0
169*4882a593Smuzhiyun #define MVGBE_TX_BURST_SIZE_1_64BIT		0
170*4882a593Smuzhiyun #define MVGBE_TX_BURST_SIZE_2_64BIT		(1 << 22)
171*4882a593Smuzhiyun #define MVGBE_TX_BURST_SIZE_4_64BIT		(1 << 23)
172*4882a593Smuzhiyun #define MVGBE_TX_BURST_SIZE_8_64BIT		((1 << 23) | (1 << 22))
173*4882a593Smuzhiyun #define MVGBE_TX_BURST_SIZE_16_64BIT		(1 << 24)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* These macros describes the Port serial control reg (PSCR) bits */
176*4882a593Smuzhiyun #define MVGBE_SERIAL_PORT_DIS			0
177*4882a593Smuzhiyun #define MVGBE_SERIAL_PORT_EN			1
178*4882a593Smuzhiyun #define MVGBE_FORCE_LINK_PASS			(1 << 1)
179*4882a593Smuzhiyun #define MVGBE_DO_NOT_FORCE_LINK_PASS		0
180*4882a593Smuzhiyun #define MVGBE_EN_AUTO_NEG_FOR_DUPLX		0
181*4882a593Smuzhiyun #define MVGBE_DIS_AUTO_NEG_FOR_DUPLX		(1 << 2)
182*4882a593Smuzhiyun #define MVGBE_EN_AUTO_NEG_FOR_FLOW_CTRL		0
183*4882a593Smuzhiyun #define MVGBE_DIS_AUTO_NEG_FOR_FLOW_CTRL	(1 << 3)
184*4882a593Smuzhiyun #define MVGBE_ADV_NO_FLOW_CTRL			0
185*4882a593Smuzhiyun #define MVGBE_ADV_SYMMETRIC_FLOW_CTRL		(1 << 4)
186*4882a593Smuzhiyun #define MVGBE_FORCE_FC_MODE_NO_PAUSE_DIS_TX	0
187*4882a593Smuzhiyun #define MVGBE_FORCE_FC_MODE_TX_PAUSE_DIS	(1 << 5)
188*4882a593Smuzhiyun #define MVGBE_FORCE_BP_MODE_NO_JAM		0
189*4882a593Smuzhiyun #define MVGBE_FORCE_BP_MODE_JAM_TX		(1 << 7)
190*4882a593Smuzhiyun #define MVGBE_FORCE_BP_MODE_JAM_TX_ON_RX_ERR	(1 << 8)
191*4882a593Smuzhiyun #define MVGBE_FORCE_LINK_FAIL			0
192*4882a593Smuzhiyun #define MVGBE_DO_NOT_FORCE_LINK_FAIL		(1 << 10)
193*4882a593Smuzhiyun #define MVGBE_DIS_AUTO_NEG_SPEED_GMII		(1 << 13)
194*4882a593Smuzhiyun #define MVGBE_EN_AUTO_NEG_SPEED_GMII		0
195*4882a593Smuzhiyun #define MVGBE_DTE_ADV_0				0
196*4882a593Smuzhiyun #define MVGBE_DTE_ADV_1				(1 << 14)
197*4882a593Smuzhiyun #define MVGBE_MIIPHY_MAC_MODE			0
198*4882a593Smuzhiyun #define MVGBE_MIIPHY_PHY_MODE			(1 << 15)
199*4882a593Smuzhiyun #define MVGBE_AUTO_NEG_NO_CHANGE		0
200*4882a593Smuzhiyun #define MVGBE_RESTART_AUTO_NEG			(1 << 16)
201*4882a593Smuzhiyun #define MVGBE_MAX_RX_PACKET_1518BYTE		0
202*4882a593Smuzhiyun #define MVGBE_MAX_RX_PACKET_1522BYTE		(1 << 17)
203*4882a593Smuzhiyun #define MVGBE_MAX_RX_PACKET_1552BYTE		(1 << 18)
204*4882a593Smuzhiyun #define MVGBE_MAX_RX_PACKET_9022BYTE		((1 << 18) | (1 << 17))
205*4882a593Smuzhiyun #define MVGBE_MAX_RX_PACKET_9192BYTE		(1 << 19)
206*4882a593Smuzhiyun #define MVGBE_MAX_RX_PACKET_9700BYTE		((1 << 19) | (1 << 17))
207*4882a593Smuzhiyun #define MVGBE_SET_EXT_LOOPBACK			(1 << 20)
208*4882a593Smuzhiyun #define MVGBE_CLR_EXT_LOOPBACK			0
209*4882a593Smuzhiyun #define MVGBE_SET_FULL_DUPLEX_MODE		(1 << 21)
210*4882a593Smuzhiyun #define MVGBE_SET_HALF_DUPLEX_MODE		0
211*4882a593Smuzhiyun #define MVGBE_EN_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX	(1 << 22)
212*4882a593Smuzhiyun #define MVGBE_DIS_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX 0
213*4882a593Smuzhiyun #define MVGBE_SET_GMII_SPEED_TO_10_100		0
214*4882a593Smuzhiyun #define MVGBE_SET_GMII_SPEED_TO_1000		(1 << 23)
215*4882a593Smuzhiyun #define MVGBE_SET_MII_SPEED_TO_10		0
216*4882a593Smuzhiyun #define MVGBE_SET_MII_SPEED_TO_100		(1 << 24)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* SMI register fields */
219*4882a593Smuzhiyun #define MVGBE_PHY_SMI_TIMEOUT		10000
220*4882a593Smuzhiyun #define MVGBE_PHY_SMI_DATA_OFFS		0	/* Data */
221*4882a593Smuzhiyun #define MVGBE_PHY_SMI_DATA_MASK		(0xffff << MVGBE_PHY_SMI_DATA_OFFS)
222*4882a593Smuzhiyun #define MVGBE_PHY_SMI_DEV_ADDR_OFFS	16	/* PHY device address */
223*4882a593Smuzhiyun #define MVGBE_PHY_SMI_DEV_ADDR_MASK \
224*4882a593Smuzhiyun 	(PHYADR_MASK << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
225*4882a593Smuzhiyun #define MVGBE_SMI_REG_ADDR_OFFS		21	/* PHY device reg addr */
226*4882a593Smuzhiyun #define MVGBE_SMI_REG_ADDR_MASK \
227*4882a593Smuzhiyun 	(PHYADR_MASK << MVGBE_SMI_REG_ADDR_OFFS)
228*4882a593Smuzhiyun #define MVGBE_PHY_SMI_OPCODE_OFFS	26	/* Write/Read opcode */
229*4882a593Smuzhiyun #define MVGBE_PHY_SMI_OPCODE_MASK	(3 << MVGBE_PHY_SMI_OPCODE_OFFS)
230*4882a593Smuzhiyun #define MVGBE_PHY_SMI_OPCODE_WRITE	(0 << MVGBE_PHY_SMI_OPCODE_OFFS)
231*4882a593Smuzhiyun #define MVGBE_PHY_SMI_OPCODE_READ	(1 << MVGBE_PHY_SMI_OPCODE_OFFS)
232*4882a593Smuzhiyun #define MVGBE_PHY_SMI_READ_VALID_MASK	(1 << 27)	/* Read Valid */
233*4882a593Smuzhiyun #define MVGBE_PHY_SMI_BUSY_MASK		(1 << 28)	/* Busy */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* SDMA command status fields macros */
236*4882a593Smuzhiyun /* Tx & Rx descriptors status */
237*4882a593Smuzhiyun #define MVGBE_ERROR_SUMMARY		1
238*4882a593Smuzhiyun /* Tx & Rx descriptors command */
239*4882a593Smuzhiyun #define MVGBE_BUFFER_OWNED_BY_DMA	(1 << 31)
240*4882a593Smuzhiyun /* Tx descriptors status */
241*4882a593Smuzhiyun #define MVGBE_LC_ERROR			0
242*4882a593Smuzhiyun #define MVGBE_UR_ERROR			(1 << 1)
243*4882a593Smuzhiyun #define MVGBE_RL_ERROR			(1 << 2)
244*4882a593Smuzhiyun #define MVGBE_LLC_SNAP_FORMAT		(1 << 9)
245*4882a593Smuzhiyun #define MVGBE_TX_LAST_FRAME		(1 << 20)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* Rx descriptors status */
248*4882a593Smuzhiyun #define MVGBE_CRC_ERROR			0
249*4882a593Smuzhiyun #define MVGBE_OVERRUN_ERROR		(1 << 1)
250*4882a593Smuzhiyun #define MVGBE_MAX_FRAME_LENGTH_ERROR	(1 << 2)
251*4882a593Smuzhiyun #define MVGBE_RESOURCE_ERROR		((1 << 2) | (1 << 1))
252*4882a593Smuzhiyun #define MVGBE_VLAN_TAGGED		(1 << 19)
253*4882a593Smuzhiyun #define MVGBE_BPDU_FRAME		(1 << 20)
254*4882a593Smuzhiyun #define MVGBE_TCP_FRAME_OVER_IP_V_4	0
255*4882a593Smuzhiyun #define MVGBE_UDP_FRAME_OVER_IP_V_4	(1 << 21)
256*4882a593Smuzhiyun #define MVGBE_OTHER_FRAME_TYPE		(1 << 22)
257*4882a593Smuzhiyun #define MVGBE_LAYER_2_IS_MVGBE_V_2	(1 << 23)
258*4882a593Smuzhiyun #define MVGBE_FRAME_TYPE_IP_V_4		(1 << 24)
259*4882a593Smuzhiyun #define MVGBE_FRAME_HEADER_OK		(1 << 25)
260*4882a593Smuzhiyun #define MVGBE_RX_LAST_DESC		(1 << 26)
261*4882a593Smuzhiyun #define MVGBE_RX_FIRST_DESC		(1 << 27)
262*4882a593Smuzhiyun #define MVGBE_UNKNOWN_DESTINATION_ADDR	(1 << 28)
263*4882a593Smuzhiyun #define MVGBE_RX_EN_INTERRUPT		(1 << 29)
264*4882a593Smuzhiyun #define MVGBE_LAYER_4_CHECKSUM_OK	(1 << 30)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* Rx descriptors byte count */
267*4882a593Smuzhiyun #define MVGBE_FRAME_FRAGMENTED		(1 << 2)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* Tx descriptors command */
270*4882a593Smuzhiyun #define MVGBE_LAYER_4_CHECKSUM_FIRST_DESC	(1 << 10)
271*4882a593Smuzhiyun #define MVGBE_FRAME_SET_TO_VLAN			(1 << 15)
272*4882a593Smuzhiyun #define MVGBE_TCP_FRAME				0
273*4882a593Smuzhiyun #define MVGBE_UDP_FRAME				(1 << 16)
274*4882a593Smuzhiyun #define MVGBE_GEN_TCP_UDP_CHECKSUM		(1 << 17)
275*4882a593Smuzhiyun #define MVGBE_GEN_IP_V_4_CHECKSUM		(1 << 18)
276*4882a593Smuzhiyun #define MVGBE_ZERO_PADDING			(1 << 19)
277*4882a593Smuzhiyun #define MVGBE_TX_LAST_DESC			(1 << 20)
278*4882a593Smuzhiyun #define MVGBE_TX_FIRST_DESC			(1 << 21)
279*4882a593Smuzhiyun #define MVGBE_GEN_CRC				(1 << 22)
280*4882a593Smuzhiyun #define MVGBE_TX_EN_INTERRUPT			(1 << 23)
281*4882a593Smuzhiyun #define MVGBE_AUTO_MODE				(1 << 30)
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* Address decode parameters */
284*4882a593Smuzhiyun /* Ethernet Base Address Register bits */
285*4882a593Smuzhiyun #define EBAR_TARGET_DRAM			0x00000000
286*4882a593Smuzhiyun #define EBAR_TARGET_DEVICE			0x00000001
287*4882a593Smuzhiyun #define EBAR_TARGET_CBS				0x00000002
288*4882a593Smuzhiyun #define EBAR_TARGET_PCI0			0x00000003
289*4882a593Smuzhiyun #define EBAR_TARGET_PCI1			0x00000004
290*4882a593Smuzhiyun #define EBAR_TARGET_CUNIT			0x00000005
291*4882a593Smuzhiyun #define EBAR_TARGET_AUNIT			0x00000006
292*4882a593Smuzhiyun #define EBAR_TARGET_GUNIT			0x00000007
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /* Window attrib */
295*4882a593Smuzhiyun #if defined(CONFIG_DOVE)
296*4882a593Smuzhiyun #define EBAR_DRAM_CS0				0x00000000
297*4882a593Smuzhiyun #define EBAR_DRAM_CS1				0x00000000
298*4882a593Smuzhiyun #define EBAR_DRAM_CS2				0x00000000
299*4882a593Smuzhiyun #define EBAR_DRAM_CS3				0x00000000
300*4882a593Smuzhiyun #else
301*4882a593Smuzhiyun #define EBAR_DRAM_CS0				0x00000E00
302*4882a593Smuzhiyun #define EBAR_DRAM_CS1				0x00000D00
303*4882a593Smuzhiyun #define EBAR_DRAM_CS2				0x00000B00
304*4882a593Smuzhiyun #define EBAR_DRAM_CS3				0x00000700
305*4882a593Smuzhiyun #endif
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* DRAM Target interface */
308*4882a593Smuzhiyun #define EBAR_DRAM_NO_CACHE_COHERENCY		0x00000000
309*4882a593Smuzhiyun #define EBAR_DRAM_CACHE_COHERENCY_WT		0x00001000
310*4882a593Smuzhiyun #define EBAR_DRAM_CACHE_COHERENCY_WB		0x00002000
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* Device Bus Target interface */
313*4882a593Smuzhiyun #define EBAR_DEVICE_DEVCS0			0x00001E00
314*4882a593Smuzhiyun #define EBAR_DEVICE_DEVCS1			0x00001D00
315*4882a593Smuzhiyun #define EBAR_DEVICE_DEVCS2			0x00001B00
316*4882a593Smuzhiyun #define EBAR_DEVICE_DEVCS3			0x00001700
317*4882a593Smuzhiyun #define EBAR_DEVICE_BOOTCS3			0x00000F00
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* PCI Target interface */
320*4882a593Smuzhiyun #define EBAR_PCI_BYTE_SWAP			0x00000000
321*4882a593Smuzhiyun #define EBAR_PCI_NO_SWAP			0x00000100
322*4882a593Smuzhiyun #define EBAR_PCI_BYTE_WORD_SWAP			0x00000200
323*4882a593Smuzhiyun #define EBAR_PCI_WORD_SWAP			0x00000300
324*4882a593Smuzhiyun #define EBAR_PCI_NO_SNOOP_NOT_ASSERT		0x00000000
325*4882a593Smuzhiyun #define EBAR_PCI_NO_SNOOP_ASSERT		0x00000400
326*4882a593Smuzhiyun #define EBAR_PCI_IO_SPACE			0x00000000
327*4882a593Smuzhiyun #define EBAR_PCI_MEMORY_SPACE			0x00000800
328*4882a593Smuzhiyun #define EBAR_PCI_REQ64_FORCE			0x00000000
329*4882a593Smuzhiyun #define EBAR_PCI_REQ64_SIZE			0x00001000
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* Window access control */
332*4882a593Smuzhiyun #define EWIN_ACCESS_NOT_ALLOWED 0
333*4882a593Smuzhiyun #define EWIN_ACCESS_READ_ONLY	1
334*4882a593Smuzhiyun #define EWIN_ACCESS_FULL	((1 << 1) | 1)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /* structures represents Controller registers */
337*4882a593Smuzhiyun struct mvgbe_barsz {
338*4882a593Smuzhiyun 	u32 bar;
339*4882a593Smuzhiyun 	u32 size;
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun struct mvgbe_rxcdp {
343*4882a593Smuzhiyun 	struct mvgbe_rxdesc *rxcdp;
344*4882a593Smuzhiyun 	u32 rxcdp_pad[3];
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun struct mvgbe_tqx {
348*4882a593Smuzhiyun 	u32 qxttbc;
349*4882a593Smuzhiyun 	u32 tqxtbc;
350*4882a593Smuzhiyun 	u32 tqxac;
351*4882a593Smuzhiyun 	u32 tqxpad;
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun struct mvgbe_registers {
355*4882a593Smuzhiyun 	u32 phyadr;
356*4882a593Smuzhiyun 	u32 smi;
357*4882a593Smuzhiyun 	u32 euda;
358*4882a593Smuzhiyun 	u32 eudid;
359*4882a593Smuzhiyun 	u8 pad1[0x080 - 0x00c - 4];
360*4882a593Smuzhiyun 	u32 euic;
361*4882a593Smuzhiyun 	u32 euim;
362*4882a593Smuzhiyun 	u8 pad2[0x094 - 0x084 - 4];
363*4882a593Smuzhiyun 	u32 euea;
364*4882a593Smuzhiyun 	u32 euiae;
365*4882a593Smuzhiyun 	u8 pad3[0x0b0 - 0x098 - 4];
366*4882a593Smuzhiyun 	u32 euc;
367*4882a593Smuzhiyun 	u8 pad3a[0x200 - 0x0b0 - 4];
368*4882a593Smuzhiyun 	struct mvgbe_barsz barsz[6];
369*4882a593Smuzhiyun 	u8 pad4[0x280 - 0x22c - 4];
370*4882a593Smuzhiyun 	u32 ha_remap[4];
371*4882a593Smuzhiyun 	u32 bare;
372*4882a593Smuzhiyun 	u32 epap;
373*4882a593Smuzhiyun 	u8 pad5[0x400 - 0x294 - 4];
374*4882a593Smuzhiyun 	u32 pxc;
375*4882a593Smuzhiyun 	u32 pxcx;
376*4882a593Smuzhiyun 	u32 mii_ser_params;
377*4882a593Smuzhiyun 	u8 pad6[0x410 - 0x408 - 4];
378*4882a593Smuzhiyun 	u32 evlane;
379*4882a593Smuzhiyun 	u32 macal;
380*4882a593Smuzhiyun 	u32 macah;
381*4882a593Smuzhiyun 	u32 sdc;
382*4882a593Smuzhiyun 	u32 dscp[7];
383*4882a593Smuzhiyun 	u32 psc0;
384*4882a593Smuzhiyun 	u32 vpt2p;
385*4882a593Smuzhiyun 	u32 ps0;
386*4882a593Smuzhiyun 	u32 tqc;
387*4882a593Smuzhiyun 	u32 psc1;
388*4882a593Smuzhiyun 	u32 ps1;
389*4882a593Smuzhiyun 	u32 mrvl_header;
390*4882a593Smuzhiyun 	u8 pad7[0x460 - 0x454 - 4];
391*4882a593Smuzhiyun 	u32 ic;
392*4882a593Smuzhiyun 	u32 ice;
393*4882a593Smuzhiyun 	u32 pim;
394*4882a593Smuzhiyun 	u32 peim;
395*4882a593Smuzhiyun 	u8 pad8[0x474 - 0x46c - 4];
396*4882a593Smuzhiyun 	u32 pxtfut;
397*4882a593Smuzhiyun 	u32 pad9;
398*4882a593Smuzhiyun 	u32 pxmfs;
399*4882a593Smuzhiyun 	u32 pad10;
400*4882a593Smuzhiyun 	u32 pxdfc;
401*4882a593Smuzhiyun 	u32 pxofc;
402*4882a593Smuzhiyun 	u8 pad11[0x494 - 0x488 - 4];
403*4882a593Smuzhiyun 	u32 peuiae;
404*4882a593Smuzhiyun 	u8 pad12[0x4bc - 0x494 - 4];
405*4882a593Smuzhiyun 	u32 eth_type_prio;
406*4882a593Smuzhiyun 	u8 pad13[0x4dc - 0x4bc - 4];
407*4882a593Smuzhiyun 	u32 tqfpc;
408*4882a593Smuzhiyun 	u32 pttbrc;
409*4882a593Smuzhiyun 	u32 tqc1;
410*4882a593Smuzhiyun 	u32 pmtu;
411*4882a593Smuzhiyun 	u32 pmtbs;
412*4882a593Smuzhiyun 	u8 pad14[0x60c - 0x4ec - 4];
413*4882a593Smuzhiyun 	struct mvgbe_rxcdp rxcdp[7];
414*4882a593Smuzhiyun 	struct mvgbe_rxdesc *rxcdp7;
415*4882a593Smuzhiyun 	u32 rqc;
416*4882a593Smuzhiyun 	struct mvgbe_txdesc *tcsdp;
417*4882a593Smuzhiyun 	u8 pad15[0x6c0 - 0x684 - 4];
418*4882a593Smuzhiyun 	struct mvgbe_txdesc *tcqdp[8];
419*4882a593Smuzhiyun 	u8 pad16[0x700 - 0x6dc - 4];
420*4882a593Smuzhiyun 	struct mvgbe_tqx tqx[8];
421*4882a593Smuzhiyun 	u32 pttbc;
422*4882a593Smuzhiyun 	u8 pad17[0x7a8 - 0x780 - 4];
423*4882a593Smuzhiyun 	u32 tqxipg0;
424*4882a593Smuzhiyun 	u32 pad18[3];
425*4882a593Smuzhiyun 	u32 tqxipg1;
426*4882a593Smuzhiyun 	u8 pad19[0x7c0 - 0x7b8 - 4];
427*4882a593Smuzhiyun 	u32 hitkninlopkt;
428*4882a593Smuzhiyun 	u32 hitkninasyncpkt;
429*4882a593Smuzhiyun 	u32 lotkninasyncpkt;
430*4882a593Smuzhiyun 	u32 pad20;
431*4882a593Smuzhiyun 	u32 ts;
432*4882a593Smuzhiyun 	u8 pad21[0x3000 - 0x27d0 - 4];
433*4882a593Smuzhiyun 	u32 pad20_1[32];	/* mib counter registes */
434*4882a593Smuzhiyun 	u8 pad22[0x3400 - 0x3000 - sizeof(u32) * 32];
435*4882a593Smuzhiyun 	u32 dfsmt[64];
436*4882a593Smuzhiyun 	u32 dfomt[64];
437*4882a593Smuzhiyun 	u32 dfut[4];
438*4882a593Smuzhiyun 	u8 pad23[0xe20c0 - 0x7360c - 4];
439*4882a593Smuzhiyun 	u32 pmbus_top_arbiter;
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* structures/enums needed by driver */
443*4882a593Smuzhiyun enum mvgbe_adrwin {
444*4882a593Smuzhiyun 	MVGBE_WIN0,
445*4882a593Smuzhiyun 	MVGBE_WIN1,
446*4882a593Smuzhiyun 	MVGBE_WIN2,
447*4882a593Smuzhiyun 	MVGBE_WIN3,
448*4882a593Smuzhiyun 	MVGBE_WIN4,
449*4882a593Smuzhiyun 	MVGBE_WIN5
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun enum mvgbe_target {
453*4882a593Smuzhiyun 	MVGBE_TARGET_DRAM,
454*4882a593Smuzhiyun 	MVGBE_TARGET_DEV,
455*4882a593Smuzhiyun 	MVGBE_TARGET_CBS,
456*4882a593Smuzhiyun 	MVGBE_TARGET_PCI0,
457*4882a593Smuzhiyun 	MVGBE_TARGET_PCI1
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun struct mvgbe_winparam {
461*4882a593Smuzhiyun 	enum mvgbe_adrwin win;	/* Window number */
462*4882a593Smuzhiyun 	enum mvgbe_target target;	/* System targets */
463*4882a593Smuzhiyun 	u16 attrib;		/* BAR attrib. See above macros */
464*4882a593Smuzhiyun 	u32 base_addr;		/* Window base address in u32 form */
465*4882a593Smuzhiyun 	u32 high_addr;		/* Window high address in u32 form */
466*4882a593Smuzhiyun 	u32 size;		/* Size in MBytes. Must be % 64Kbyte. */
467*4882a593Smuzhiyun 	int enable;		/* Enable/disable access to the window. */
468*4882a593Smuzhiyun 	u16 access_ctrl;	/*Access ctrl register. see above macros */
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun struct mvgbe_rxdesc {
472*4882a593Smuzhiyun 	u32 cmd_sts;		/* Descriptor command status */
473*4882a593Smuzhiyun 	u16 buf_size;		/* Buffer size */
474*4882a593Smuzhiyun 	u16 byte_cnt;		/* Descriptor buffer byte count */
475*4882a593Smuzhiyun 	u8 *buf_ptr;		/* Descriptor buffer pointer */
476*4882a593Smuzhiyun 	struct mvgbe_rxdesc *nxtdesc_p;	/* Next descriptor pointer */
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun struct mvgbe_txdesc {
480*4882a593Smuzhiyun 	u32 cmd_sts;		/* Descriptor command status */
481*4882a593Smuzhiyun 	u16 l4i_chk;		/* CPU provided TCP Checksum */
482*4882a593Smuzhiyun 	u16 byte_cnt;		/* Descriptor buffer byte count */
483*4882a593Smuzhiyun 	u8 *buf_ptr;		/* Descriptor buffer ptr */
484*4882a593Smuzhiyun 	struct mvgbe_txdesc *nxtdesc_p;	/* Next descriptor ptr */
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /* port device data struct */
488*4882a593Smuzhiyun struct mvgbe_device {
489*4882a593Smuzhiyun 	struct eth_device dev;
490*4882a593Smuzhiyun 	struct mvgbe_registers *regs;
491*4882a593Smuzhiyun 	struct mvgbe_txdesc *p_txdesc;
492*4882a593Smuzhiyun 	struct mvgbe_rxdesc *p_rxdesc;
493*4882a593Smuzhiyun 	struct mvgbe_rxdesc *p_rxdesc_curr;
494*4882a593Smuzhiyun 	u8 *p_rxbuf;
495*4882a593Smuzhiyun 	u8 *p_aligned_txbuf;
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun #endif /* __MVGBE_H__ */
499