xref: /OK3568_Linux_fs/u-boot/drivers/net/mvgbe.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009
3*4882a593Smuzhiyun  * Marvell Semiconductor <www.marvell.com>
4*4882a593Smuzhiyun  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * (C) Copyright 2003
7*4882a593Smuzhiyun  * Ingo Assmus <ingo.assmus@keymile.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * based on - Driver for MV64360X ethernet ports
10*4882a593Smuzhiyun  * Copyright (C) 2002 rabeeh@galileo.co.il
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <net.h>
17*4882a593Smuzhiyun #include <malloc.h>
18*4882a593Smuzhiyun #include <miiphy.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <asm/types.h>
22*4882a593Smuzhiyun #include <asm/system.h>
23*4882a593Smuzhiyun #include <asm/byteorder.h>
24*4882a593Smuzhiyun #include <asm/arch/cpu.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #if defined(CONFIG_KIRKWOOD)
27*4882a593Smuzhiyun #include <asm/arch/soc.h>
28*4882a593Smuzhiyun #elif defined(CONFIG_ORION5X)
29*4882a593Smuzhiyun #include <asm/arch/orion5x.h>
30*4882a593Smuzhiyun #elif defined(CONFIG_DOVE)
31*4882a593Smuzhiyun #include <asm/arch/dove.h>
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "mvgbe.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifndef CONFIG_MVGBE_PORTS
39*4882a593Smuzhiyun # define CONFIG_MVGBE_PORTS {0, 0}
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define MV_PHY_ADR_REQUEST 0xee
43*4882a593Smuzhiyun #define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * smi_reg_read - miiphy_read callback function.
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  * Returns 16bit phy register value, or 0xffff on error
50*4882a593Smuzhiyun  */
smi_reg_read(struct mii_dev * bus,int phy_adr,int devad,int reg_ofs)51*4882a593Smuzhiyun static int smi_reg_read(struct mii_dev *bus, int phy_adr, int devad,
52*4882a593Smuzhiyun 			int reg_ofs)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	u16 data = 0;
55*4882a593Smuzhiyun 	struct eth_device *dev = eth_get_dev_by_name(bus->name);
56*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
57*4882a593Smuzhiyun 	struct mvgbe_registers *regs = dmvgbe->regs;
58*4882a593Smuzhiyun 	u32 smi_reg;
59*4882a593Smuzhiyun 	u32 timeout;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* Phyadr read request */
62*4882a593Smuzhiyun 	if (phy_adr == MV_PHY_ADR_REQUEST &&
63*4882a593Smuzhiyun 			reg_ofs == MV_PHY_ADR_REQUEST) {
64*4882a593Smuzhiyun 		/* */
65*4882a593Smuzhiyun 		data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
66*4882a593Smuzhiyun 		return data;
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 	/* check parameters */
69*4882a593Smuzhiyun 	if (phy_adr > PHYADR_MASK) {
70*4882a593Smuzhiyun 		printf("Err..(%s) Invalid PHY address %d\n",
71*4882a593Smuzhiyun 			__func__, phy_adr);
72*4882a593Smuzhiyun 		return -EFAULT;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 	if (reg_ofs > PHYREG_MASK) {
75*4882a593Smuzhiyun 		printf("Err..(%s) Invalid register offset %d\n",
76*4882a593Smuzhiyun 			__func__, reg_ofs);
77*4882a593Smuzhiyun 		return -EFAULT;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	timeout = MVGBE_PHY_SMI_TIMEOUT;
81*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
82*4882a593Smuzhiyun 	do {
83*4882a593Smuzhiyun 		/* read smi register */
84*4882a593Smuzhiyun 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
85*4882a593Smuzhiyun 		if (timeout-- == 0) {
86*4882a593Smuzhiyun 			printf("Err..(%s) SMI busy timeout\n", __func__);
87*4882a593Smuzhiyun 			return -EFAULT;
88*4882a593Smuzhiyun 		}
89*4882a593Smuzhiyun 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* fill the phy address and regiser offset and read opcode */
92*4882a593Smuzhiyun 	smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
93*4882a593Smuzhiyun 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
94*4882a593Smuzhiyun 		| MVGBE_PHY_SMI_OPCODE_READ;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* write the smi register */
97*4882a593Smuzhiyun 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/*wait till read value is ready */
100*4882a593Smuzhiyun 	timeout = MVGBE_PHY_SMI_TIMEOUT;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	do {
103*4882a593Smuzhiyun 		/* read smi register */
104*4882a593Smuzhiyun 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
105*4882a593Smuzhiyun 		if (timeout-- == 0) {
106*4882a593Smuzhiyun 			printf("Err..(%s) SMI read ready timeout\n",
107*4882a593Smuzhiyun 				__func__);
108*4882a593Smuzhiyun 			return -EFAULT;
109*4882a593Smuzhiyun 		}
110*4882a593Smuzhiyun 	} while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Wait for the data to update in the SMI register */
113*4882a593Smuzhiyun 	for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
114*4882a593Smuzhiyun 		;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	debug("%s:(adr %d, off %d) value= %04x\n", __func__, phy_adr, reg_ofs,
119*4882a593Smuzhiyun 	      data);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return data;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * smi_reg_write - imiiphy_write callback function.
126*4882a593Smuzhiyun  *
127*4882a593Smuzhiyun  * Returns 0 if write succeed, -EINVAL on bad parameters
128*4882a593Smuzhiyun  * -ETIME on timeout
129*4882a593Smuzhiyun  */
smi_reg_write(struct mii_dev * bus,int phy_adr,int devad,int reg_ofs,u16 data)130*4882a593Smuzhiyun static int smi_reg_write(struct mii_dev *bus, int phy_adr, int devad,
131*4882a593Smuzhiyun 			 int reg_ofs, u16 data)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct eth_device *dev = eth_get_dev_by_name(bus->name);
134*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
135*4882a593Smuzhiyun 	struct mvgbe_registers *regs = dmvgbe->regs;
136*4882a593Smuzhiyun 	u32 smi_reg;
137*4882a593Smuzhiyun 	u32 timeout;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Phyadr write request*/
140*4882a593Smuzhiyun 	if (phy_adr == MV_PHY_ADR_REQUEST &&
141*4882a593Smuzhiyun 			reg_ofs == MV_PHY_ADR_REQUEST) {
142*4882a593Smuzhiyun 		MVGBE_REG_WR(regs->phyadr, data);
143*4882a593Smuzhiyun 		return 0;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* check parameters */
147*4882a593Smuzhiyun 	if (phy_adr > PHYADR_MASK) {
148*4882a593Smuzhiyun 		printf("Err..(%s) Invalid phy address\n", __func__);
149*4882a593Smuzhiyun 		return -EINVAL;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 	if (reg_ofs > PHYREG_MASK) {
152*4882a593Smuzhiyun 		printf("Err..(%s) Invalid register offset\n", __func__);
153*4882a593Smuzhiyun 		return -EINVAL;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* wait till the SMI is not busy */
157*4882a593Smuzhiyun 	timeout = MVGBE_PHY_SMI_TIMEOUT;
158*4882a593Smuzhiyun 	do {
159*4882a593Smuzhiyun 		/* read smi register */
160*4882a593Smuzhiyun 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
161*4882a593Smuzhiyun 		if (timeout-- == 0) {
162*4882a593Smuzhiyun 			printf("Err..(%s) SMI busy timeout\n", __func__);
163*4882a593Smuzhiyun 			return -ETIME;
164*4882a593Smuzhiyun 		}
165*4882a593Smuzhiyun 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* fill the phy addr and reg offset and write opcode and data */
168*4882a593Smuzhiyun 	smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
169*4882a593Smuzhiyun 	smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
170*4882a593Smuzhiyun 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
171*4882a593Smuzhiyun 	smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* write the smi register */
174*4882a593Smuzhiyun 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun #endif
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* Stop and checks all queues */
stop_queue(u32 * qreg)181*4882a593Smuzhiyun static void stop_queue(u32 * qreg)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	u32 reg_data;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	reg_data = readl(qreg);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (reg_data & 0xFF) {
188*4882a593Smuzhiyun 		/* Issue stop command for active channels only */
189*4882a593Smuzhiyun 		writel((reg_data << 8), qreg);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		/* Wait for all queue activity to terminate. */
192*4882a593Smuzhiyun 		do {
193*4882a593Smuzhiyun 			/*
194*4882a593Smuzhiyun 			 * Check port cause register that all queues
195*4882a593Smuzhiyun 			 * are stopped
196*4882a593Smuzhiyun 			 */
197*4882a593Smuzhiyun 			reg_data = readl(qreg);
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 		while (reg_data & 0xFF);
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * set_access_control - Config address decode parameters for Ethernet unit
205*4882a593Smuzhiyun  *
206*4882a593Smuzhiyun  * This function configures the address decode parameters for the Gigabit
207*4882a593Smuzhiyun  * Ethernet Controller according the given parameters struct.
208*4882a593Smuzhiyun  *
209*4882a593Smuzhiyun  * @regs	Register struct pointer.
210*4882a593Smuzhiyun  * @param	Address decode parameter struct.
211*4882a593Smuzhiyun  */
set_access_control(struct mvgbe_registers * regs,struct mvgbe_winparam * param)212*4882a593Smuzhiyun static void set_access_control(struct mvgbe_registers *regs,
213*4882a593Smuzhiyun 				struct mvgbe_winparam *param)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	u32 access_prot_reg;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Set access control register */
218*4882a593Smuzhiyun 	access_prot_reg = MVGBE_REG_RD(regs->epap);
219*4882a593Smuzhiyun 	/* clear window permission */
220*4882a593Smuzhiyun 	access_prot_reg &= (~(3 << (param->win * 2)));
221*4882a593Smuzhiyun 	access_prot_reg |= (param->access_ctrl << (param->win * 2));
222*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->epap, access_prot_reg);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Set window Size reg (SR) */
225*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->barsz[param->win].size,
226*4882a593Smuzhiyun 			(((param->size / 0x10000) - 1) << 16));
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* Set window Base address reg (BA) */
229*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->barsz[param->win].bar,
230*4882a593Smuzhiyun 			(param->target | param->attrib | param->base_addr));
231*4882a593Smuzhiyun 	/* High address remap reg (HARR) */
232*4882a593Smuzhiyun 	if (param->win < 4)
233*4882a593Smuzhiyun 		MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* Base address enable reg (BARER) */
236*4882a593Smuzhiyun 	if (param->enable == 1)
237*4882a593Smuzhiyun 		MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
238*4882a593Smuzhiyun 	else
239*4882a593Smuzhiyun 		MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
set_dram_access(struct mvgbe_registers * regs)242*4882a593Smuzhiyun static void set_dram_access(struct mvgbe_registers *regs)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct mvgbe_winparam win_param;
245*4882a593Smuzhiyun 	int i;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
248*4882a593Smuzhiyun 		/* Set access parameters for DRAM bank i */
249*4882a593Smuzhiyun 		win_param.win = i;	/* Use Ethernet window i */
250*4882a593Smuzhiyun 		/* Window target - DDR */
251*4882a593Smuzhiyun 		win_param.target = MVGBE_TARGET_DRAM;
252*4882a593Smuzhiyun 		/* Enable full access */
253*4882a593Smuzhiyun 		win_param.access_ctrl = EWIN_ACCESS_FULL;
254*4882a593Smuzhiyun 		win_param.high_addr = 0;
255*4882a593Smuzhiyun 		/* Get bank base and size */
256*4882a593Smuzhiyun 		win_param.base_addr = gd->bd->bi_dram[i].start;
257*4882a593Smuzhiyun 		win_param.size = gd->bd->bi_dram[i].size;
258*4882a593Smuzhiyun 		if (win_param.size == 0)
259*4882a593Smuzhiyun 			win_param.enable = 0;
260*4882a593Smuzhiyun 		else
261*4882a593Smuzhiyun 			win_param.enable = 1;	/* Enable the access */
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		/* Enable DRAM bank */
264*4882a593Smuzhiyun 		switch (i) {
265*4882a593Smuzhiyun 		case 0:
266*4882a593Smuzhiyun 			win_param.attrib = EBAR_DRAM_CS0;
267*4882a593Smuzhiyun 			break;
268*4882a593Smuzhiyun 		case 1:
269*4882a593Smuzhiyun 			win_param.attrib = EBAR_DRAM_CS1;
270*4882a593Smuzhiyun 			break;
271*4882a593Smuzhiyun 		case 2:
272*4882a593Smuzhiyun 			win_param.attrib = EBAR_DRAM_CS2;
273*4882a593Smuzhiyun 			break;
274*4882a593Smuzhiyun 		case 3:
275*4882a593Smuzhiyun 			win_param.attrib = EBAR_DRAM_CS3;
276*4882a593Smuzhiyun 			break;
277*4882a593Smuzhiyun 		default:
278*4882a593Smuzhiyun 			/* invalid bank, disable access */
279*4882a593Smuzhiyun 			win_param.enable = 0;
280*4882a593Smuzhiyun 			win_param.attrib = 0;
281*4882a593Smuzhiyun 			break;
282*4882a593Smuzhiyun 		}
283*4882a593Smuzhiyun 		/* Set the access control for address window(EPAPR) RD/WR */
284*4882a593Smuzhiyun 		set_access_control(regs, &win_param);
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun  * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  * Go through all the DA filter tables (Unicast, Special Multicast & Other
292*4882a593Smuzhiyun  * Multicast) and set each entry to 0.
293*4882a593Smuzhiyun  */
port_init_mac_tables(struct mvgbe_registers * regs)294*4882a593Smuzhiyun static void port_init_mac_tables(struct mvgbe_registers *regs)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	int table_index;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Clear DA filter unicast table (Ex_dFUT) */
299*4882a593Smuzhiyun 	for (table_index = 0; table_index < 4; ++table_index)
300*4882a593Smuzhiyun 		MVGBE_REG_WR(regs->dfut[table_index], 0);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	for (table_index = 0; table_index < 64; ++table_index) {
303*4882a593Smuzhiyun 		/* Clear DA filter special multicast table (Ex_dFSMT) */
304*4882a593Smuzhiyun 		MVGBE_REG_WR(regs->dfsmt[table_index], 0);
305*4882a593Smuzhiyun 		/* Clear DA filter other multicast table (Ex_dFOMT) */
306*4882a593Smuzhiyun 		MVGBE_REG_WR(regs->dfomt[table_index], 0);
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * port_uc_addr - This function Set the port unicast address table
312*4882a593Smuzhiyun  *
313*4882a593Smuzhiyun  * This function locates the proper entry in the Unicast table for the
314*4882a593Smuzhiyun  * specified MAC nibble and sets its properties according to function
315*4882a593Smuzhiyun  * parameters.
316*4882a593Smuzhiyun  * This function add/removes MAC addresses from the port unicast address
317*4882a593Smuzhiyun  * table.
318*4882a593Smuzhiyun  *
319*4882a593Smuzhiyun  * @uc_nibble	Unicast MAC Address last nibble.
320*4882a593Smuzhiyun  * @option      0 = Add, 1 = remove address.
321*4882a593Smuzhiyun  *
322*4882a593Smuzhiyun  * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
323*4882a593Smuzhiyun  */
port_uc_addr(struct mvgbe_registers * regs,u8 uc_nibble,int option)324*4882a593Smuzhiyun static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
325*4882a593Smuzhiyun 			int option)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	u32 unicast_reg;
328*4882a593Smuzhiyun 	u32 tbl_offset;
329*4882a593Smuzhiyun 	u32 reg_offset;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Locate the Unicast table entry */
332*4882a593Smuzhiyun 	uc_nibble = (0xf & uc_nibble);
333*4882a593Smuzhiyun 	/* Register offset from unicast table base */
334*4882a593Smuzhiyun 	tbl_offset = (uc_nibble / 4);
335*4882a593Smuzhiyun 	/* Entry offset within the above register */
336*4882a593Smuzhiyun 	reg_offset = uc_nibble % 4;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	switch (option) {
339*4882a593Smuzhiyun 	case REJECT_MAC_ADDR:
340*4882a593Smuzhiyun 		/*
341*4882a593Smuzhiyun 		 * Clear accepts frame bit at specified unicast
342*4882a593Smuzhiyun 		 * DA table entry
343*4882a593Smuzhiyun 		 */
344*4882a593Smuzhiyun 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
345*4882a593Smuzhiyun 		unicast_reg &= (0xFF << (8 * reg_offset));
346*4882a593Smuzhiyun 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
347*4882a593Smuzhiyun 		break;
348*4882a593Smuzhiyun 	case ACCEPT_MAC_ADDR:
349*4882a593Smuzhiyun 		/* Set accepts frame bit at unicast DA filter table entry */
350*4882a593Smuzhiyun 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
351*4882a593Smuzhiyun 		unicast_reg &= (0xFF << (8 * reg_offset));
352*4882a593Smuzhiyun 		unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
353*4882a593Smuzhiyun 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	default:
356*4882a593Smuzhiyun 		return 0;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 	return 1;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  * port_uc_addr_set - This function Set the port Unicast address.
363*4882a593Smuzhiyun  */
port_uc_addr_set(struct mvgbe_registers * regs,u8 * p_addr)364*4882a593Smuzhiyun static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	u32 mac_h;
367*4882a593Smuzhiyun 	u32 mac_l;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	mac_l = (p_addr[4] << 8) | (p_addr[5]);
370*4882a593Smuzhiyun 	mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
371*4882a593Smuzhiyun 		(p_addr[3] << 0);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->macal, mac_l);
374*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->macah, mac_h);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Accept frames of this address */
377*4882a593Smuzhiyun 	port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun  * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
382*4882a593Smuzhiyun  */
mvgbe_init_rx_desc_ring(struct mvgbe_device * dmvgbe)383*4882a593Smuzhiyun static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct mvgbe_rxdesc *p_rx_desc;
386*4882a593Smuzhiyun 	int i;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* initialize the Rx descriptors ring */
389*4882a593Smuzhiyun 	p_rx_desc = dmvgbe->p_rxdesc;
390*4882a593Smuzhiyun 	for (i = 0; i < RINGSZ; i++) {
391*4882a593Smuzhiyun 		p_rx_desc->cmd_sts =
392*4882a593Smuzhiyun 			MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
393*4882a593Smuzhiyun 		p_rx_desc->buf_size = PKTSIZE_ALIGN;
394*4882a593Smuzhiyun 		p_rx_desc->byte_cnt = 0;
395*4882a593Smuzhiyun 		p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
396*4882a593Smuzhiyun 		if (i == (RINGSZ - 1))
397*4882a593Smuzhiyun 			p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
398*4882a593Smuzhiyun 		else {
399*4882a593Smuzhiyun 			p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
400*4882a593Smuzhiyun 				((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
401*4882a593Smuzhiyun 			p_rx_desc = p_rx_desc->nxtdesc_p;
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 	dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
mvgbe_init(struct eth_device * dev)407*4882a593Smuzhiyun static int mvgbe_init(struct eth_device *dev)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
410*4882a593Smuzhiyun 	struct mvgbe_registers *regs = dmvgbe->regs;
411*4882a593Smuzhiyun #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) &&  \
412*4882a593Smuzhiyun 	!defined(CONFIG_PHYLIB) &&			 \
413*4882a593Smuzhiyun 	defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
414*4882a593Smuzhiyun 	int i;
415*4882a593Smuzhiyun #endif
416*4882a593Smuzhiyun 	/* setup RX rings */
417*4882a593Smuzhiyun 	mvgbe_init_rx_desc_ring(dmvgbe);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Clear the ethernet port interrupts */
420*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->ic, 0);
421*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->ice, 0);
422*4882a593Smuzhiyun 	/* Unmask RX buffer and TX end interrupt */
423*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
424*4882a593Smuzhiyun 	/* Unmask phy and link status changes interrupts */
425*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	set_dram_access(regs);
428*4882a593Smuzhiyun 	port_init_mac_tables(regs);
429*4882a593Smuzhiyun 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Assign port configuration and command. */
432*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
433*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
434*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* Assign port SDMA configuration */
437*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
438*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
439*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->tqx[0].tqxtbc,
440*4882a593Smuzhiyun 		(QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
441*4882a593Smuzhiyun 	/* Turn off the port/RXUQ bandwidth limitation */
442*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->pmtu, 0);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* Set maximum receive buffer to 9700 bytes */
445*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
446*4882a593Smuzhiyun 			| (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/* Enable port initially */
449*4882a593Smuzhiyun 	MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/*
452*4882a593Smuzhiyun 	 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
453*4882a593Smuzhiyun 	 * disable the leaky bucket mechanism .
454*4882a593Smuzhiyun 	 */
455*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->pmtu, 0);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* Assignment of Rx CRDB of given RXUQ */
458*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
459*4882a593Smuzhiyun 	/* ensure previous write is done before enabling Rx DMA */
460*4882a593Smuzhiyun 	isb();
461*4882a593Smuzhiyun 	/* Enable port Rx. */
462*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
465*4882a593Smuzhiyun 	!defined(CONFIG_PHYLIB) && \
466*4882a593Smuzhiyun 	defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
467*4882a593Smuzhiyun 	/* Wait up to 5s for the link status */
468*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
469*4882a593Smuzhiyun 		u16 phyadr;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
472*4882a593Smuzhiyun 				MV_PHY_ADR_REQUEST, &phyadr);
473*4882a593Smuzhiyun 		/* Return if we get link up */
474*4882a593Smuzhiyun 		if (miiphy_link(dev->name, phyadr))
475*4882a593Smuzhiyun 			return 0;
476*4882a593Smuzhiyun 		udelay(1000000);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	printf("No link on %s\n", dev->name);
480*4882a593Smuzhiyun 	return -1;
481*4882a593Smuzhiyun #endif
482*4882a593Smuzhiyun 	return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
mvgbe_halt(struct eth_device * dev)485*4882a593Smuzhiyun static int mvgbe_halt(struct eth_device *dev)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
488*4882a593Smuzhiyun 	struct mvgbe_registers *regs = dmvgbe->regs;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* Disable all gigE address decoder */
491*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->bare, 0x3f);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	stop_queue(&regs->tqc);
494*4882a593Smuzhiyun 	stop_queue(&regs->rqc);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* Disable port */
497*4882a593Smuzhiyun 	MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
498*4882a593Smuzhiyun 	/* Set port is not reset */
499*4882a593Smuzhiyun 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
500*4882a593Smuzhiyun #ifdef CONFIG_SYS_MII_MODE
501*4882a593Smuzhiyun 	/* Set MMI interface up */
502*4882a593Smuzhiyun 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
503*4882a593Smuzhiyun #endif
504*4882a593Smuzhiyun 	/* Disable & mask ethernet port interrupts */
505*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->ic, 0);
506*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->ice, 0);
507*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->pim, 0);
508*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->peim, 0);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
mvgbe_write_hwaddr(struct eth_device * dev)513*4882a593Smuzhiyun static int mvgbe_write_hwaddr(struct eth_device *dev)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
516*4882a593Smuzhiyun 	struct mvgbe_registers *regs = dmvgbe->regs;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Programs net device MAC address after initialization */
519*4882a593Smuzhiyun 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
520*4882a593Smuzhiyun 	return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
mvgbe_send(struct eth_device * dev,void * dataptr,int datasize)523*4882a593Smuzhiyun static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
526*4882a593Smuzhiyun 	struct mvgbe_registers *regs = dmvgbe->regs;
527*4882a593Smuzhiyun 	struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
528*4882a593Smuzhiyun 	void *p = (void *)dataptr;
529*4882a593Smuzhiyun 	u32 cmd_sts;
530*4882a593Smuzhiyun 	u32 txuq0_reg_addr;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* Copy buffer if it's misaligned */
533*4882a593Smuzhiyun 	if ((u32) dataptr & 0x07) {
534*4882a593Smuzhiyun 		if (datasize > PKTSIZE_ALIGN) {
535*4882a593Smuzhiyun 			printf("Non-aligned data too large (%d)\n",
536*4882a593Smuzhiyun 					datasize);
537*4882a593Smuzhiyun 			return -1;
538*4882a593Smuzhiyun 		}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 		memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
541*4882a593Smuzhiyun 		p = dmvgbe->p_aligned_txbuf;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
545*4882a593Smuzhiyun 	p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
546*4882a593Smuzhiyun 	p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
547*4882a593Smuzhiyun 	p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
548*4882a593Smuzhiyun 	p_txdesc->buf_ptr = (u8 *) p;
549*4882a593Smuzhiyun 	p_txdesc->byte_cnt = datasize;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* Set this tc desc as zeroth TXUQ */
552*4882a593Smuzhiyun 	txuq0_reg_addr = (u32)&regs->tcqdp[TXUQ];
553*4882a593Smuzhiyun 	writel((u32) p_txdesc, txuq0_reg_addr);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* ensure tx desc writes above are performed before we start Tx DMA */
556*4882a593Smuzhiyun 	isb();
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Apply send command using zeroth TXUQ */
559*4882a593Smuzhiyun 	MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/*
562*4882a593Smuzhiyun 	 * wait for packet xmit completion
563*4882a593Smuzhiyun 	 */
564*4882a593Smuzhiyun 	cmd_sts = readl(&p_txdesc->cmd_sts);
565*4882a593Smuzhiyun 	while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
566*4882a593Smuzhiyun 		/* return fail if error is detected */
567*4882a593Smuzhiyun 		if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
568*4882a593Smuzhiyun 				(MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
569*4882a593Smuzhiyun 				cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
570*4882a593Smuzhiyun 			printf("Err..(%s) in xmit packet\n", __func__);
571*4882a593Smuzhiyun 			return -1;
572*4882a593Smuzhiyun 		}
573*4882a593Smuzhiyun 		cmd_sts = readl(&p_txdesc->cmd_sts);
574*4882a593Smuzhiyun 	};
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
mvgbe_recv(struct eth_device * dev)578*4882a593Smuzhiyun static int mvgbe_recv(struct eth_device *dev)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
581*4882a593Smuzhiyun 	struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
582*4882a593Smuzhiyun 	u32 cmd_sts;
583*4882a593Smuzhiyun 	u32 timeout = 0;
584*4882a593Smuzhiyun 	u32 rxdesc_curr_addr;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* wait untill rx packet available or timeout */
587*4882a593Smuzhiyun 	do {
588*4882a593Smuzhiyun 		if (timeout < MVGBE_PHY_SMI_TIMEOUT)
589*4882a593Smuzhiyun 			timeout++;
590*4882a593Smuzhiyun 		else {
591*4882a593Smuzhiyun 			debug("%s time out...\n", __func__);
592*4882a593Smuzhiyun 			return -1;
593*4882a593Smuzhiyun 		}
594*4882a593Smuzhiyun 	} while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (p_rxdesc_curr->byte_cnt != 0) {
597*4882a593Smuzhiyun 		debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
598*4882a593Smuzhiyun 			__func__, (u32) p_rxdesc_curr->byte_cnt,
599*4882a593Smuzhiyun 			(u32) p_rxdesc_curr->buf_ptr,
600*4882a593Smuzhiyun 			(u32) p_rxdesc_curr->cmd_sts);
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/*
604*4882a593Smuzhiyun 	 * In case received a packet without first/last bits on
605*4882a593Smuzhiyun 	 * OR the error summary bit is on,
606*4882a593Smuzhiyun 	 * the packets needs to be dropeed.
607*4882a593Smuzhiyun 	 */
608*4882a593Smuzhiyun 	cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if ((cmd_sts &
611*4882a593Smuzhiyun 		(MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
612*4882a593Smuzhiyun 		!= (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		printf("Err..(%s) Dropping packet spread on"
615*4882a593Smuzhiyun 			" multiple descriptors\n", __func__);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	} else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		printf("Err..(%s) Dropping packet with errors\n",
620*4882a593Smuzhiyun 			__func__);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	} else {
623*4882a593Smuzhiyun 		/* !!! call higher layer processing */
624*4882a593Smuzhiyun 		debug("%s: Sending Received packet to"
625*4882a593Smuzhiyun 		      " upper layer (net_process_received_packet)\n",
626*4882a593Smuzhiyun 		      __func__);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		/* let the upper layer handle the packet */
629*4882a593Smuzhiyun 		net_process_received_packet((p_rxdesc_curr->buf_ptr +
630*4882a593Smuzhiyun 					     RX_BUF_OFFSET),
631*4882a593Smuzhiyun 					    (int)(p_rxdesc_curr->byte_cnt -
632*4882a593Smuzhiyun 						  RX_BUF_OFFSET));
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 	/*
635*4882a593Smuzhiyun 	 * free these descriptors and point next in the ring
636*4882a593Smuzhiyun 	 */
637*4882a593Smuzhiyun 	p_rxdesc_curr->cmd_sts =
638*4882a593Smuzhiyun 		MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
639*4882a593Smuzhiyun 	p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
640*4882a593Smuzhiyun 	p_rxdesc_curr->byte_cnt = 0;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
643*4882a593Smuzhiyun 	writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #if defined(CONFIG_PHYLIB)
mvgbe_phylib_init(struct eth_device * dev,int phyid)649*4882a593Smuzhiyun int mvgbe_phylib_init(struct eth_device *dev, int phyid)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct mii_dev *bus;
652*4882a593Smuzhiyun 	struct phy_device *phydev;
653*4882a593Smuzhiyun 	int ret;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	bus = mdio_alloc();
656*4882a593Smuzhiyun 	if (!bus) {
657*4882a593Smuzhiyun 		printf("mdio_alloc failed\n");
658*4882a593Smuzhiyun 		return -ENOMEM;
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 	bus->read = smi_reg_read;
661*4882a593Smuzhiyun 	bus->write = smi_reg_write;
662*4882a593Smuzhiyun 	strcpy(bus->name, dev->name);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	ret = mdio_register(bus);
665*4882a593Smuzhiyun 	if (ret) {
666*4882a593Smuzhiyun 		printf("mdio_register failed\n");
667*4882a593Smuzhiyun 		free(bus);
668*4882a593Smuzhiyun 		return -ENOMEM;
669*4882a593Smuzhiyun 	}
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	/* Set phy address of the port */
672*4882a593Smuzhiyun 	smi_reg_write(bus, MV_PHY_ADR_REQUEST, 0, MV_PHY_ADR_REQUEST, phyid);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	phydev = phy_connect(bus, phyid, dev, PHY_INTERFACE_MODE_RGMII);
675*4882a593Smuzhiyun 	if (!phydev) {
676*4882a593Smuzhiyun 		printf("phy_connect failed\n");
677*4882a593Smuzhiyun 		return -ENODEV;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	phy_config(phydev);
681*4882a593Smuzhiyun 	phy_startup(phydev);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun #endif
686*4882a593Smuzhiyun 
mvgbe_initialize(bd_t * bis)687*4882a593Smuzhiyun int mvgbe_initialize(bd_t *bis)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct mvgbe_device *dmvgbe;
690*4882a593Smuzhiyun 	struct eth_device *dev;
691*4882a593Smuzhiyun 	int devnum;
692*4882a593Smuzhiyun 	u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
695*4882a593Smuzhiyun 		/*skip if port is configured not to use */
696*4882a593Smuzhiyun 		if (used_ports[devnum] == 0)
697*4882a593Smuzhiyun 			continue;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 		dmvgbe = malloc(sizeof(struct mvgbe_device));
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		if (!dmvgbe)
702*4882a593Smuzhiyun 			goto error1;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		memset(dmvgbe, 0, sizeof(struct mvgbe_device));
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		dmvgbe->p_rxdesc =
707*4882a593Smuzhiyun 			(struct mvgbe_rxdesc *)memalign(PKTALIGN,
708*4882a593Smuzhiyun 			MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		if (!dmvgbe->p_rxdesc)
711*4882a593Smuzhiyun 			goto error2;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 		dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
714*4882a593Smuzhiyun 			RINGSZ*PKTSIZE_ALIGN + 1);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		if (!dmvgbe->p_rxbuf)
717*4882a593Smuzhiyun 			goto error3;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 		if (!dmvgbe->p_aligned_txbuf)
722*4882a593Smuzhiyun 			goto error4;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
725*4882a593Smuzhiyun 			PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 		if (!dmvgbe->p_txdesc) {
728*4882a593Smuzhiyun 			free(dmvgbe->p_aligned_txbuf);
729*4882a593Smuzhiyun error4:
730*4882a593Smuzhiyun 			free(dmvgbe->p_rxbuf);
731*4882a593Smuzhiyun error3:
732*4882a593Smuzhiyun 			free(dmvgbe->p_rxdesc);
733*4882a593Smuzhiyun error2:
734*4882a593Smuzhiyun 			free(dmvgbe);
735*4882a593Smuzhiyun error1:
736*4882a593Smuzhiyun 			printf("Err.. %s Failed to allocate memory\n",
737*4882a593Smuzhiyun 				__func__);
738*4882a593Smuzhiyun 			return -1;
739*4882a593Smuzhiyun 		}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		dev = &dmvgbe->dev;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		/* must be less than sizeof(dev->name) */
744*4882a593Smuzhiyun 		sprintf(dev->name, "egiga%d", devnum);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		switch (devnum) {
747*4882a593Smuzhiyun 		case 0:
748*4882a593Smuzhiyun 			dmvgbe->regs = (void *)MVGBE0_BASE;
749*4882a593Smuzhiyun 			break;
750*4882a593Smuzhiyun #if defined(MVGBE1_BASE)
751*4882a593Smuzhiyun 		case 1:
752*4882a593Smuzhiyun 			dmvgbe->regs = (void *)MVGBE1_BASE;
753*4882a593Smuzhiyun 			break;
754*4882a593Smuzhiyun #endif
755*4882a593Smuzhiyun 		default:	/* this should never happen */
756*4882a593Smuzhiyun 			printf("Err..(%s) Invalid device number %d\n",
757*4882a593Smuzhiyun 				__func__, devnum);
758*4882a593Smuzhiyun 			return -1;
759*4882a593Smuzhiyun 		}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		dev->init = (void *)mvgbe_init;
762*4882a593Smuzhiyun 		dev->halt = (void *)mvgbe_halt;
763*4882a593Smuzhiyun 		dev->send = (void *)mvgbe_send;
764*4882a593Smuzhiyun 		dev->recv = (void *)mvgbe_recv;
765*4882a593Smuzhiyun 		dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		eth_register(dev);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun #if defined(CONFIG_PHYLIB)
770*4882a593Smuzhiyun 		mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
771*4882a593Smuzhiyun #elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
772*4882a593Smuzhiyun 		int retval;
773*4882a593Smuzhiyun 		struct mii_dev *mdiodev = mdio_alloc();
774*4882a593Smuzhiyun 		if (!mdiodev)
775*4882a593Smuzhiyun 			return -ENOMEM;
776*4882a593Smuzhiyun 		strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
777*4882a593Smuzhiyun 		mdiodev->read = smi_reg_read;
778*4882a593Smuzhiyun 		mdiodev->write = smi_reg_write;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		retval = mdio_register(mdiodev);
781*4882a593Smuzhiyun 		if (retval < 0)
782*4882a593Smuzhiyun 			return retval;
783*4882a593Smuzhiyun 		/* Set phy address of the port */
784*4882a593Smuzhiyun 		miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
785*4882a593Smuzhiyun 				MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 	return 0;
789*4882a593Smuzhiyun }
790