1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <config.h>
10*4882a593Smuzhiyun #include <net.h>
11*4882a593Smuzhiyun #include <netdev.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #ifdef CONFIG_MCF547x_8x
14*4882a593Smuzhiyun #include <asm/fsl_mcdmafec.h>
15*4882a593Smuzhiyun #else
16*4882a593Smuzhiyun #include <asm/fec.h>
17*4882a593Smuzhiyun #endif
18*4882a593Smuzhiyun #include <asm/immap.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
23*4882a593Smuzhiyun #undef MII_DEBUG
24*4882a593Smuzhiyun #undef ET_DEBUG
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*extern int fecpin_setclear(struct eth_device *dev, int setclear);*/
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #if defined(CONFIG_SYS_DISCOVER_PHY) || defined(CONFIG_CMD_MII)
29*4882a593Smuzhiyun #include <miiphy.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Make MII read/write commands for the FEC. */
32*4882a593Smuzhiyun #define mk_mii_read(ADDR, REG) (0x60020000 | ((ADDR << 23) | \
33*4882a593Smuzhiyun (REG & 0x1f) << 18))
34*4882a593Smuzhiyun #define mk_mii_write(ADDR, REG, VAL) (0x50020000 | ((ADDR << 23) | \
35*4882a593Smuzhiyun (REG & 0x1f) << 18) | (VAL & 0xffff))
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef CONFIG_SYS_UNSPEC_PHYID
38*4882a593Smuzhiyun # define CONFIG_SYS_UNSPEC_PHYID 0
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun #ifndef CONFIG_SYS_UNSPEC_STRID
41*4882a593Smuzhiyun # define CONFIG_SYS_UNSPEC_STRID 0
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #ifdef CONFIG_MCF547x_8x
45*4882a593Smuzhiyun typedef struct fec_info_dma FEC_INFO_T;
46*4882a593Smuzhiyun #define FEC_T fecdma_t
47*4882a593Smuzhiyun #else
48*4882a593Smuzhiyun typedef struct fec_info_s FEC_INFO_T;
49*4882a593Smuzhiyun #define FEC_T fec_t
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun typedef struct phy_info_struct {
53*4882a593Smuzhiyun u32 phyid;
54*4882a593Smuzhiyun char *strid;
55*4882a593Smuzhiyun } phy_info_t;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun phy_info_t phyinfo[] = {
58*4882a593Smuzhiyun {0x0022561B, "AMD79C784VC"}, /* AMD 79C784VC */
59*4882a593Smuzhiyun {0x00406322, "BCM5222"}, /* Broadcom 5222 */
60*4882a593Smuzhiyun {0x02a80150, "Intel82555"}, /* Intel 82555 */
61*4882a593Smuzhiyun {0x0016f870, "LSI80225"}, /* LSI 80225 */
62*4882a593Smuzhiyun {0x0016f880, "LSI80225/B"}, /* LSI 80225/B */
63*4882a593Smuzhiyun {0x78100000, "LXT970"}, /* LXT970 */
64*4882a593Smuzhiyun {0x001378e0, "LXT971"}, /* LXT971 and 972 */
65*4882a593Smuzhiyun {0x00221619, "KS8721BL"}, /* Micrel KS8721BL/SL */
66*4882a593Smuzhiyun {0x00221512, "KSZ8041NL"}, /* Micrel KSZ8041NL */
67*4882a593Smuzhiyun {0x20005CE1, "N83640"}, /* National 83640 */
68*4882a593Smuzhiyun {0x20005C90, "N83848"}, /* National 83848 */
69*4882a593Smuzhiyun {0x20005CA2, "N83849"}, /* National 83849 */
70*4882a593Smuzhiyun {0x01814400, "QS6612"}, /* QS6612 */
71*4882a593Smuzhiyun #if defined(CONFIG_SYS_UNSPEC_PHYID) && defined(CONFIG_SYS_UNSPEC_STRID)
72*4882a593Smuzhiyun {CONFIG_SYS_UNSPEC_PHYID, CONFIG_SYS_UNSPEC_STRID},
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun {0, 0}
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * mii_init -- Initialize the MII for MII command without ethernet
79*4882a593Smuzhiyun * This function is a subset of eth_init
80*4882a593Smuzhiyun */
mii_reset(FEC_INFO_T * info)81*4882a593Smuzhiyun void mii_reset(FEC_INFO_T *info)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun volatile FEC_T *fecp = (FEC_T *) (info->miibase);
84*4882a593Smuzhiyun int i;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun fecp->ecr = FEC_ECR_RESET;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun for (i = 0; (fecp->ecr & FEC_ECR_RESET) && (i < FEC_RESET_DELAY); ++i) {
89*4882a593Smuzhiyun udelay(1);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun if (i == FEC_RESET_DELAY)
92*4882a593Smuzhiyun printf("FEC_RESET_DELAY timeout\n");
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* send command to phy using mii, wait for result */
mii_send(uint mii_cmd)96*4882a593Smuzhiyun uint mii_send(uint mii_cmd)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun FEC_INFO_T *info;
99*4882a593Smuzhiyun volatile FEC_T *ep;
100*4882a593Smuzhiyun struct eth_device *dev;
101*4882a593Smuzhiyun uint mii_reply;
102*4882a593Smuzhiyun int j = 0;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* retrieve from register structure */
105*4882a593Smuzhiyun dev = eth_get_dev();
106*4882a593Smuzhiyun info = dev->priv;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun ep = (FEC_T *) info->miibase;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ep->mmfr = mii_cmd; /* command to phy */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* wait for mii complete */
113*4882a593Smuzhiyun while (!(ep->eir & FEC_EIR_MII) && (j < MCFFEC_TOUT_LOOP)) {
114*4882a593Smuzhiyun udelay(1);
115*4882a593Smuzhiyun j++;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun if (j >= MCFFEC_TOUT_LOOP) {
118*4882a593Smuzhiyun printf("MII not complete\n");
119*4882a593Smuzhiyun return -1;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun mii_reply = ep->mmfr; /* result from phy */
123*4882a593Smuzhiyun ep->eir = FEC_EIR_MII; /* clear MII complete */
124*4882a593Smuzhiyun #ifdef ET_DEBUG
125*4882a593Smuzhiyun printf("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
126*4882a593Smuzhiyun __FILE__, __LINE__, __FUNCTION__, mii_cmd, mii_reply);
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return (mii_reply & 0xffff); /* data read from phy */
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun #endif /* CONFIG_SYS_DISCOVER_PHY || (CONFIG_MII) */
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #if defined(CONFIG_SYS_DISCOVER_PHY)
mii_discover_phy(struct eth_device * dev)134*4882a593Smuzhiyun int mii_discover_phy(struct eth_device *dev)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun #define MAX_PHY_PASSES 11
137*4882a593Smuzhiyun FEC_INFO_T *info = dev->priv;
138*4882a593Smuzhiyun int phyaddr, pass;
139*4882a593Smuzhiyun uint phyno, phytype;
140*4882a593Smuzhiyun int i, found = 0;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (info->phyname_init)
143*4882a593Smuzhiyun return info->phy_addr;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun phyaddr = -1; /* didn't find a PHY yet */
146*4882a593Smuzhiyun for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
147*4882a593Smuzhiyun if (pass > 1) {
148*4882a593Smuzhiyun /* PHY may need more time to recover from reset.
149*4882a593Smuzhiyun * The LXT970 needs 50ms typical, no maximum is
150*4882a593Smuzhiyun * specified, so wait 10ms before try again.
151*4882a593Smuzhiyun * With 11 passes this gives it 100ms to wake up.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun udelay(10000); /* wait 10ms */
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun phytype = mii_send(mk_mii_read(phyno, MII_PHYSID1));
159*4882a593Smuzhiyun #ifdef ET_DEBUG
160*4882a593Smuzhiyun printf("PHY type 0x%x pass %d type\n", phytype, pass);
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun if (phytype == 0xffff)
163*4882a593Smuzhiyun continue;
164*4882a593Smuzhiyun phyaddr = phyno;
165*4882a593Smuzhiyun phytype <<= 16;
166*4882a593Smuzhiyun phytype |=
167*4882a593Smuzhiyun mii_send(mk_mii_read(phyno, MII_PHYSID2));
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #ifdef ET_DEBUG
170*4882a593Smuzhiyun printf("PHY @ 0x%x pass %d\n", phyno, pass);
171*4882a593Smuzhiyun #endif
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun for (i = 0; (i < ARRAY_SIZE(phyinfo))
174*4882a593Smuzhiyun && (phyinfo[i].phyid != 0); i++) {
175*4882a593Smuzhiyun if (phyinfo[i].phyid == phytype) {
176*4882a593Smuzhiyun #ifdef ET_DEBUG
177*4882a593Smuzhiyun printf("phyid %x - %s\n",
178*4882a593Smuzhiyun phyinfo[i].phyid,
179*4882a593Smuzhiyun phyinfo[i].strid);
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun strcpy(info->phy_name, phyinfo[i].strid);
182*4882a593Smuzhiyun info->phyname_init = 1;
183*4882a593Smuzhiyun found = 1;
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (!found) {
189*4882a593Smuzhiyun #ifdef ET_DEBUG
190*4882a593Smuzhiyun printf("0x%08x\n", phytype);
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun strcpy(info->phy_name, "unknown");
193*4882a593Smuzhiyun info->phyname_init = 1;
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (phyaddr < 0)
200*4882a593Smuzhiyun printf("No PHY device found.\n");
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return phyaddr;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun #endif /* CONFIG_SYS_DISCOVER_PHY */
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun void mii_init(void) __attribute__((weak,alias("__mii_init")));
207*4882a593Smuzhiyun
__mii_init(void)208*4882a593Smuzhiyun void __mii_init(void)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun FEC_INFO_T *info;
211*4882a593Smuzhiyun volatile FEC_T *fecp;
212*4882a593Smuzhiyun struct eth_device *dev;
213*4882a593Smuzhiyun int miispd = 0, i = 0;
214*4882a593Smuzhiyun u16 status = 0;
215*4882a593Smuzhiyun u16 linkgood = 0;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* retrieve from register structure */
218*4882a593Smuzhiyun dev = eth_get_dev();
219*4882a593Smuzhiyun info = dev->priv;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun fecp = (FEC_T *) info->miibase;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun fecpin_setclear(dev, 1);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun mii_reset(info);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* We use strictly polling mode only */
228*4882a593Smuzhiyun fecp->eimr = 0;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Clear any pending interrupt */
231*4882a593Smuzhiyun fecp->eir = 0xffffffff;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Set MII speed */
234*4882a593Smuzhiyun miispd = (gd->bus_clk / 1000000) / 5;
235*4882a593Smuzhiyun fecp->mscr = miispd << 1;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun info->phy_addr = mii_discover_phy(dev);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun while (i < MCFFEC_TOUT_LOOP) {
240*4882a593Smuzhiyun status = 0;
241*4882a593Smuzhiyun i++;
242*4882a593Smuzhiyun /* Read PHY control register */
243*4882a593Smuzhiyun miiphy_read(dev->name, info->phy_addr, MII_BMCR, &status);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* If phy set to autonegotiate, wait for autonegotiation done,
246*4882a593Smuzhiyun * if phy is not autonegotiating, just wait for link up.
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun if ((status & BMCR_ANENABLE) == BMCR_ANENABLE) {
249*4882a593Smuzhiyun linkgood = (BMSR_ANEGCOMPLETE | BMSR_LSTATUS);
250*4882a593Smuzhiyun } else {
251*4882a593Smuzhiyun linkgood = BMSR_LSTATUS;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun /* Read PHY status register */
254*4882a593Smuzhiyun miiphy_read(dev->name, info->phy_addr, MII_BMSR, &status);
255*4882a593Smuzhiyun if ((status & linkgood) == linkgood)
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun udelay(1);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun if (i >= MCFFEC_TOUT_LOOP) {
261*4882a593Smuzhiyun printf("Link UP timeout\n");
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* adapt to the duplex and speed settings of the phy */
265*4882a593Smuzhiyun info->dup_spd = miiphy_duplex(dev->name, info->phy_addr) << 16;
266*4882a593Smuzhiyun info->dup_spd |= miiphy_speed(dev->name, info->phy_addr);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun * Read and write a MII PHY register, routines used by MII Utilities
271*4882a593Smuzhiyun *
272*4882a593Smuzhiyun * FIXME: These routines are expected to return 0 on success, but mii_send
273*4882a593Smuzhiyun * does _not_ return an error code. Maybe 0xFFFF means error, i.e.
274*4882a593Smuzhiyun * no PHY connected...
275*4882a593Smuzhiyun * For now always return 0.
276*4882a593Smuzhiyun * FIXME: These routines only work after calling eth_init() at least once!
277*4882a593Smuzhiyun * Otherwise they hang in mii_send() !!! Sorry!
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun
mcffec_miiphy_read(struct mii_dev * bus,int addr,int devad,int reg)280*4882a593Smuzhiyun int mcffec_miiphy_read(struct mii_dev *bus, int addr, int devad, int reg)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun short rdreg; /* register working value */
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #ifdef MII_DEBUG
285*4882a593Smuzhiyun printf("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun rdreg = mii_send(mk_mii_read(addr, reg));
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun #ifdef MII_DEBUG
290*4882a593Smuzhiyun printf("0x%04x\n", rdreg);
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return rdreg;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
mcffec_miiphy_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)296*4882a593Smuzhiyun int mcffec_miiphy_write(struct mii_dev *bus, int addr, int devad, int reg,
297*4882a593Smuzhiyun u16 value)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun #ifdef MII_DEBUG
300*4882a593Smuzhiyun printf("miiphy_write(0x%x) @ 0x%x = 0x%04x\n", reg, addr, value);
301*4882a593Smuzhiyun #endif
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun mii_send(mk_mii_write(addr, reg, value));
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #endif /* CONFIG_CMD_NET */
309