xref: /OK3568_Linux_fs/u-boot/drivers/net/macb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2005-2006 Atmel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <clk.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * The u-boot networking stack is a little weird.  It seems like the
12*4882a593Smuzhiyun  * networking core allocates receive buffers up front without any
13*4882a593Smuzhiyun  * regard to the hardware that's supposed to actually receive those
14*4882a593Smuzhiyun  * packets.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * The MACB receives packets into 128-byte receive buffers, so the
17*4882a593Smuzhiyun  * buffers allocated by the core isn't very practical to use.  We'll
18*4882a593Smuzhiyun  * allocate our own, but we need one such buffer in case a packet
19*4882a593Smuzhiyun  * wraps around the DMA ring so that we have to copy it.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
22*4882a593Smuzhiyun  * configuration header.  This way, the core allocates one RX buffer
23*4882a593Smuzhiyun  * and one TX buffer, each of which can hold a ethernet packet of
24*4882a593Smuzhiyun  * maximum size.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  * For some reason, the networking core unconditionally specifies a
27*4882a593Smuzhiyun  * 32-byte packet "alignment" (which really should be called
28*4882a593Smuzhiyun  * "padding").  MACB shouldn't need that, but we'll refrain from any
29*4882a593Smuzhiyun  * core modifications here...
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <net.h>
33*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
34*4882a593Smuzhiyun #include <netdev.h>
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun #include <malloc.h>
37*4882a593Smuzhiyun #include <miiphy.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <linux/mii.h>
40*4882a593Smuzhiyun #include <asm/io.h>
41*4882a593Smuzhiyun #include <asm/dma-mapping.h>
42*4882a593Smuzhiyun #include <asm/arch/clk.h>
43*4882a593Smuzhiyun #include <linux/errno.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "macb.h"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MACB_RX_BUFFER_SIZE		4096
50*4882a593Smuzhiyun #define MACB_RX_RING_SIZE		(MACB_RX_BUFFER_SIZE / 128)
51*4882a593Smuzhiyun #define MACB_TX_RING_SIZE		16
52*4882a593Smuzhiyun #define MACB_TX_TIMEOUT		1000
53*4882a593Smuzhiyun #define MACB_AUTONEG_TIMEOUT	5000000
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct macb_dma_desc {
56*4882a593Smuzhiyun 	u32	addr;
57*4882a593Smuzhiyun 	u32	ctrl;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define DMA_DESC_BYTES(n)	(n * sizeof(struct macb_dma_desc))
61*4882a593Smuzhiyun #define MACB_TX_DMA_DESC_SIZE	(DMA_DESC_BYTES(MACB_TX_RING_SIZE))
62*4882a593Smuzhiyun #define MACB_RX_DMA_DESC_SIZE	(DMA_DESC_BYTES(MACB_RX_RING_SIZE))
63*4882a593Smuzhiyun #define MACB_TX_DUMMY_DMA_DESC_SIZE	(DMA_DESC_BYTES(1))
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define RXADDR_USED		0x00000001
66*4882a593Smuzhiyun #define RXADDR_WRAP		0x00000002
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define RXBUF_FRMLEN_MASK	0x00000fff
69*4882a593Smuzhiyun #define RXBUF_FRAME_START	0x00004000
70*4882a593Smuzhiyun #define RXBUF_FRAME_END		0x00008000
71*4882a593Smuzhiyun #define RXBUF_TYPEID_MATCH	0x00400000
72*4882a593Smuzhiyun #define RXBUF_ADDR4_MATCH	0x00800000
73*4882a593Smuzhiyun #define RXBUF_ADDR3_MATCH	0x01000000
74*4882a593Smuzhiyun #define RXBUF_ADDR2_MATCH	0x02000000
75*4882a593Smuzhiyun #define RXBUF_ADDR1_MATCH	0x04000000
76*4882a593Smuzhiyun #define RXBUF_BROADCAST		0x80000000
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define TXBUF_FRMLEN_MASK	0x000007ff
79*4882a593Smuzhiyun #define TXBUF_FRAME_END		0x00008000
80*4882a593Smuzhiyun #define TXBUF_NOCRC		0x00010000
81*4882a593Smuzhiyun #define TXBUF_EXHAUSTED		0x08000000
82*4882a593Smuzhiyun #define TXBUF_UNDERRUN		0x10000000
83*4882a593Smuzhiyun #define TXBUF_MAXRETRY		0x20000000
84*4882a593Smuzhiyun #define TXBUF_WRAP		0x40000000
85*4882a593Smuzhiyun #define TXBUF_USED		0x80000000
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct macb_device {
88*4882a593Smuzhiyun 	void			*regs;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	unsigned int		rx_tail;
91*4882a593Smuzhiyun 	unsigned int		tx_head;
92*4882a593Smuzhiyun 	unsigned int		tx_tail;
93*4882a593Smuzhiyun 	unsigned int		next_rx_tail;
94*4882a593Smuzhiyun 	bool			wrapped;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	void			*rx_buffer;
97*4882a593Smuzhiyun 	void			*tx_buffer;
98*4882a593Smuzhiyun 	struct macb_dma_desc	*rx_ring;
99*4882a593Smuzhiyun 	struct macb_dma_desc	*tx_ring;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	unsigned long		rx_buffer_dma;
102*4882a593Smuzhiyun 	unsigned long		rx_ring_dma;
103*4882a593Smuzhiyun 	unsigned long		tx_ring_dma;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	struct macb_dma_desc	*dummy_desc;
106*4882a593Smuzhiyun 	unsigned long		dummy_desc_dma;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	const struct device	*dev;
109*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
110*4882a593Smuzhiyun 	struct eth_device	netdev;
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 	unsigned short		phy_addr;
113*4882a593Smuzhiyun 	struct mii_dev		*bus;
114*4882a593Smuzhiyun #ifdef CONFIG_PHYLIB
115*4882a593Smuzhiyun 	struct phy_device	*phydev;
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
119*4882a593Smuzhiyun #ifdef CONFIG_CLK
120*4882a593Smuzhiyun 	unsigned long		pclk_rate;
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun 	phy_interface_t		phy_interface;
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
126*4882a593Smuzhiyun #define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun 
macb_is_gem(struct macb_device * macb)129*4882a593Smuzhiyun static int macb_is_gem(struct macb_device *macb)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) == 0x2;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #ifndef cpu_is_sama5d2
135*4882a593Smuzhiyun #define cpu_is_sama5d2() 0
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #ifndef cpu_is_sama5d4
139*4882a593Smuzhiyun #define cpu_is_sama5d4() 0
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun 
gem_is_gigabit_capable(struct macb_device * macb)142*4882a593Smuzhiyun static int gem_is_gigabit_capable(struct macb_device *macb)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	/*
145*4882a593Smuzhiyun 	 * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are
146*4882a593Smuzhiyun 	 * configured to support only 10/100.
147*4882a593Smuzhiyun 	 */
148*4882a593Smuzhiyun 	return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4();
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
macb_mdio_write(struct macb_device * macb,u8 reg,u16 value)151*4882a593Smuzhiyun static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	unsigned long netctl;
154*4882a593Smuzhiyun 	unsigned long netstat;
155*4882a593Smuzhiyun 	unsigned long frame;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	netctl = macb_readl(macb, NCR);
158*4882a593Smuzhiyun 	netctl |= MACB_BIT(MPE);
159*4882a593Smuzhiyun 	macb_writel(macb, NCR, netctl);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	frame = (MACB_BF(SOF, 1)
162*4882a593Smuzhiyun 		 | MACB_BF(RW, 1)
163*4882a593Smuzhiyun 		 | MACB_BF(PHYA, macb->phy_addr)
164*4882a593Smuzhiyun 		 | MACB_BF(REGA, reg)
165*4882a593Smuzhiyun 		 | MACB_BF(CODE, 2)
166*4882a593Smuzhiyun 		 | MACB_BF(DATA, value));
167*4882a593Smuzhiyun 	macb_writel(macb, MAN, frame);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	do {
170*4882a593Smuzhiyun 		netstat = macb_readl(macb, NSR);
171*4882a593Smuzhiyun 	} while (!(netstat & MACB_BIT(IDLE)));
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	netctl = macb_readl(macb, NCR);
174*4882a593Smuzhiyun 	netctl &= ~MACB_BIT(MPE);
175*4882a593Smuzhiyun 	macb_writel(macb, NCR, netctl);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
macb_mdio_read(struct macb_device * macb,u8 reg)178*4882a593Smuzhiyun static u16 macb_mdio_read(struct macb_device *macb, u8 reg)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	unsigned long netctl;
181*4882a593Smuzhiyun 	unsigned long netstat;
182*4882a593Smuzhiyun 	unsigned long frame;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	netctl = macb_readl(macb, NCR);
185*4882a593Smuzhiyun 	netctl |= MACB_BIT(MPE);
186*4882a593Smuzhiyun 	macb_writel(macb, NCR, netctl);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	frame = (MACB_BF(SOF, 1)
189*4882a593Smuzhiyun 		 | MACB_BF(RW, 2)
190*4882a593Smuzhiyun 		 | MACB_BF(PHYA, macb->phy_addr)
191*4882a593Smuzhiyun 		 | MACB_BF(REGA, reg)
192*4882a593Smuzhiyun 		 | MACB_BF(CODE, 2));
193*4882a593Smuzhiyun 	macb_writel(macb, MAN, frame);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	do {
196*4882a593Smuzhiyun 		netstat = macb_readl(macb, NSR);
197*4882a593Smuzhiyun 	} while (!(netstat & MACB_BIT(IDLE)));
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	frame = macb_readl(macb, MAN);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	netctl = macb_readl(macb, NCR);
202*4882a593Smuzhiyun 	netctl &= ~MACB_BIT(MPE);
203*4882a593Smuzhiyun 	macb_writel(macb, NCR, netctl);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return MACB_BFEXT(DATA, frame);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
arch_get_mdio_control(const char * name)208*4882a593Smuzhiyun void __weak arch_get_mdio_control(const char *name)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	return;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
214*4882a593Smuzhiyun 
macb_miiphy_read(struct mii_dev * bus,int phy_adr,int devad,int reg)215*4882a593Smuzhiyun int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	u16 value = 0;
218*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
219*4882a593Smuzhiyun 	struct udevice *dev = eth_get_dev_by_name(bus->name);
220*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
221*4882a593Smuzhiyun #else
222*4882a593Smuzhiyun 	struct eth_device *dev = eth_get_dev_by_name(bus->name);
223*4882a593Smuzhiyun 	struct macb_device *macb = to_macb(dev);
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (macb->phy_addr != phy_adr)
227*4882a593Smuzhiyun 		return -1;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	arch_get_mdio_control(bus->name);
230*4882a593Smuzhiyun 	value = macb_mdio_read(macb, reg);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return value;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
macb_miiphy_write(struct mii_dev * bus,int phy_adr,int devad,int reg,u16 value)235*4882a593Smuzhiyun int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
236*4882a593Smuzhiyun 		      u16 value)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
239*4882a593Smuzhiyun 	struct udevice *dev = eth_get_dev_by_name(bus->name);
240*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
241*4882a593Smuzhiyun #else
242*4882a593Smuzhiyun 	struct eth_device *dev = eth_get_dev_by_name(bus->name);
243*4882a593Smuzhiyun 	struct macb_device *macb = to_macb(dev);
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (macb->phy_addr != phy_adr)
247*4882a593Smuzhiyun 		return -1;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	arch_get_mdio_control(bus->name);
250*4882a593Smuzhiyun 	macb_mdio_write(macb, reg, value);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define RX	1
257*4882a593Smuzhiyun #define TX	0
macb_invalidate_ring_desc(struct macb_device * macb,bool rx)258*4882a593Smuzhiyun static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	if (rx)
261*4882a593Smuzhiyun 		invalidate_dcache_range(macb->rx_ring_dma,
262*4882a593Smuzhiyun 			ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE,
263*4882a593Smuzhiyun 			      PKTALIGN));
264*4882a593Smuzhiyun 	else
265*4882a593Smuzhiyun 		invalidate_dcache_range(macb->tx_ring_dma,
266*4882a593Smuzhiyun 			ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE,
267*4882a593Smuzhiyun 			      PKTALIGN));
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
macb_flush_ring_desc(struct macb_device * macb,bool rx)270*4882a593Smuzhiyun static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	if (rx)
273*4882a593Smuzhiyun 		flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma +
274*4882a593Smuzhiyun 				   ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN));
275*4882a593Smuzhiyun 	else
276*4882a593Smuzhiyun 		flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma +
277*4882a593Smuzhiyun 				   ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN));
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
macb_flush_rx_buffer(struct macb_device * macb)280*4882a593Smuzhiyun static inline void macb_flush_rx_buffer(struct macb_device *macb)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
283*4882a593Smuzhiyun 			   ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN));
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
macb_invalidate_rx_buffer(struct macb_device * macb)286*4882a593Smuzhiyun static inline void macb_invalidate_rx_buffer(struct macb_device *macb)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
289*4882a593Smuzhiyun 				ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN));
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
293*4882a593Smuzhiyun 
_macb_send(struct macb_device * macb,const char * name,void * packet,int length)294*4882a593Smuzhiyun static int _macb_send(struct macb_device *macb, const char *name, void *packet,
295*4882a593Smuzhiyun 		      int length)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	unsigned long paddr, ctrl;
298*4882a593Smuzhiyun 	unsigned int tx_head = macb->tx_head;
299*4882a593Smuzhiyun 	int i;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ctrl = length & TXBUF_FRMLEN_MASK;
304*4882a593Smuzhiyun 	ctrl |= TXBUF_FRAME_END;
305*4882a593Smuzhiyun 	if (tx_head == (MACB_TX_RING_SIZE - 1)) {
306*4882a593Smuzhiyun 		ctrl |= TXBUF_WRAP;
307*4882a593Smuzhiyun 		macb->tx_head = 0;
308*4882a593Smuzhiyun 	} else {
309*4882a593Smuzhiyun 		macb->tx_head++;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	macb->tx_ring[tx_head].ctrl = ctrl;
313*4882a593Smuzhiyun 	macb->tx_ring[tx_head].addr = paddr;
314*4882a593Smuzhiyun 	barrier();
315*4882a593Smuzhiyun 	macb_flush_ring_desc(macb, TX);
316*4882a593Smuzhiyun 	/* Do we need check paddr and length is dcache line aligned? */
317*4882a593Smuzhiyun 	flush_dcache_range(paddr, paddr + ALIGN(length, ARCH_DMA_MINALIGN));
318*4882a593Smuzhiyun 	macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/*
321*4882a593Smuzhiyun 	 * I guess this is necessary because the networking core may
322*4882a593Smuzhiyun 	 * re-use the transmit buffer as soon as we return...
323*4882a593Smuzhiyun 	 */
324*4882a593Smuzhiyun 	for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
325*4882a593Smuzhiyun 		barrier();
326*4882a593Smuzhiyun 		macb_invalidate_ring_desc(macb, TX);
327*4882a593Smuzhiyun 		ctrl = macb->tx_ring[tx_head].ctrl;
328*4882a593Smuzhiyun 		if (ctrl & TXBUF_USED)
329*4882a593Smuzhiyun 			break;
330*4882a593Smuzhiyun 		udelay(1);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	dma_unmap_single(packet, length, paddr);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (i <= MACB_TX_TIMEOUT) {
336*4882a593Smuzhiyun 		if (ctrl & TXBUF_UNDERRUN)
337*4882a593Smuzhiyun 			printf("%s: TX underrun\n", name);
338*4882a593Smuzhiyun 		if (ctrl & TXBUF_EXHAUSTED)
339*4882a593Smuzhiyun 			printf("%s: TX buffers exhausted in mid frame\n", name);
340*4882a593Smuzhiyun 	} else {
341*4882a593Smuzhiyun 		printf("%s: TX timeout\n", name);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* No one cares anyway */
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
reclaim_rx_buffers(struct macb_device * macb,unsigned int new_tail)348*4882a593Smuzhiyun static void reclaim_rx_buffers(struct macb_device *macb,
349*4882a593Smuzhiyun 			       unsigned int new_tail)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	unsigned int i;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	i = macb->rx_tail;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	macb_invalidate_ring_desc(macb, RX);
356*4882a593Smuzhiyun 	while (i > new_tail) {
357*4882a593Smuzhiyun 		macb->rx_ring[i].addr &= ~RXADDR_USED;
358*4882a593Smuzhiyun 		i++;
359*4882a593Smuzhiyun 		if (i > MACB_RX_RING_SIZE)
360*4882a593Smuzhiyun 			i = 0;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	while (i < new_tail) {
364*4882a593Smuzhiyun 		macb->rx_ring[i].addr &= ~RXADDR_USED;
365*4882a593Smuzhiyun 		i++;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	barrier();
369*4882a593Smuzhiyun 	macb_flush_ring_desc(macb, RX);
370*4882a593Smuzhiyun 	macb->rx_tail = new_tail;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
_macb_recv(struct macb_device * macb,uchar ** packetp)373*4882a593Smuzhiyun static int _macb_recv(struct macb_device *macb, uchar **packetp)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	unsigned int next_rx_tail = macb->next_rx_tail;
376*4882a593Smuzhiyun 	void *buffer;
377*4882a593Smuzhiyun 	int length;
378*4882a593Smuzhiyun 	u32 status;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	macb->wrapped = false;
381*4882a593Smuzhiyun 	for (;;) {
382*4882a593Smuzhiyun 		macb_invalidate_ring_desc(macb, RX);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		if (!(macb->rx_ring[next_rx_tail].addr & RXADDR_USED))
385*4882a593Smuzhiyun 			return -EAGAIN;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		status = macb->rx_ring[next_rx_tail].ctrl;
388*4882a593Smuzhiyun 		if (status & RXBUF_FRAME_START) {
389*4882a593Smuzhiyun 			if (next_rx_tail != macb->rx_tail)
390*4882a593Smuzhiyun 				reclaim_rx_buffers(macb, next_rx_tail);
391*4882a593Smuzhiyun 			macb->wrapped = false;
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		if (status & RXBUF_FRAME_END) {
395*4882a593Smuzhiyun 			buffer = macb->rx_buffer + 128 * macb->rx_tail;
396*4882a593Smuzhiyun 			length = status & RXBUF_FRMLEN_MASK;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 			macb_invalidate_rx_buffer(macb);
399*4882a593Smuzhiyun 			if (macb->wrapped) {
400*4882a593Smuzhiyun 				unsigned int headlen, taillen;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 				headlen = 128 * (MACB_RX_RING_SIZE
403*4882a593Smuzhiyun 						 - macb->rx_tail);
404*4882a593Smuzhiyun 				taillen = length - headlen;
405*4882a593Smuzhiyun 				memcpy((void *)net_rx_packets[0],
406*4882a593Smuzhiyun 				       buffer, headlen);
407*4882a593Smuzhiyun 				memcpy((void *)net_rx_packets[0] + headlen,
408*4882a593Smuzhiyun 				       macb->rx_buffer, taillen);
409*4882a593Smuzhiyun 				*packetp = (void *)net_rx_packets[0];
410*4882a593Smuzhiyun 			} else {
411*4882a593Smuzhiyun 				*packetp = buffer;
412*4882a593Smuzhiyun 			}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 			if (++next_rx_tail >= MACB_RX_RING_SIZE)
415*4882a593Smuzhiyun 				next_rx_tail = 0;
416*4882a593Smuzhiyun 			macb->next_rx_tail = next_rx_tail;
417*4882a593Smuzhiyun 			return length;
418*4882a593Smuzhiyun 		} else {
419*4882a593Smuzhiyun 			if (++next_rx_tail >= MACB_RX_RING_SIZE) {
420*4882a593Smuzhiyun 				macb->wrapped = true;
421*4882a593Smuzhiyun 				next_rx_tail = 0;
422*4882a593Smuzhiyun 			}
423*4882a593Smuzhiyun 		}
424*4882a593Smuzhiyun 		barrier();
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
macb_phy_reset(struct macb_device * macb,const char * name)428*4882a593Smuzhiyun static void macb_phy_reset(struct macb_device *macb, const char *name)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	int i;
431*4882a593Smuzhiyun 	u16 status, adv;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	adv = ADVERTISE_CSMA | ADVERTISE_ALL;
434*4882a593Smuzhiyun 	macb_mdio_write(macb, MII_ADVERTISE, adv);
435*4882a593Smuzhiyun 	printf("%s: Starting autonegotiation...\n", name);
436*4882a593Smuzhiyun 	macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE
437*4882a593Smuzhiyun 					 | BMCR_ANRESTART));
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
440*4882a593Smuzhiyun 		status = macb_mdio_read(macb, MII_BMSR);
441*4882a593Smuzhiyun 		if (status & BMSR_ANEGCOMPLETE)
442*4882a593Smuzhiyun 			break;
443*4882a593Smuzhiyun 		udelay(100);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (status & BMSR_ANEGCOMPLETE)
447*4882a593Smuzhiyun 		printf("%s: Autonegotiation complete\n", name);
448*4882a593Smuzhiyun 	else
449*4882a593Smuzhiyun 		printf("%s: Autonegotiation timed out (status=0x%04x)\n",
450*4882a593Smuzhiyun 		       name, status);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
macb_phy_find(struct macb_device * macb,const char * name)453*4882a593Smuzhiyun static int macb_phy_find(struct macb_device *macb, const char *name)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	int i;
456*4882a593Smuzhiyun 	u16 phy_id;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Search for PHY... */
459*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
460*4882a593Smuzhiyun 		macb->phy_addr = i;
461*4882a593Smuzhiyun 		phy_id = macb_mdio_read(macb, MII_PHYSID1);
462*4882a593Smuzhiyun 		if (phy_id != 0xffff) {
463*4882a593Smuzhiyun 			printf("%s: PHY present at %d\n", name, i);
464*4882a593Smuzhiyun 			return 1;
465*4882a593Smuzhiyun 		}
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* PHY isn't up to snuff */
469*4882a593Smuzhiyun 	printf("%s: PHY not found\n", name);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
macb_phy_init(struct udevice * dev,const char * name)475*4882a593Smuzhiyun static int macb_phy_init(struct udevice *dev, const char *name)
476*4882a593Smuzhiyun #else
477*4882a593Smuzhiyun static int macb_phy_init(struct macb_device *macb, const char *name)
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
481*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
482*4882a593Smuzhiyun #endif
483*4882a593Smuzhiyun 	u32 ncfgr;
484*4882a593Smuzhiyun 	u16 phy_id, status, adv, lpa;
485*4882a593Smuzhiyun 	int media, speed, duplex;
486*4882a593Smuzhiyun 	int i;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	arch_get_mdio_control(name);
489*4882a593Smuzhiyun 	/* Auto-detect phy_addr */
490*4882a593Smuzhiyun 	if (!macb_phy_find(macb, name))
491*4882a593Smuzhiyun 		return 0;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* Check if the PHY is up to snuff... */
494*4882a593Smuzhiyun 	phy_id = macb_mdio_read(macb, MII_PHYSID1);
495*4882a593Smuzhiyun 	if (phy_id == 0xffff) {
496*4882a593Smuzhiyun 		printf("%s: No PHY present\n", name);
497*4882a593Smuzhiyun 		return 0;
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun #ifdef CONFIG_PHYLIB
501*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
502*4882a593Smuzhiyun 	macb->phydev = phy_connect(macb->bus, macb->phy_addr, dev,
503*4882a593Smuzhiyun 			     macb->phy_interface);
504*4882a593Smuzhiyun #else
505*4882a593Smuzhiyun 	/* need to consider other phy interface mode */
506*4882a593Smuzhiyun 	macb->phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev,
507*4882a593Smuzhiyun 			     PHY_INTERFACE_MODE_RGMII);
508*4882a593Smuzhiyun #endif
509*4882a593Smuzhiyun 	if (!macb->phydev) {
510*4882a593Smuzhiyun 		printf("phy_connect failed\n");
511*4882a593Smuzhiyun 		return -ENODEV;
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	phy_config(macb->phydev);
515*4882a593Smuzhiyun #endif
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	status = macb_mdio_read(macb, MII_BMSR);
518*4882a593Smuzhiyun 	if (!(status & BMSR_LSTATUS)) {
519*4882a593Smuzhiyun 		/* Try to re-negotiate if we don't have link already. */
520*4882a593Smuzhiyun 		macb_phy_reset(macb, name);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
523*4882a593Smuzhiyun 			status = macb_mdio_read(macb, MII_BMSR);
524*4882a593Smuzhiyun 			if (status & BMSR_LSTATUS)
525*4882a593Smuzhiyun 				break;
526*4882a593Smuzhiyun 			udelay(100);
527*4882a593Smuzhiyun 		}
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if (!(status & BMSR_LSTATUS)) {
531*4882a593Smuzhiyun 		printf("%s: link down (status: 0x%04x)\n",
532*4882a593Smuzhiyun 		       name, status);
533*4882a593Smuzhiyun 		return 0;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* First check for GMAC and that it is GiB capable */
537*4882a593Smuzhiyun 	if (gem_is_gigabit_capable(macb)) {
538*4882a593Smuzhiyun 		lpa = macb_mdio_read(macb, MII_STAT1000);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 		if (lpa & (LPA_1000FULL | LPA_1000HALF)) {
541*4882a593Smuzhiyun 			duplex = ((lpa & LPA_1000FULL) ? 1 : 0);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 			printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n",
544*4882a593Smuzhiyun 			       name,
545*4882a593Smuzhiyun 			       duplex ? "full" : "half",
546*4882a593Smuzhiyun 			       lpa);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 			ncfgr = macb_readl(macb, NCFGR);
549*4882a593Smuzhiyun 			ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
550*4882a593Smuzhiyun 			ncfgr |= GEM_BIT(GBE);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 			if (duplex)
553*4882a593Smuzhiyun 				ncfgr |= MACB_BIT(FD);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 			macb_writel(macb, NCFGR, ncfgr);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 			return 1;
558*4882a593Smuzhiyun 		}
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* fall back for EMAC checking */
562*4882a593Smuzhiyun 	adv = macb_mdio_read(macb, MII_ADVERTISE);
563*4882a593Smuzhiyun 	lpa = macb_mdio_read(macb, MII_LPA);
564*4882a593Smuzhiyun 	media = mii_nway_result(lpa & adv);
565*4882a593Smuzhiyun 	speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
566*4882a593Smuzhiyun 		 ? 1 : 0);
567*4882a593Smuzhiyun 	duplex = (media & ADVERTISE_FULL) ? 1 : 0;
568*4882a593Smuzhiyun 	printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
569*4882a593Smuzhiyun 	       name,
570*4882a593Smuzhiyun 	       speed ? "100" : "10",
571*4882a593Smuzhiyun 	       duplex ? "full" : "half",
572*4882a593Smuzhiyun 	       lpa);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	ncfgr = macb_readl(macb, NCFGR);
575*4882a593Smuzhiyun 	ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE));
576*4882a593Smuzhiyun 	if (speed)
577*4882a593Smuzhiyun 		ncfgr |= MACB_BIT(SPD);
578*4882a593Smuzhiyun 	if (duplex)
579*4882a593Smuzhiyun 		ncfgr |= MACB_BIT(FD);
580*4882a593Smuzhiyun 	macb_writel(macb, NCFGR, ncfgr);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return 1;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
gmac_init_multi_queues(struct macb_device * macb)585*4882a593Smuzhiyun static int gmac_init_multi_queues(struct macb_device *macb)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	int i, num_queues = 1;
588*4882a593Smuzhiyun 	u32 queue_mask;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* bit 0 is never set but queue 0 always exists */
591*4882a593Smuzhiyun 	queue_mask = gem_readl(macb, DCFG6) & 0xff;
592*4882a593Smuzhiyun 	queue_mask |= 0x1;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	for (i = 1; i < MACB_MAX_QUEUES; i++)
595*4882a593Smuzhiyun 		if (queue_mask & (1 << i))
596*4882a593Smuzhiyun 			num_queues++;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	macb->dummy_desc->ctrl = TXBUF_USED;
599*4882a593Smuzhiyun 	macb->dummy_desc->addr = 0;
600*4882a593Smuzhiyun 	flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma +
601*4882a593Smuzhiyun 			ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN));
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	for (i = 1; i < num_queues; i++)
604*4882a593Smuzhiyun 		gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
_macb_init(struct udevice * dev,const char * name)610*4882a593Smuzhiyun static int _macb_init(struct udevice *dev, const char *name)
611*4882a593Smuzhiyun #else
612*4882a593Smuzhiyun static int _macb_init(struct macb_device *macb, const char *name)
613*4882a593Smuzhiyun #endif
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
616*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
617*4882a593Smuzhiyun #endif
618*4882a593Smuzhiyun 	unsigned long paddr;
619*4882a593Smuzhiyun 	int i;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/*
622*4882a593Smuzhiyun 	 * macb_halt should have been called at some point before now,
623*4882a593Smuzhiyun 	 * so we'll assume the controller is idle.
624*4882a593Smuzhiyun 	 */
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* initialize DMA descriptors */
627*4882a593Smuzhiyun 	paddr = macb->rx_buffer_dma;
628*4882a593Smuzhiyun 	for (i = 0; i < MACB_RX_RING_SIZE; i++) {
629*4882a593Smuzhiyun 		if (i == (MACB_RX_RING_SIZE - 1))
630*4882a593Smuzhiyun 			paddr |= RXADDR_WRAP;
631*4882a593Smuzhiyun 		macb->rx_ring[i].addr = paddr;
632*4882a593Smuzhiyun 		macb->rx_ring[i].ctrl = 0;
633*4882a593Smuzhiyun 		paddr += 128;
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 	macb_flush_ring_desc(macb, RX);
636*4882a593Smuzhiyun 	macb_flush_rx_buffer(macb);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	for (i = 0; i < MACB_TX_RING_SIZE; i++) {
639*4882a593Smuzhiyun 		macb->tx_ring[i].addr = 0;
640*4882a593Smuzhiyun 		if (i == (MACB_TX_RING_SIZE - 1))
641*4882a593Smuzhiyun 			macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP;
642*4882a593Smuzhiyun 		else
643*4882a593Smuzhiyun 			macb->tx_ring[i].ctrl = TXBUF_USED;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 	macb_flush_ring_desc(macb, TX);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	macb->rx_tail = 0;
648*4882a593Smuzhiyun 	macb->tx_head = 0;
649*4882a593Smuzhiyun 	macb->tx_tail = 0;
650*4882a593Smuzhiyun 	macb->next_rx_tail = 0;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	macb_writel(macb, RBQP, macb->rx_ring_dma);
653*4882a593Smuzhiyun 	macb_writel(macb, TBQP, macb->tx_ring_dma);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (macb_is_gem(macb)) {
656*4882a593Smuzhiyun 		/* Check the multi queue and initialize the queue for tx */
657*4882a593Smuzhiyun 		gmac_init_multi_queues(macb);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		/*
660*4882a593Smuzhiyun 		 * When the GMAC IP with GE feature, this bit is used to
661*4882a593Smuzhiyun 		 * select interface between RGMII and GMII.
662*4882a593Smuzhiyun 		 * When the GMAC IP without GE feature, this bit is used
663*4882a593Smuzhiyun 		 * to select interface between RMII and MII.
664*4882a593Smuzhiyun 		 */
665*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
666*4882a593Smuzhiyun 		if ((macb->phy_interface == PHY_INTERFACE_MODE_RMII) ||
667*4882a593Smuzhiyun 		    (macb->phy_interface == PHY_INTERFACE_MODE_RGMII))
668*4882a593Smuzhiyun 			gem_writel(macb, UR, GEM_BIT(RGMII));
669*4882a593Smuzhiyun 		else
670*4882a593Smuzhiyun 			gem_writel(macb, UR, 0);
671*4882a593Smuzhiyun #else
672*4882a593Smuzhiyun #if defined(CONFIG_RGMII) || defined(CONFIG_RMII)
673*4882a593Smuzhiyun 		gem_writel(macb, UR, GEM_BIT(RGMII));
674*4882a593Smuzhiyun #else
675*4882a593Smuzhiyun 		gem_writel(macb, UR, 0);
676*4882a593Smuzhiyun #endif
677*4882a593Smuzhiyun #endif
678*4882a593Smuzhiyun 	} else {
679*4882a593Smuzhiyun 	/* choose RMII or MII mode. This depends on the board */
680*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
681*4882a593Smuzhiyun #ifdef CONFIG_AT91FAMILY
682*4882a593Smuzhiyun 		if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) {
683*4882a593Smuzhiyun 			macb_writel(macb, USRIO,
684*4882a593Smuzhiyun 				    MACB_BIT(RMII) | MACB_BIT(CLKEN));
685*4882a593Smuzhiyun 		} else {
686*4882a593Smuzhiyun 			macb_writel(macb, USRIO, MACB_BIT(CLKEN));
687*4882a593Smuzhiyun 		}
688*4882a593Smuzhiyun #else
689*4882a593Smuzhiyun 		if (macb->phy_interface == PHY_INTERFACE_MODE_RMII)
690*4882a593Smuzhiyun 			macb_writel(macb, USRIO, 0);
691*4882a593Smuzhiyun 		else
692*4882a593Smuzhiyun 			macb_writel(macb, USRIO, MACB_BIT(MII));
693*4882a593Smuzhiyun #endif
694*4882a593Smuzhiyun #else
695*4882a593Smuzhiyun #ifdef CONFIG_RMII
696*4882a593Smuzhiyun #ifdef CONFIG_AT91FAMILY
697*4882a593Smuzhiyun 	macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
698*4882a593Smuzhiyun #else
699*4882a593Smuzhiyun 	macb_writel(macb, USRIO, 0);
700*4882a593Smuzhiyun #endif
701*4882a593Smuzhiyun #else
702*4882a593Smuzhiyun #ifdef CONFIG_AT91FAMILY
703*4882a593Smuzhiyun 	macb_writel(macb, USRIO, MACB_BIT(CLKEN));
704*4882a593Smuzhiyun #else
705*4882a593Smuzhiyun 	macb_writel(macb, USRIO, MACB_BIT(MII));
706*4882a593Smuzhiyun #endif
707*4882a593Smuzhiyun #endif /* CONFIG_RMII */
708*4882a593Smuzhiyun #endif
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
712*4882a593Smuzhiyun 	if (!macb_phy_init(dev, name))
713*4882a593Smuzhiyun #else
714*4882a593Smuzhiyun 	if (!macb_phy_init(macb, name))
715*4882a593Smuzhiyun #endif
716*4882a593Smuzhiyun 		return -1;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	/* Enable TX and RX */
719*4882a593Smuzhiyun 	macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
_macb_halt(struct macb_device * macb)724*4882a593Smuzhiyun static void _macb_halt(struct macb_device *macb)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	u32 ncr, tsr;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* Halt the controller and wait for any ongoing transmission to end. */
729*4882a593Smuzhiyun 	ncr = macb_readl(macb, NCR);
730*4882a593Smuzhiyun 	ncr |= MACB_BIT(THALT);
731*4882a593Smuzhiyun 	macb_writel(macb, NCR, ncr);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	do {
734*4882a593Smuzhiyun 		tsr = macb_readl(macb, TSR);
735*4882a593Smuzhiyun 	} while (tsr & MACB_BIT(TGO));
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	/* Disable TX and RX, and clear statistics */
738*4882a593Smuzhiyun 	macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
_macb_write_hwaddr(struct macb_device * macb,unsigned char * enetaddr)741*4882a593Smuzhiyun static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	u32 hwaddr_bottom;
744*4882a593Smuzhiyun 	u16 hwaddr_top;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/* set hardware address */
747*4882a593Smuzhiyun 	hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 |
748*4882a593Smuzhiyun 			enetaddr[2] << 16 | enetaddr[3] << 24;
749*4882a593Smuzhiyun 	macb_writel(macb, SA1B, hwaddr_bottom);
750*4882a593Smuzhiyun 	hwaddr_top = enetaddr[4] | enetaddr[5] << 8;
751*4882a593Smuzhiyun 	macb_writel(macb, SA1T, hwaddr_top);
752*4882a593Smuzhiyun 	return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
macb_mdc_clk_div(int id,struct macb_device * macb)755*4882a593Smuzhiyun static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	u32 config;
758*4882a593Smuzhiyun #if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
759*4882a593Smuzhiyun 	unsigned long macb_hz = macb->pclk_rate;
760*4882a593Smuzhiyun #else
761*4882a593Smuzhiyun 	unsigned long macb_hz = get_macb_pclk_rate(id);
762*4882a593Smuzhiyun #endif
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (macb_hz < 20000000)
765*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV8);
766*4882a593Smuzhiyun 	else if (macb_hz < 40000000)
767*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV16);
768*4882a593Smuzhiyun 	else if (macb_hz < 80000000)
769*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV32);
770*4882a593Smuzhiyun 	else
771*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV64);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return config;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
gem_mdc_clk_div(int id,struct macb_device * macb)776*4882a593Smuzhiyun static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	u32 config;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun #if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
781*4882a593Smuzhiyun 	unsigned long macb_hz = macb->pclk_rate;
782*4882a593Smuzhiyun #else
783*4882a593Smuzhiyun 	unsigned long macb_hz = get_macb_pclk_rate(id);
784*4882a593Smuzhiyun #endif
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (macb_hz < 20000000)
787*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV8);
788*4882a593Smuzhiyun 	else if (macb_hz < 40000000)
789*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV16);
790*4882a593Smuzhiyun 	else if (macb_hz < 80000000)
791*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV32);
792*4882a593Smuzhiyun 	else if (macb_hz < 120000000)
793*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV48);
794*4882a593Smuzhiyun 	else if (macb_hz < 160000000)
795*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV64);
796*4882a593Smuzhiyun 	else
797*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV96);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	return config;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun  * Get the DMA bus width field of the network configuration register that we
804*4882a593Smuzhiyun  * should program. We find the width from decoding the design configuration
805*4882a593Smuzhiyun  * register to find the maximum supported data bus width.
806*4882a593Smuzhiyun  */
macb_dbw(struct macb_device * macb)807*4882a593Smuzhiyun static u32 macb_dbw(struct macb_device *macb)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
810*4882a593Smuzhiyun 	case 4:
811*4882a593Smuzhiyun 		return GEM_BF(DBW, GEM_DBW128);
812*4882a593Smuzhiyun 	case 2:
813*4882a593Smuzhiyun 		return GEM_BF(DBW, GEM_DBW64);
814*4882a593Smuzhiyun 	case 1:
815*4882a593Smuzhiyun 	default:
816*4882a593Smuzhiyun 		return GEM_BF(DBW, GEM_DBW32);
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
_macb_eth_initialize(struct macb_device * macb)820*4882a593Smuzhiyun static void _macb_eth_initialize(struct macb_device *macb)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	int id = 0;	/* This is not used by functions we call */
823*4882a593Smuzhiyun 	u32 ncfgr;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* TODO: we need check the rx/tx_ring_dma is dcache line aligned */
826*4882a593Smuzhiyun 	macb->rx_buffer = dma_alloc_coherent(MACB_RX_BUFFER_SIZE,
827*4882a593Smuzhiyun 					     &macb->rx_buffer_dma);
828*4882a593Smuzhiyun 	macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE,
829*4882a593Smuzhiyun 					   &macb->rx_ring_dma);
830*4882a593Smuzhiyun 	macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE,
831*4882a593Smuzhiyun 					   &macb->tx_ring_dma);
832*4882a593Smuzhiyun 	macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE,
833*4882a593Smuzhiyun 					   &macb->dummy_desc_dma);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/*
836*4882a593Smuzhiyun 	 * Do some basic initialization so that we at least can talk
837*4882a593Smuzhiyun 	 * to the PHY
838*4882a593Smuzhiyun 	 */
839*4882a593Smuzhiyun 	if (macb_is_gem(macb)) {
840*4882a593Smuzhiyun 		ncfgr = gem_mdc_clk_div(id, macb);
841*4882a593Smuzhiyun 		ncfgr |= macb_dbw(macb);
842*4882a593Smuzhiyun 	} else {
843*4882a593Smuzhiyun 		ncfgr = macb_mdc_clk_div(id, macb);
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	macb_writel(macb, NCFGR, ncfgr);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
macb_send(struct eth_device * netdev,void * packet,int length)850*4882a593Smuzhiyun static int macb_send(struct eth_device *netdev, void *packet, int length)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	struct macb_device *macb = to_macb(netdev);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return _macb_send(macb, netdev->name, packet, length);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
macb_recv(struct eth_device * netdev)857*4882a593Smuzhiyun static int macb_recv(struct eth_device *netdev)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct macb_device *macb = to_macb(netdev);
860*4882a593Smuzhiyun 	uchar *packet;
861*4882a593Smuzhiyun 	int length;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	macb->wrapped = false;
864*4882a593Smuzhiyun 	for (;;) {
865*4882a593Smuzhiyun 		macb->next_rx_tail = macb->rx_tail;
866*4882a593Smuzhiyun 		length = _macb_recv(macb, &packet);
867*4882a593Smuzhiyun 		if (length >= 0) {
868*4882a593Smuzhiyun 			net_process_received_packet(packet, length);
869*4882a593Smuzhiyun 			reclaim_rx_buffers(macb, macb->next_rx_tail);
870*4882a593Smuzhiyun 		} else if (length < 0) {
871*4882a593Smuzhiyun 			return length;
872*4882a593Smuzhiyun 		}
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
macb_init(struct eth_device * netdev,bd_t * bd)876*4882a593Smuzhiyun static int macb_init(struct eth_device *netdev, bd_t *bd)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	struct macb_device *macb = to_macb(netdev);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	return _macb_init(macb, netdev->name);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
macb_halt(struct eth_device * netdev)883*4882a593Smuzhiyun static void macb_halt(struct eth_device *netdev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct macb_device *macb = to_macb(netdev);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	return _macb_halt(macb);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
macb_write_hwaddr(struct eth_device * netdev)890*4882a593Smuzhiyun static int macb_write_hwaddr(struct eth_device *netdev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct macb_device *macb = to_macb(netdev);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	return _macb_write_hwaddr(macb, netdev->enetaddr);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
macb_eth_initialize(int id,void * regs,unsigned int phy_addr)897*4882a593Smuzhiyun int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	struct macb_device *macb;
900*4882a593Smuzhiyun 	struct eth_device *netdev;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	macb = malloc(sizeof(struct macb_device));
903*4882a593Smuzhiyun 	if (!macb) {
904*4882a593Smuzhiyun 		printf("Error: Failed to allocate memory for MACB%d\n", id);
905*4882a593Smuzhiyun 		return -1;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 	memset(macb, 0, sizeof(struct macb_device));
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	netdev = &macb->netdev;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	macb->regs = regs;
912*4882a593Smuzhiyun 	macb->phy_addr = phy_addr;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	if (macb_is_gem(macb))
915*4882a593Smuzhiyun 		sprintf(netdev->name, "gmac%d", id);
916*4882a593Smuzhiyun 	else
917*4882a593Smuzhiyun 		sprintf(netdev->name, "macb%d", id);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	netdev->init = macb_init;
920*4882a593Smuzhiyun 	netdev->halt = macb_halt;
921*4882a593Smuzhiyun 	netdev->send = macb_send;
922*4882a593Smuzhiyun 	netdev->recv = macb_recv;
923*4882a593Smuzhiyun 	netdev->write_hwaddr = macb_write_hwaddr;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	_macb_eth_initialize(macb);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	eth_register(netdev);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
930*4882a593Smuzhiyun 	int retval;
931*4882a593Smuzhiyun 	struct mii_dev *mdiodev = mdio_alloc();
932*4882a593Smuzhiyun 	if (!mdiodev)
933*4882a593Smuzhiyun 		return -ENOMEM;
934*4882a593Smuzhiyun 	strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN);
935*4882a593Smuzhiyun 	mdiodev->read = macb_miiphy_read;
936*4882a593Smuzhiyun 	mdiodev->write = macb_miiphy_write;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	retval = mdio_register(mdiodev);
939*4882a593Smuzhiyun 	if (retval < 0)
940*4882a593Smuzhiyun 		return retval;
941*4882a593Smuzhiyun 	macb->bus = miiphy_get_dev_by_name(netdev->name);
942*4882a593Smuzhiyun #endif
943*4882a593Smuzhiyun 	return 0;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun #endif /* !CONFIG_DM_ETH */
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
948*4882a593Smuzhiyun 
macb_start(struct udevice * dev)949*4882a593Smuzhiyun static int macb_start(struct udevice *dev)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	return _macb_init(dev, dev->name);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
macb_send(struct udevice * dev,void * packet,int length)954*4882a593Smuzhiyun static int macb_send(struct udevice *dev, void *packet, int length)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	return _macb_send(macb, dev->name, packet, length);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
macb_recv(struct udevice * dev,int flags,uchar ** packetp)961*4882a593Smuzhiyun static int macb_recv(struct udevice *dev, int flags, uchar **packetp)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	macb->next_rx_tail = macb->rx_tail;
966*4882a593Smuzhiyun 	macb->wrapped = false;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	return _macb_recv(macb, packetp);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
macb_free_pkt(struct udevice * dev,uchar * packet,int length)971*4882a593Smuzhiyun static int macb_free_pkt(struct udevice *dev, uchar *packet, int length)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	reclaim_rx_buffers(macb, macb->next_rx_tail);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
macb_stop(struct udevice * dev)980*4882a593Smuzhiyun static void macb_stop(struct udevice *dev)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	_macb_halt(macb);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
macb_write_hwaddr(struct udevice * dev)987*4882a593Smuzhiyun static int macb_write_hwaddr(struct udevice *dev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	struct eth_pdata *plat = dev_get_platdata(dev);
990*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	return _macb_write_hwaddr(macb, plat->enetaddr);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun static const struct eth_ops macb_eth_ops = {
996*4882a593Smuzhiyun 	.start	= macb_start,
997*4882a593Smuzhiyun 	.send	= macb_send,
998*4882a593Smuzhiyun 	.recv	= macb_recv,
999*4882a593Smuzhiyun 	.stop	= macb_stop,
1000*4882a593Smuzhiyun 	.free_pkt	= macb_free_pkt,
1001*4882a593Smuzhiyun 	.write_hwaddr	= macb_write_hwaddr,
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun #ifdef CONFIG_CLK
macb_enable_clk(struct udevice * dev)1005*4882a593Smuzhiyun static int macb_enable_clk(struct udevice *dev)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
1008*4882a593Smuzhiyun 	struct clk clk;
1009*4882a593Smuzhiyun 	ulong clk_rate;
1010*4882a593Smuzhiyun 	int ret;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &clk);
1013*4882a593Smuzhiyun 	if (ret)
1014*4882a593Smuzhiyun 		return -EINVAL;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	ret = clk_enable(&clk);
1017*4882a593Smuzhiyun 	if (ret)
1018*4882a593Smuzhiyun 		return ret;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	clk_rate = clk_get_rate(&clk);
1021*4882a593Smuzhiyun 	if (!clk_rate)
1022*4882a593Smuzhiyun 		return -EINVAL;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	macb->pclk_rate = clk_rate;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun #endif
1029*4882a593Smuzhiyun 
macb_eth_probe(struct udevice * dev)1030*4882a593Smuzhiyun static int macb_eth_probe(struct udevice *dev)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
1033*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
1034*4882a593Smuzhiyun 	const char *phy_mode;
1035*4882a593Smuzhiyun 	__maybe_unused int ret;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1038*4882a593Smuzhiyun 			       NULL);
1039*4882a593Smuzhiyun 	if (phy_mode)
1040*4882a593Smuzhiyun 		macb->phy_interface = phy_get_interface_by_name(phy_mode);
1041*4882a593Smuzhiyun 	if (macb->phy_interface == -1) {
1042*4882a593Smuzhiyun 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1043*4882a593Smuzhiyun 		return -EINVAL;
1044*4882a593Smuzhiyun 	}
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	macb->regs = (void *)pdata->iobase;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun #ifdef CONFIG_CLK
1049*4882a593Smuzhiyun 	ret = macb_enable_clk(dev);
1050*4882a593Smuzhiyun 	if (ret)
1051*4882a593Smuzhiyun 		return ret;
1052*4882a593Smuzhiyun #endif
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	_macb_eth_initialize(macb);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
1057*4882a593Smuzhiyun 	macb->bus = mdio_alloc();
1058*4882a593Smuzhiyun 	if (!macb->bus)
1059*4882a593Smuzhiyun 		return -ENOMEM;
1060*4882a593Smuzhiyun 	strncpy(macb->bus->name, dev->name, MDIO_NAME_LEN);
1061*4882a593Smuzhiyun 	macb->bus->read = macb_miiphy_read;
1062*4882a593Smuzhiyun 	macb->bus->write = macb_miiphy_write;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ret = mdio_register(macb->bus);
1065*4882a593Smuzhiyun 	if (ret < 0)
1066*4882a593Smuzhiyun 		return ret;
1067*4882a593Smuzhiyun 	macb->bus = miiphy_get_dev_by_name(dev->name);
1068*4882a593Smuzhiyun #endif
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	return 0;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun 
macb_eth_remove(struct udevice * dev)1073*4882a593Smuzhiyun static int macb_eth_remove(struct udevice *dev)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	struct macb_device *macb = dev_get_priv(dev);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun #ifdef CONFIG_PHYLIB
1078*4882a593Smuzhiyun 	free(macb->phydev);
1079*4882a593Smuzhiyun #endif
1080*4882a593Smuzhiyun 	mdio_unregister(macb->bus);
1081*4882a593Smuzhiyun 	mdio_free(macb->bus);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	return 0;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
macb_eth_ofdata_to_platdata(struct udevice * dev)1086*4882a593Smuzhiyun static int macb_eth_ofdata_to_platdata(struct udevice *dev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	pdata->iobase = devfdt_get_addr(dev);
1091*4882a593Smuzhiyun 	return 0;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static const struct udevice_id macb_eth_ids[] = {
1095*4882a593Smuzhiyun 	{ .compatible = "cdns,macb" },
1096*4882a593Smuzhiyun 	{ .compatible = "cdns,at91sam9260-macb" },
1097*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d2-gem" },
1098*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d3-gem" },
1099*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d4-gem" },
1100*4882a593Smuzhiyun 	{ }
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun U_BOOT_DRIVER(eth_macb) = {
1104*4882a593Smuzhiyun 	.name	= "eth_macb",
1105*4882a593Smuzhiyun 	.id	= UCLASS_ETH,
1106*4882a593Smuzhiyun 	.of_match = macb_eth_ids,
1107*4882a593Smuzhiyun 	.ofdata_to_platdata = macb_eth_ofdata_to_platdata,
1108*4882a593Smuzhiyun 	.probe	= macb_eth_probe,
1109*4882a593Smuzhiyun 	.remove	= macb_eth_remove,
1110*4882a593Smuzhiyun 	.ops	= &macb_eth_ops,
1111*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct macb_device),
1112*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun #endif
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun #endif
1117