1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Faraday 10/100Mbps Ethernet Controller 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 2013 Faraday Technology 5*4882a593Smuzhiyun * Dante Su <dantesu@faraday-tech.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef _FTMAC110_H 11*4882a593Smuzhiyun #define _FTMAC110_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun struct ftmac110_regs { 14*4882a593Smuzhiyun uint32_t isr; /* 0x00: Interrups Status Register */ 15*4882a593Smuzhiyun uint32_t imr; /* 0x04: Interrupt Mask Register */ 16*4882a593Smuzhiyun uint32_t mac[2]; /* 0x08: MAC Address */ 17*4882a593Smuzhiyun uint32_t mht[2]; /* 0x10: Multicast Hash Table Register */ 18*4882a593Smuzhiyun uint32_t txpd; /* 0x18: Tx Poll Demand Register */ 19*4882a593Smuzhiyun uint32_t rxpd; /* 0x1c: Rx Poll Demand Register */ 20*4882a593Smuzhiyun uint32_t txba; /* 0x20: Tx Ring Base Address Register */ 21*4882a593Smuzhiyun uint32_t rxba; /* 0x24: Rx Ring Base Address Register */ 22*4882a593Smuzhiyun uint32_t itc; /* 0x28: Interrupt Timer Control Register */ 23*4882a593Smuzhiyun uint32_t aptc; /* 0x2C: Automatic Polling Timer Control Register */ 24*4882a593Smuzhiyun uint32_t dblac; /* 0x30: DMA Burst Length&Arbitration Control */ 25*4882a593Smuzhiyun uint32_t revr; /* 0x34: Revision Register */ 26*4882a593Smuzhiyun uint32_t fear; /* 0x38: Feature Register */ 27*4882a593Smuzhiyun uint32_t rsvd[19]; 28*4882a593Smuzhiyun uint32_t maccr; /* 0x88: MAC Control Register */ 29*4882a593Smuzhiyun uint32_t macsr; /* 0x8C: MAC Status Register */ 30*4882a593Smuzhiyun uint32_t phycr; /* 0x90: PHY Control Register */ 31*4882a593Smuzhiyun uint32_t phydr; /* 0x94: PHY Data Register */ 32*4882a593Smuzhiyun uint32_t fcr; /* 0x98: Flow Control Register */ 33*4882a593Smuzhiyun uint32_t bpr; /* 0x9C: Back Pressure Register */ 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun * Interrupt status/mask register(ISR/IMR) bits 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun #define ISR_ALL 0x3ff 40*4882a593Smuzhiyun #define ISR_PHYSTCHG (1 << 9) /* phy status change */ 41*4882a593Smuzhiyun #define ISR_AHBERR (1 << 8) /* bus error */ 42*4882a593Smuzhiyun #define ISR_RXLOST (1 << 7) /* rx lost */ 43*4882a593Smuzhiyun #define ISR_RXFIFO (1 << 6) /* rx to fifo */ 44*4882a593Smuzhiyun #define ISR_TXLOST (1 << 5) /* tx lost */ 45*4882a593Smuzhiyun #define ISR_TXOK (1 << 4) /* tx to ethernet */ 46*4882a593Smuzhiyun #define ISR_NOTXBUF (1 << 3) /* out of tx buffer */ 47*4882a593Smuzhiyun #define ISR_TXFIFO (1 << 2) /* tx to fifo */ 48*4882a593Smuzhiyun #define ISR_NORXBUF (1 << 1) /* out of rx buffer */ 49*4882a593Smuzhiyun #define ISR_RXOK (1 << 0) /* rx to buffer */ 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* 52*4882a593Smuzhiyun * MACCR control bits 53*4882a593Smuzhiyun */ 54*4882a593Smuzhiyun #define MACCR_100M (1 << 18) /* 100Mbps mode */ 55*4882a593Smuzhiyun #define MACCR_RXBCST (1 << 17) /* rx broadcast packet */ 56*4882a593Smuzhiyun #define MACCR_RXMCST (1 << 16) /* rx multicast packet */ 57*4882a593Smuzhiyun #define MACCR_FD (1 << 15) /* full duplex */ 58*4882a593Smuzhiyun #define MACCR_CRCAPD (1 << 14) /* tx crc append */ 59*4882a593Smuzhiyun #define MACCR_RXALL (1 << 12) /* rx all packets */ 60*4882a593Smuzhiyun #define MACCR_RXFTL (1 << 11) /* rx packet even it's > 1518 byte */ 61*4882a593Smuzhiyun #define MACCR_RXRUNT (1 << 10) /* rx packet even it's < 64 byte */ 62*4882a593Smuzhiyun #define MACCR_RXMCSTHT (1 << 9) /* rx multicast hash table */ 63*4882a593Smuzhiyun #define MACCR_RXEN (1 << 8) /* rx enable */ 64*4882a593Smuzhiyun #define MACCR_RXINHDTX (1 << 6) /* rx in half duplex tx */ 65*4882a593Smuzhiyun #define MACCR_TXEN (1 << 5) /* tx enable */ 66*4882a593Smuzhiyun #define MACCR_CRCDIS (1 << 4) /* tx packet even it's crc error */ 67*4882a593Smuzhiyun #define MACCR_LOOPBACK (1 << 3) /* loop-back */ 68*4882a593Smuzhiyun #define MACCR_RESET (1 << 2) /* reset */ 69*4882a593Smuzhiyun #define MACCR_RXDMAEN (1 << 1) /* rx dma enable */ 70*4882a593Smuzhiyun #define MACCR_TXDMAEN (1 << 0) /* tx dma enable */ 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* 73*4882a593Smuzhiyun * PHYCR control bits 74*4882a593Smuzhiyun */ 75*4882a593Smuzhiyun #define PHYCR_READ (1 << 26) 76*4882a593Smuzhiyun #define PHYCR_WRITE (1 << 27) 77*4882a593Smuzhiyun #define PHYCR_REG_SHIFT 21 78*4882a593Smuzhiyun #define PHYCR_ADDR_SHIFT 16 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* 81*4882a593Smuzhiyun * ITC control bits 82*4882a593Smuzhiyun */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* Tx Cycle Length */ 85*4882a593Smuzhiyun #define ITC_TX_CYCLONG (1 << 15) /* 100Mbps=81.92us; 10Mbps=819.2us */ 86*4882a593Smuzhiyun #define ITC_TX_CYCNORM (0 << 15) /* 100Mbps=5.12us; 10Mbps=51.2us */ 87*4882a593Smuzhiyun /* Tx Threshold: Aggregate n interrupts as 1 interrupt */ 88*4882a593Smuzhiyun #define ITC_TX_THR(n) (((n) & 0x7) << 12) 89*4882a593Smuzhiyun /* Tx Interrupt Timeout = n * Tx Cycle */ 90*4882a593Smuzhiyun #define ITC_TX_ITMO(n) (((n) & 0xf) << 8) 91*4882a593Smuzhiyun /* Rx Cycle Length */ 92*4882a593Smuzhiyun #define ITC_RX_CYCLONG (1 << 7) /* 100Mbps=81.92us; 10Mbps=819.2us */ 93*4882a593Smuzhiyun #define ITC_RX_CYCNORM (0 << 7) /* 100Mbps=5.12us; 10Mbps=51.2us */ 94*4882a593Smuzhiyun /* Rx Threshold: Aggregate n interrupts as 1 interrupt */ 95*4882a593Smuzhiyun #define ITC_RX_THR(n) (((n) & 0x7) << 4) 96*4882a593Smuzhiyun /* Rx Interrupt Timeout = n * Rx Cycle */ 97*4882a593Smuzhiyun #define ITC_RX_ITMO(n) (((n) & 0xf) << 0) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define ITC_DEFAULT \ 100*4882a593Smuzhiyun (ITC_TX_THR(1) | ITC_TX_ITMO(0) | ITC_RX_THR(1) | ITC_RX_ITMO(0)) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* 103*4882a593Smuzhiyun * APTC contrl bits 104*4882a593Smuzhiyun */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Tx Cycle Length */ 107*4882a593Smuzhiyun #define APTC_TX_CYCLONG (1 << 12) /* 100Mbps=81.92us; 10Mbps=819.2us */ 108*4882a593Smuzhiyun #define APTC_TX_CYCNORM (0 << 12) /* 100Mbps=5.12us; 10Mbps=51.2us */ 109*4882a593Smuzhiyun /* Tx Poll Timeout = n * Tx Cycle, 0=No auto polling */ 110*4882a593Smuzhiyun #define APTC_TX_PTMO(n) (((n) & 0xf) << 8) 111*4882a593Smuzhiyun /* Rx Cycle Length */ 112*4882a593Smuzhiyun #define APTC_RX_CYCLONG (1 << 4) /* 100Mbps=81.92us; 10Mbps=819.2us */ 113*4882a593Smuzhiyun #define APTC_RX_CYCNORM (0 << 4) /* 100Mbps=5.12us; 10Mbps=51.2us */ 114*4882a593Smuzhiyun /* Rx Poll Timeout = n * Rx Cycle, 0=No auto polling */ 115*4882a593Smuzhiyun #define APTC_RX_PTMO(n) (((n) & 0xf) << 0) 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define APTC_DEFAULT (APTC_TX_PTMO(0) | APTC_RX_PTMO(1)) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* 120*4882a593Smuzhiyun * DBLAC contrl bits 121*4882a593Smuzhiyun */ 122*4882a593Smuzhiyun #define DBLAC_BURST_MAX_ANY (0 << 14) /* un-limited */ 123*4882a593Smuzhiyun #define DBLAC_BURST_MAX_32X4 (2 << 14) /* max = 32 x 4 bytes */ 124*4882a593Smuzhiyun #define DBLAC_BURST_MAX_64X4 (3 << 14) /* max = 64 x 4 bytes */ 125*4882a593Smuzhiyun #define DBLAC_RXTHR_EN (1 << 9) /* enable rx threshold arbitration */ 126*4882a593Smuzhiyun #define DBLAC_RXTHR_HIGH(n) (((n) & 0x7) << 6) /* upper bound = n/8 fifo */ 127*4882a593Smuzhiyun #define DBLAC_RXTHR_LOW(n) (((n) & 0x7) << 3) /* lower bound = n/8 fifo */ 128*4882a593Smuzhiyun #define DBLAC_BURST_CAP16 (1 << 2) /* support burst 16 */ 129*4882a593Smuzhiyun #define DBLAC_BURST_CAP8 (1 << 1) /* support burst 8 */ 130*4882a593Smuzhiyun #define DBLAC_BURST_CAP4 (1 << 0) /* support burst 4 */ 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define DBLAC_DEFAULT \ 133*4882a593Smuzhiyun (DBLAC_RXTHR_EN | DBLAC_RXTHR_HIGH(6) | DBLAC_RXTHR_LOW(2)) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* 136*4882a593Smuzhiyun * descriptor structure 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun struct ftmac110_desc { 139*4882a593Smuzhiyun uint64_t ctrl; 140*4882a593Smuzhiyun uint32_t pbuf; 141*4882a593Smuzhiyun void *vbuf; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define FTMAC110_RXD_END ((uint64_t)1 << 63) 145*4882a593Smuzhiyun #define FTMAC110_RXD_BUFSZ(x) (((uint64_t)(x) & 0x7ff) << 32) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define FTMAC110_RXD_OWNER ((uint64_t)1 << 31) /* owner: 1=HW, 0=SW */ 148*4882a593Smuzhiyun #define FTMAC110_RXD_FRS ((uint64_t)1 << 29) /* first pkt desc */ 149*4882a593Smuzhiyun #define FTMAC110_RXD_LRS ((uint64_t)1 << 28) /* last pkt desc */ 150*4882a593Smuzhiyun #define FTMAC110_RXD_ODDNB ((uint64_t)1 << 22) /* odd nibble */ 151*4882a593Smuzhiyun #define FTMAC110_RXD_RUNT ((uint64_t)1 << 21) /* runt pkt */ 152*4882a593Smuzhiyun #define FTMAC110_RXD_FTL ((uint64_t)1 << 20) /* frame too long */ 153*4882a593Smuzhiyun #define FTMAC110_RXD_CRC ((uint64_t)1 << 19) /* pkt crc error */ 154*4882a593Smuzhiyun #define FTMAC110_RXD_ERR ((uint64_t)1 << 18) /* bus error */ 155*4882a593Smuzhiyun #define FTMAC110_RXD_ERRMASK ((uint64_t)0x1f << 18) 156*4882a593Smuzhiyun #define FTMAC110_RXD_BCST ((uint64_t)1 << 17) /* Bcst pkt */ 157*4882a593Smuzhiyun #define FTMAC110_RXD_MCST ((uint64_t)1 << 16) /* Mcst pkt */ 158*4882a593Smuzhiyun #define FTMAC110_RXD_LEN(x) ((uint64_t)((x) & 0x7ff)) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define FTMAC110_RXD_CLRMASK \ 161*4882a593Smuzhiyun (FTMAC110_RXD_END | FTMAC110_RXD_BUFSZ(0x7ff)) 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define FTMAC110_TXD_END ((uint64_t)1 << 63) /* end of ring */ 164*4882a593Smuzhiyun #define FTMAC110_TXD_TXIC ((uint64_t)1 << 62) /* tx done interrupt */ 165*4882a593Smuzhiyun #define FTMAC110_TXD_TX2FIC ((uint64_t)1 << 61) /* tx fifo interrupt */ 166*4882a593Smuzhiyun #define FTMAC110_TXD_FTS ((uint64_t)1 << 60) /* first pkt desc */ 167*4882a593Smuzhiyun #define FTMAC110_TXD_LTS ((uint64_t)1 << 59) /* last pkt desc */ 168*4882a593Smuzhiyun #define FTMAC110_TXD_LEN(x) ((uint64_t)((x) & 0x7ff) << 32) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define FTMAC110_TXD_OWNER ((uint64_t)1 << 31) /* owner: 1=HW, 0=SW */ 171*4882a593Smuzhiyun #define FTMAC110_TXD_COL ((uint64_t)3) /* collision */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define FTMAC110_TXD_CLRMASK \ 174*4882a593Smuzhiyun (FTMAC110_TXD_END) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #endif /* FTMAC110_H */ 177