1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Faraday FTGMAC100 Ethernet 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 2010 Faraday Technology 5*4882a593Smuzhiyun * Po-Yu Chuang <ratbert@faraday-tech.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * (C) Copyright 2010 Andes Technology 8*4882a593Smuzhiyun * Macpaul Lin <macpaul@andestech.com> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef __FTGMAC100_H 14*4882a593Smuzhiyun #define __FTGMAC100_H 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* The registers offset table of ftgmac100 */ 17*4882a593Smuzhiyun struct ftgmac100 { 18*4882a593Smuzhiyun unsigned int isr; /* 0x00 */ 19*4882a593Smuzhiyun unsigned int ier; /* 0x04 */ 20*4882a593Smuzhiyun unsigned int mac_madr; /* 0x08 */ 21*4882a593Smuzhiyun unsigned int mac_ladr; /* 0x0c */ 22*4882a593Smuzhiyun unsigned int maht0; /* 0x10 */ 23*4882a593Smuzhiyun unsigned int maht1; /* 0x14 */ 24*4882a593Smuzhiyun unsigned int txpd; /* 0x18 */ 25*4882a593Smuzhiyun unsigned int rxpd; /* 0x1c */ 26*4882a593Smuzhiyun unsigned int txr_badr; /* 0x20 */ 27*4882a593Smuzhiyun unsigned int rxr_badr; /* 0x24 */ 28*4882a593Smuzhiyun unsigned int hptxpd; /* 0x28 */ 29*4882a593Smuzhiyun unsigned int hptxpd_badr; /* 0x2c */ 30*4882a593Smuzhiyun unsigned int itc; /* 0x30 */ 31*4882a593Smuzhiyun unsigned int aptc; /* 0x34 */ 32*4882a593Smuzhiyun unsigned int dblac; /* 0x38 */ 33*4882a593Smuzhiyun unsigned int dmafifos; /* 0x3c */ 34*4882a593Smuzhiyun unsigned int revr; /* 0x40 */ 35*4882a593Smuzhiyun unsigned int fear; /* 0x44 */ 36*4882a593Smuzhiyun unsigned int tpafcr; /* 0x48 */ 37*4882a593Smuzhiyun unsigned int rbsr; /* 0x4c */ 38*4882a593Smuzhiyun unsigned int maccr; /* 0x50 */ 39*4882a593Smuzhiyun unsigned int macsr; /* 0x54 */ 40*4882a593Smuzhiyun unsigned int tm; /* 0x58 */ 41*4882a593Smuzhiyun unsigned int resv1; /* 0x5c */ /* not defined in spec */ 42*4882a593Smuzhiyun unsigned int phycr; /* 0x60 */ 43*4882a593Smuzhiyun unsigned int phydata; /* 0x64 */ 44*4882a593Smuzhiyun unsigned int fcr; /* 0x68 */ 45*4882a593Smuzhiyun unsigned int bpr; /* 0x6c */ 46*4882a593Smuzhiyun unsigned int wolcr; /* 0x70 */ 47*4882a593Smuzhiyun unsigned int wolsr; /* 0x74 */ 48*4882a593Smuzhiyun unsigned int wfcrc; /* 0x78 */ 49*4882a593Smuzhiyun unsigned int resv2; /* 0x7c */ /* not defined in spec */ 50*4882a593Smuzhiyun unsigned int wfbm1; /* 0x80 */ 51*4882a593Smuzhiyun unsigned int wfbm2; /* 0x84 */ 52*4882a593Smuzhiyun unsigned int wfbm3; /* 0x88 */ 53*4882a593Smuzhiyun unsigned int wfbm4; /* 0x8c */ 54*4882a593Smuzhiyun unsigned int nptxr_ptr; /* 0x90 */ 55*4882a593Smuzhiyun unsigned int hptxr_ptr; /* 0x94 */ 56*4882a593Smuzhiyun unsigned int rxr_ptr; /* 0x98 */ 57*4882a593Smuzhiyun unsigned int resv3; /* 0x9c */ /* not defined in spec */ 58*4882a593Smuzhiyun unsigned int tx; /* 0xa0 */ 59*4882a593Smuzhiyun unsigned int tx_mcol_scol; /* 0xa4 */ 60*4882a593Smuzhiyun unsigned int tx_ecol_fail; /* 0xa8 */ 61*4882a593Smuzhiyun unsigned int tx_lcol_und; /* 0xac */ 62*4882a593Smuzhiyun unsigned int rx; /* 0xb0 */ 63*4882a593Smuzhiyun unsigned int rx_bc; /* 0xb4 */ 64*4882a593Smuzhiyun unsigned int rx_mc; /* 0xb8 */ 65*4882a593Smuzhiyun unsigned int rx_pf_aep; /* 0xbc */ 66*4882a593Smuzhiyun unsigned int rx_runt; /* 0xc0 */ 67*4882a593Smuzhiyun unsigned int rx_crcer_ftl; /* 0xc4 */ 68*4882a593Smuzhiyun unsigned int rx_col_lost; /* 0xc8 */ 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* 72*4882a593Smuzhiyun * Interrupt status register & interrupt enable register 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun #define FTGMAC100_INT_RPKT_BUF (1 << 0) 75*4882a593Smuzhiyun #define FTGMAC100_INT_RPKT_FIFO (1 << 1) 76*4882a593Smuzhiyun #define FTGMAC100_INT_NO_RXBUF (1 << 2) 77*4882a593Smuzhiyun #define FTGMAC100_INT_RPKT_LOST (1 << 3) 78*4882a593Smuzhiyun #define FTGMAC100_INT_XPKT_ETH (1 << 4) 79*4882a593Smuzhiyun #define FTGMAC100_INT_XPKT_FIFO (1 << 5) 80*4882a593Smuzhiyun #define FTGMAC100_INT_NO_NPTXBUF (1 << 6) 81*4882a593Smuzhiyun #define FTGMAC100_INT_XPKT_LOST (1 << 7) 82*4882a593Smuzhiyun #define FTGMAC100_INT_AHB_ERR (1 << 8) 83*4882a593Smuzhiyun #define FTGMAC100_INT_PHYSTS_CHG (1 << 9) 84*4882a593Smuzhiyun #define FTGMAC100_INT_NO_HPTXBUF (1 << 10) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* 87*4882a593Smuzhiyun * Interrupt timer control register 88*4882a593Smuzhiyun */ 89*4882a593Smuzhiyun #define FTGMAC100_ITC_RXINT_CNT(x) (((x) & 0xf) << 0) 90*4882a593Smuzhiyun #define FTGMAC100_ITC_RXINT_THR(x) (((x) & 0x7) << 4) 91*4882a593Smuzhiyun #define FTGMAC100_ITC_RXINT_TIME_SEL (1 << 7) 92*4882a593Smuzhiyun #define FTGMAC100_ITC_TXINT_CNT(x) (((x) & 0xf) << 8) 93*4882a593Smuzhiyun #define FTGMAC100_ITC_TXINT_THR(x) (((x) & 0x7) << 12) 94*4882a593Smuzhiyun #define FTGMAC100_ITC_TXINT_TIME_SEL (1 << 15) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* 97*4882a593Smuzhiyun * Automatic polling timer control register 98*4882a593Smuzhiyun */ 99*4882a593Smuzhiyun #define FTGMAC100_APTC_RXPOLL_CNT(x) (((x) & 0xf) << 0) 100*4882a593Smuzhiyun #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4) 101*4882a593Smuzhiyun #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) & 0xf) << 8) 102*4882a593Smuzhiyun #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* 105*4882a593Smuzhiyun * DMA burst length and arbitration control register 106*4882a593Smuzhiyun */ 107*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXFIFO_LTHR(x) (((x) & 0x7) << 0) 108*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXFIFO_HTHR(x) (((x) & 0x7) << 3) 109*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RX_THR_EN (1 << 6) 110*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) & 0x3) << 8) 111*4882a593Smuzhiyun #define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) & 0x3) << 10) 112*4882a593Smuzhiyun #define FTGMAC100_DBLAC_RXDES_SIZE(x) (((x) & 0xf) << 12) 113*4882a593Smuzhiyun #define FTGMAC100_DBLAC_TXDES_SIZE(x) (((x) & 0xf) << 16) 114*4882a593Smuzhiyun #define FTGMAC100_DBLAC_IFG_CNT(x) (((x) & 0x7) << 20) 115*4882a593Smuzhiyun #define FTGMAC100_DBLAC_IFG_INC (1 << 23) 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* 118*4882a593Smuzhiyun * DMA FIFO status register 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA1_SM(dmafifos) ((dmafifos) & 0xf) 121*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA2_SM(dmafifos) (((dmafifos) >> 4) & 0xf) 122*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA3_SM(dmafifos) (((dmafifos) >> 8) & 0x7) 123*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA1_SM(dmafifos) (((dmafifos) >> 12) & 0xf) 124*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA2_SM(dmafifos) (((dmafifos) >> 16) & 0x3) 125*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA3_SM(dmafifos) (((dmafifos) >> 18) & 0xf) 126*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXFIFO_EMPTY (1 << 26) 127*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXFIFO_EMPTY (1 << 27) 128*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA_GRANT (1 << 28) 129*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA_GRANT (1 << 29) 130*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_RXDMA_REQ (1 << 30) 131*4882a593Smuzhiyun #define FTGMAC100_DMAFIFOS_TXDMA_REQ (1 << 31) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * Receive buffer size register 135*4882a593Smuzhiyun */ 136*4882a593Smuzhiyun #define FTGMAC100_RBSR_SIZE(x) ((x) & 0x3fff) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* 139*4882a593Smuzhiyun * MAC control register 140*4882a593Smuzhiyun */ 141*4882a593Smuzhiyun #define FTGMAC100_MACCR_TXDMA_EN (1 << 0) 142*4882a593Smuzhiyun #define FTGMAC100_MACCR_RXDMA_EN (1 << 1) 143*4882a593Smuzhiyun #define FTGMAC100_MACCR_TXMAC_EN (1 << 2) 144*4882a593Smuzhiyun #define FTGMAC100_MACCR_RXMAC_EN (1 << 3) 145*4882a593Smuzhiyun #define FTGMAC100_MACCR_RM_VLAN (1 << 4) 146*4882a593Smuzhiyun #define FTGMAC100_MACCR_HPTXR_EN (1 << 5) 147*4882a593Smuzhiyun #define FTGMAC100_MACCR_LOOP_EN (1 << 6) 148*4882a593Smuzhiyun #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7) 149*4882a593Smuzhiyun #define FTGMAC100_MACCR_FULLDUP (1 << 8) 150*4882a593Smuzhiyun #define FTGMAC100_MACCR_GIGA_MODE (1 << 9) 151*4882a593Smuzhiyun #define FTGMAC100_MACCR_CRC_APD (1 << 10) 152*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_RUNT (1 << 12) 153*4882a593Smuzhiyun #define FTGMAC100_MACCR_JUMBO_LF (1 << 13) 154*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_ALL (1 << 14) 155*4882a593Smuzhiyun #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15) 156*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16) 157*4882a593Smuzhiyun #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17) 158*4882a593Smuzhiyun #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18) 159*4882a593Smuzhiyun #define FTGMAC100_MACCR_FAST_MODE (1 << 19) 160*4882a593Smuzhiyun #define FTGMAC100_MACCR_SW_RST (1 << 31) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* 163*4882a593Smuzhiyun * PHY control register 164*4882a593Smuzhiyun */ 165*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MDC_CYCTHR_MASK 0x3f 166*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MDC_CYCTHR(x) ((x) & 0x3f) 167*4882a593Smuzhiyun #define FTGMAC100_PHYCR_PHYAD(x) (((x) & 0x1f) << 16) 168*4882a593Smuzhiyun #define FTGMAC100_PHYCR_REGAD(x) (((x) & 0x1f) << 21) 169*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MIIRD (1 << 26) 170*4882a593Smuzhiyun #define FTGMAC100_PHYCR_MIIWR (1 << 27) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* 173*4882a593Smuzhiyun * PHY data register 174*4882a593Smuzhiyun */ 175*4882a593Smuzhiyun #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff) 176*4882a593Smuzhiyun #define FTGMAC100_PHYDATA_MIIRDATA(phydata) (((phydata) >> 16) & 0xffff) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* 179*4882a593Smuzhiyun * Transmit descriptor, aligned to 16 bytes 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun struct ftgmac100_txdes { 182*4882a593Smuzhiyun unsigned int txdes0; 183*4882a593Smuzhiyun unsigned int txdes1; 184*4882a593Smuzhiyun unsigned int txdes2; /* not used by HW */ 185*4882a593Smuzhiyun unsigned int txdes3; /* TXBUF_BADR */ 186*4882a593Smuzhiyun } __attribute__ ((aligned(16))); 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff) 189*4882a593Smuzhiyun #define FTGMAC100_TXDES0_EDOTR (1 << 15) 190*4882a593Smuzhiyun #define FTGMAC100_TXDES0_CRC_ERR (1 << 19) 191*4882a593Smuzhiyun #define FTGMAC100_TXDES0_LTS (1 << 28) 192*4882a593Smuzhiyun #define FTGMAC100_TXDES0_FTS (1 << 29) 193*4882a593Smuzhiyun #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31) 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff) 196*4882a593Smuzhiyun #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16) 197*4882a593Smuzhiyun #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17) 198*4882a593Smuzhiyun #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18) 199*4882a593Smuzhiyun #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19) 200*4882a593Smuzhiyun #define FTGMAC100_TXDES1_LLC (1 << 22) 201*4882a593Smuzhiyun #define FTGMAC100_TXDES1_TX2FIC (1 << 30) 202*4882a593Smuzhiyun #define FTGMAC100_TXDES1_TXIC (1 << 31) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* 205*4882a593Smuzhiyun * Receive descriptor, aligned to 16 bytes 206*4882a593Smuzhiyun */ 207*4882a593Smuzhiyun struct ftgmac100_rxdes { 208*4882a593Smuzhiyun unsigned int rxdes0; 209*4882a593Smuzhiyun unsigned int rxdes1; 210*4882a593Smuzhiyun unsigned int rxdes2; /* not used by HW */ 211*4882a593Smuzhiyun unsigned int rxdes3; /* RXBUF_BADR */ 212*4882a593Smuzhiyun } __attribute__ ((aligned(16))); 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define FTGMAC100_RXDES0_VDBC(x) ((x) & 0x3fff) 215*4882a593Smuzhiyun #define FTGMAC100_RXDES0_EDORR (1 << 15) 216*4882a593Smuzhiyun #define FTGMAC100_RXDES0_MULTICAST (1 << 16) 217*4882a593Smuzhiyun #define FTGMAC100_RXDES0_BROADCAST (1 << 17) 218*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RX_ERR (1 << 18) 219*4882a593Smuzhiyun #define FTGMAC100_RXDES0_CRC_ERR (1 << 19) 220*4882a593Smuzhiyun #define FTGMAC100_RXDES0_FTL (1 << 20) 221*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RUNT (1 << 21) 222*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22) 223*4882a593Smuzhiyun #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23) 224*4882a593Smuzhiyun #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24) 225*4882a593Smuzhiyun #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25) 226*4882a593Smuzhiyun #define FTGMAC100_RXDES0_LRS (1 << 28) 227*4882a593Smuzhiyun #define FTGMAC100_RXDES0_FRS (1 << 29) 228*4882a593Smuzhiyun #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31) 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff 231*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20) 232*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20) 233*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20) 234*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20) 235*4882a593Smuzhiyun #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20) 236*4882a593Smuzhiyun #define FTGMAC100_RXDES1_LLC (1 << 22) 237*4882a593Smuzhiyun #define FTGMAC100_RXDES1_DF (1 << 23) 238*4882a593Smuzhiyun #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24) 239*4882a593Smuzhiyun #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25) 240*4882a593Smuzhiyun #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26) 241*4882a593Smuzhiyun #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #endif /* __FTGMAC100_H */ 244