xref: /OK3568_Linux_fs/u-boot/drivers/net/fsl_mcdmafec.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2000-2004
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2007 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <command.h>
14*4882a593Smuzhiyun #include <config.h>
15*4882a593Smuzhiyun #include <net.h>
16*4882a593Smuzhiyun #include <miiphy.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #undef	ET_DEBUG
19*4882a593Smuzhiyun #undef	MII_DEBUG
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Ethernet Transmit and Receive Buffers */
22*4882a593Smuzhiyun #define DBUF_LENGTH		1520
23*4882a593Smuzhiyun #define PKT_MAXBUF_SIZE		1518
24*4882a593Smuzhiyun #define PKT_MINBUF_SIZE		64
25*4882a593Smuzhiyun #define PKT_MAXBLR_SIZE		1536
26*4882a593Smuzhiyun #define LAST_PKTBUFSRX		PKTBUFSRX - 1
27*4882a593Smuzhiyun #define BD_ENET_RX_W_E		(BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY)
28*4882a593Smuzhiyun #define BD_ENET_TX_RDY_LST	(BD_ENET_TX_READY | BD_ENET_TX_LAST)
29*4882a593Smuzhiyun #define FIFO_ERRSTAT		(FIFO_STAT_RXW | FIFO_STAT_UF | FIFO_STAT_OF)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* RxBD bits definitions */
32*4882a593Smuzhiyun #define BD_ENET_RX_ERR	(BD_ENET_RX_LG | BD_ENET_RX_NO | BD_ENET_RX_CR | \
33*4882a593Smuzhiyun 			 BD_ENET_RX_OV | BD_ENET_RX_TR)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <asm/immap.h>
36*4882a593Smuzhiyun #include <asm/fsl_mcdmafec.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "MCD_dma.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct fec_info_dma fec_info[] = {
43*4882a593Smuzhiyun #ifdef CONFIG_SYS_FEC0_IOBASE
44*4882a593Smuzhiyun 	{
45*4882a593Smuzhiyun 	 0,			/* index */
46*4882a593Smuzhiyun 	 CONFIG_SYS_FEC0_IOBASE,	/* io base */
47*4882a593Smuzhiyun 	 CONFIG_SYS_FEC0_PINMUX,	/* gpio pin muxing */
48*4882a593Smuzhiyun 	 CONFIG_SYS_FEC0_MIIBASE,	/* mii base */
49*4882a593Smuzhiyun 	 -1,			/* phy_addr */
50*4882a593Smuzhiyun 	 0,			/* duplex and speed */
51*4882a593Smuzhiyun 	 0,			/* phy name */
52*4882a593Smuzhiyun 	 0,			/* phyname init */
53*4882a593Smuzhiyun 	 0,			/* RX BD */
54*4882a593Smuzhiyun 	 0,			/* TX BD */
55*4882a593Smuzhiyun 	 0,			/* rx Index */
56*4882a593Smuzhiyun 	 0,			/* tx Index */
57*4882a593Smuzhiyun 	 0,			/* tx buffer */
58*4882a593Smuzhiyun 	 0,			/* initialized flag */
59*4882a593Smuzhiyun 	 (struct fec_info_dma *)-1,	/* next */
60*4882a593Smuzhiyun 	 FEC0_RX_TASK,		/* rxTask */
61*4882a593Smuzhiyun 	 FEC0_TX_TASK,		/* txTask */
62*4882a593Smuzhiyun 	 FEC0_RX_PRIORITY,	/* rxPri */
63*4882a593Smuzhiyun 	 FEC0_TX_PRIORITY,	/* txPri */
64*4882a593Smuzhiyun 	 FEC0_RX_INIT,		/* rxInit */
65*4882a593Smuzhiyun 	 FEC0_TX_INIT,		/* txInit */
66*4882a593Smuzhiyun 	 0,			/* usedTbdIndex */
67*4882a593Smuzhiyun 	 0,			/* cleanTbdNum */
68*4882a593Smuzhiyun 	 },
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun #ifdef CONFIG_SYS_FEC1_IOBASE
71*4882a593Smuzhiyun 	{
72*4882a593Smuzhiyun 	 1,			/* index */
73*4882a593Smuzhiyun 	 CONFIG_SYS_FEC1_IOBASE,	/* io base */
74*4882a593Smuzhiyun 	 CONFIG_SYS_FEC1_PINMUX,	/* gpio pin muxing */
75*4882a593Smuzhiyun 	 CONFIG_SYS_FEC1_MIIBASE,	/* mii base */
76*4882a593Smuzhiyun 	 -1,			/* phy_addr */
77*4882a593Smuzhiyun 	 0,			/* duplex and speed */
78*4882a593Smuzhiyun 	 0,			/* phy name */
79*4882a593Smuzhiyun 	 0,			/* phy name init */
80*4882a593Smuzhiyun #ifdef CONFIG_SYS_DMA_USE_INTSRAM
81*4882a593Smuzhiyun 	 (cbd_t *)DBUF_LENGTH,	/* RX BD */
82*4882a593Smuzhiyun #else
83*4882a593Smuzhiyun 	 0,			/* RX BD */
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun 	 0,			/* TX BD */
86*4882a593Smuzhiyun 	 0,			/* rx Index */
87*4882a593Smuzhiyun 	 0,			/* tx Index */
88*4882a593Smuzhiyun 	 0,			/* tx buffer */
89*4882a593Smuzhiyun 	 0,			/* initialized flag */
90*4882a593Smuzhiyun 	 (struct fec_info_dma *)-1,	/* next */
91*4882a593Smuzhiyun 	 FEC1_RX_TASK,		/* rxTask */
92*4882a593Smuzhiyun 	 FEC1_TX_TASK,		/* txTask */
93*4882a593Smuzhiyun 	 FEC1_RX_PRIORITY,	/* rxPri */
94*4882a593Smuzhiyun 	 FEC1_TX_PRIORITY,	/* txPri */
95*4882a593Smuzhiyun 	 FEC1_RX_INIT,		/* rxInit */
96*4882a593Smuzhiyun 	 FEC1_TX_INIT,		/* txInit */
97*4882a593Smuzhiyun 	 0,			/* usedTbdIndex */
98*4882a593Smuzhiyun 	 0,			/* cleanTbdNum */
99*4882a593Smuzhiyun 	 }
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static int fec_send(struct eth_device *dev, void *packet, int length);
104*4882a593Smuzhiyun static int fec_recv(struct eth_device *dev);
105*4882a593Smuzhiyun static int fec_init(struct eth_device *dev, bd_t * bd);
106*4882a593Smuzhiyun static void fec_halt(struct eth_device *dev);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #ifdef ET_DEBUG
dbg_fec_regs(struct eth_device * dev)109*4882a593Smuzhiyun static void dbg_fec_regs(struct eth_device *dev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct fec_info_dma *info = dev->priv;
112*4882a593Smuzhiyun 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	printf("=====\n");
115*4882a593Smuzhiyun 	printf("ievent       %x - %x\n", (int)&fecp->eir, fecp->eir);
116*4882a593Smuzhiyun 	printf("imask        %x - %x\n", (int)&fecp->eimr, fecp->eimr);
117*4882a593Smuzhiyun 	printf("ecntrl       %x - %x\n", (int)&fecp->ecr, fecp->ecr);
118*4882a593Smuzhiyun 	printf("mii_mframe   %x - %x\n", (int)&fecp->mmfr, fecp->mmfr);
119*4882a593Smuzhiyun 	printf("mii_speed    %x - %x\n", (int)&fecp->mscr, fecp->mscr);
120*4882a593Smuzhiyun 	printf("mii_ctrlstat %x - %x\n", (int)&fecp->mibc, fecp->mibc);
121*4882a593Smuzhiyun 	printf("r_cntrl      %x - %x\n", (int)&fecp->rcr, fecp->rcr);
122*4882a593Smuzhiyun 	printf("r hash       %x - %x\n", (int)&fecp->rhr, fecp->rhr);
123*4882a593Smuzhiyun 	printf("x_cntrl      %x - %x\n", (int)&fecp->tcr, fecp->tcr);
124*4882a593Smuzhiyun 	printf("padr_l       %x - %x\n", (int)&fecp->palr, fecp->palr);
125*4882a593Smuzhiyun 	printf("padr_u       %x - %x\n", (int)&fecp->paur, fecp->paur);
126*4882a593Smuzhiyun 	printf("op_pause     %x - %x\n", (int)&fecp->opd, fecp->opd);
127*4882a593Smuzhiyun 	printf("iadr_u       %x - %x\n", (int)&fecp->iaur, fecp->iaur);
128*4882a593Smuzhiyun 	printf("iadr_l       %x - %x\n", (int)&fecp->ialr, fecp->ialr);
129*4882a593Smuzhiyun 	printf("gadr_u       %x - %x\n", (int)&fecp->gaur, fecp->gaur);
130*4882a593Smuzhiyun 	printf("gadr_l       %x - %x\n", (int)&fecp->galr, fecp->galr);
131*4882a593Smuzhiyun 	printf("x_wmrk       %x - %x\n", (int)&fecp->tfwr, fecp->tfwr);
132*4882a593Smuzhiyun 	printf("r_fdata      %x - %x\n", (int)&fecp->rfdr, fecp->rfdr);
133*4882a593Smuzhiyun 	printf("r_fstat      %x - %x\n", (int)&fecp->rfsr, fecp->rfsr);
134*4882a593Smuzhiyun 	printf("r_fctrl      %x - %x\n", (int)&fecp->rfcr, fecp->rfcr);
135*4882a593Smuzhiyun 	printf("r_flrfp      %x - %x\n", (int)&fecp->rlrfp, fecp->rlrfp);
136*4882a593Smuzhiyun 	printf("r_flwfp      %x - %x\n", (int)&fecp->rlwfp, fecp->rlwfp);
137*4882a593Smuzhiyun 	printf("r_frfar      %x - %x\n", (int)&fecp->rfar, fecp->rfar);
138*4882a593Smuzhiyun 	printf("r_frfrp      %x - %x\n", (int)&fecp->rfrp, fecp->rfrp);
139*4882a593Smuzhiyun 	printf("r_frfwp      %x - %x\n", (int)&fecp->rfwp, fecp->rfwp);
140*4882a593Smuzhiyun 	printf("t_fdata      %x - %x\n", (int)&fecp->tfdr, fecp->tfdr);
141*4882a593Smuzhiyun 	printf("t_fstat      %x - %x\n", (int)&fecp->tfsr, fecp->tfsr);
142*4882a593Smuzhiyun 	printf("t_fctrl      %x - %x\n", (int)&fecp->tfcr, fecp->tfcr);
143*4882a593Smuzhiyun 	printf("t_flrfp      %x - %x\n", (int)&fecp->tlrfp, fecp->tlrfp);
144*4882a593Smuzhiyun 	printf("t_flwfp      %x - %x\n", (int)&fecp->tlwfp, fecp->tlwfp);
145*4882a593Smuzhiyun 	printf("t_ftfar      %x - %x\n", (int)&fecp->tfar, fecp->tfar);
146*4882a593Smuzhiyun 	printf("t_ftfrp      %x - %x\n", (int)&fecp->tfrp, fecp->tfrp);
147*4882a593Smuzhiyun 	printf("t_ftfwp      %x - %x\n", (int)&fecp->tfwp, fecp->tfwp);
148*4882a593Smuzhiyun 	printf("frst         %x - %x\n", (int)&fecp->frst, fecp->frst);
149*4882a593Smuzhiyun 	printf("ctcwr        %x - %x\n", (int)&fecp->ctcwr, fecp->ctcwr);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun 
set_fec_duplex_speed(volatile fecdma_t * fecp,bd_t * bd,int dup_spd)153*4882a593Smuzhiyun static void set_fec_duplex_speed(volatile fecdma_t * fecp, bd_t * bd,
154*4882a593Smuzhiyun 				 int dup_spd)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	if ((dup_spd >> 16) == FULL) {
157*4882a593Smuzhiyun 		/* Set maximum frame length */
158*4882a593Smuzhiyun 		fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) | FEC_RCR_MII_MODE |
159*4882a593Smuzhiyun 		    FEC_RCR_PROM | 0x100;
160*4882a593Smuzhiyun 		fecp->tcr = FEC_TCR_FDEN;
161*4882a593Smuzhiyun 	} else {
162*4882a593Smuzhiyun 		/* Half duplex mode */
163*4882a593Smuzhiyun 		fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) |
164*4882a593Smuzhiyun 		    FEC_RCR_MII_MODE | FEC_RCR_DRT;
165*4882a593Smuzhiyun 		fecp->tcr &= ~FEC_TCR_FDEN;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if ((dup_spd & 0xFFFF) == _100BASET) {
169*4882a593Smuzhiyun #ifdef MII_DEBUG
170*4882a593Smuzhiyun 		printf("100Mbps\n");
171*4882a593Smuzhiyun #endif
172*4882a593Smuzhiyun 		bd->bi_ethspeed = 100;
173*4882a593Smuzhiyun 	} else {
174*4882a593Smuzhiyun #ifdef MII_DEBUG
175*4882a593Smuzhiyun 		printf("10Mbps\n");
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun 		bd->bi_ethspeed = 10;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
fec_send(struct eth_device * dev,void * packet,int length)181*4882a593Smuzhiyun static int fec_send(struct eth_device *dev, void *packet, int length)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct fec_info_dma *info = dev->priv;
184*4882a593Smuzhiyun 	cbd_t *pTbd, *pUsedTbd;
185*4882a593Smuzhiyun 	u16 phyStatus;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	miiphy_read(dev->name, info->phy_addr, MII_BMSR, &phyStatus);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* process all the consumed TBDs */
190*4882a593Smuzhiyun 	while (info->cleanTbdNum < CONFIG_SYS_TX_ETH_BUFFER) {
191*4882a593Smuzhiyun 		pUsedTbd = &info->txbd[info->usedTbdIdx];
192*4882a593Smuzhiyun 		if (pUsedTbd->cbd_sc & BD_ENET_TX_READY) {
193*4882a593Smuzhiyun #ifdef ET_DEBUG
194*4882a593Smuzhiyun 			printf("Cannot clean TBD %d, in use\n",
195*4882a593Smuzhiyun 			       info->cleanTbdNum);
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 			return 0;
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		/* clean this buffer descriptor */
201*4882a593Smuzhiyun 		if (info->usedTbdIdx == (CONFIG_SYS_TX_ETH_BUFFER - 1))
202*4882a593Smuzhiyun 			pUsedTbd->cbd_sc = BD_ENET_TX_WRAP;
203*4882a593Smuzhiyun 		else
204*4882a593Smuzhiyun 			pUsedTbd->cbd_sc = 0;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		/* update some indeces for a correct handling of the TBD ring */
207*4882a593Smuzhiyun 		info->cleanTbdNum++;
208*4882a593Smuzhiyun 		info->usedTbdIdx = (info->usedTbdIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* Check for valid length of data. */
212*4882a593Smuzhiyun 	if ((length > 1500) || (length <= 0)) {
213*4882a593Smuzhiyun 		return -1;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Check the number of vacant TxBDs. */
217*4882a593Smuzhiyun 	if (info->cleanTbdNum < 1) {
218*4882a593Smuzhiyun 		printf("No available TxBDs ...\n");
219*4882a593Smuzhiyun 		return -1;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Get the first TxBD to send the mac header */
223*4882a593Smuzhiyun 	pTbd = &info->txbd[info->txIdx];
224*4882a593Smuzhiyun 	pTbd->cbd_datlen = length;
225*4882a593Smuzhiyun 	pTbd->cbd_bufaddr = (u32) packet;
226*4882a593Smuzhiyun 	pTbd->cbd_sc |= BD_ENET_TX_LAST | BD_ENET_TX_TC | BD_ENET_TX_READY;
227*4882a593Smuzhiyun 	info->txIdx = (info->txIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Enable DMA transmit task */
230*4882a593Smuzhiyun 	MCD_continDma(info->txTask);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	info->cleanTbdNum -= 1;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* wait until frame is sent . */
235*4882a593Smuzhiyun 	while (pTbd->cbd_sc & BD_ENET_TX_READY) {
236*4882a593Smuzhiyun 		udelay(10);
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return (int)(info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_STATS);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
fec_recv(struct eth_device * dev)242*4882a593Smuzhiyun static int fec_recv(struct eth_device *dev)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct fec_info_dma *info = dev->priv;
245*4882a593Smuzhiyun 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	cbd_t *prbd = &info->rxbd[info->rxIdx];
248*4882a593Smuzhiyun 	u32 ievent;
249*4882a593Smuzhiyun 	int frame_length, len = 0;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Check if any critical events have happened */
252*4882a593Smuzhiyun 	ievent = fecp->eir;
253*4882a593Smuzhiyun 	if (ievent != 0) {
254*4882a593Smuzhiyun 		fecp->eir = ievent;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		if (ievent & (FEC_EIR_BABT | FEC_EIR_TXERR | FEC_EIR_RXERR)) {
257*4882a593Smuzhiyun 			printf("fec_recv: error\n");
258*4882a593Smuzhiyun 			fec_halt(dev);
259*4882a593Smuzhiyun 			fec_init(dev, NULL);
260*4882a593Smuzhiyun 			return 0;
261*4882a593Smuzhiyun 		}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		if (ievent & FEC_EIR_HBERR) {
264*4882a593Smuzhiyun 			/* Heartbeat error */
265*4882a593Smuzhiyun 			fecp->tcr |= FEC_TCR_GTS;
266*4882a593Smuzhiyun 		}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		if (ievent & FEC_EIR_GRA) {
269*4882a593Smuzhiyun 			/* Graceful stop complete */
270*4882a593Smuzhiyun 			if (fecp->tcr & FEC_TCR_GTS) {
271*4882a593Smuzhiyun 				printf("fec_recv: tcr_gts\n");
272*4882a593Smuzhiyun 				fec_halt(dev);
273*4882a593Smuzhiyun 				fecp->tcr &= ~FEC_TCR_GTS;
274*4882a593Smuzhiyun 				fec_init(dev, NULL);
275*4882a593Smuzhiyun 			}
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (!(prbd->cbd_sc & BD_ENET_RX_EMPTY)) {
280*4882a593Smuzhiyun 		if ((prbd->cbd_sc & BD_ENET_RX_LAST) &&
281*4882a593Smuzhiyun 		    !(prbd->cbd_sc & BD_ENET_RX_ERR) &&
282*4882a593Smuzhiyun 		    ((prbd->cbd_datlen - 4) > 14)) {
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			/* Get buffer address and size */
285*4882a593Smuzhiyun 			frame_length = prbd->cbd_datlen - 4;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 			/* Fill the buffer and pass it to upper layers */
288*4882a593Smuzhiyun 			net_process_received_packet((uchar *)prbd->cbd_bufaddr,
289*4882a593Smuzhiyun 						    frame_length);
290*4882a593Smuzhiyun 			len = frame_length;
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		/* Reset buffer descriptor as empty */
294*4882a593Smuzhiyun 		if ((info->rxIdx) == (PKTBUFSRX - 1))
295*4882a593Smuzhiyun 			prbd->cbd_sc = (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
296*4882a593Smuzhiyun 		else
297*4882a593Smuzhiyun 			prbd->cbd_sc = BD_ENET_RX_EMPTY;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		prbd->cbd_datlen = PKTSIZE_ALIGN;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		/* Now, we have an empty RxBD, restart the DMA receive task */
302*4882a593Smuzhiyun 		MCD_continDma(info->rxTask);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		/* Increment BD count */
305*4882a593Smuzhiyun 		info->rxIdx = (info->rxIdx + 1) % PKTBUFSRX;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return len;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
fec_set_hwaddr(volatile fecdma_t * fecp,u8 * mac)311*4882a593Smuzhiyun static void fec_set_hwaddr(volatile fecdma_t * fecp, u8 * mac)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	u8 currByte;		/* byte for which to compute the CRC */
314*4882a593Smuzhiyun 	int byte;		/* loop - counter */
315*4882a593Smuzhiyun 	int bit;		/* loop - counter */
316*4882a593Smuzhiyun 	u32 crc = 0xffffffff;	/* initial value */
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	for (byte = 0; byte < 6; byte++) {
319*4882a593Smuzhiyun 		currByte = mac[byte];
320*4882a593Smuzhiyun 		for (bit = 0; bit < 8; bit++) {
321*4882a593Smuzhiyun 			if ((currByte & 0x01) ^ (crc & 0x01)) {
322*4882a593Smuzhiyun 				crc >>= 1;
323*4882a593Smuzhiyun 				crc = crc ^ 0xedb88320;
324*4882a593Smuzhiyun 			} else {
325*4882a593Smuzhiyun 				crc >>= 1;
326*4882a593Smuzhiyun 			}
327*4882a593Smuzhiyun 			currByte >>= 1;
328*4882a593Smuzhiyun 		}
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	crc = crc >> 26;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Set individual hash table register */
334*4882a593Smuzhiyun 	if (crc >= 32) {
335*4882a593Smuzhiyun 		fecp->ialr = (1 << (crc - 32));
336*4882a593Smuzhiyun 		fecp->iaur = 0;
337*4882a593Smuzhiyun 	} else {
338*4882a593Smuzhiyun 		fecp->ialr = 0;
339*4882a593Smuzhiyun 		fecp->iaur = (1 << crc);
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Set physical address */
343*4882a593Smuzhiyun 	fecp->palr = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
344*4882a593Smuzhiyun 	fecp->paur = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* Clear multicast address hash table */
347*4882a593Smuzhiyun 	fecp->gaur = 0;
348*4882a593Smuzhiyun 	fecp->galr = 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
fec_init(struct eth_device * dev,bd_t * bd)351*4882a593Smuzhiyun static int fec_init(struct eth_device *dev, bd_t * bd)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct fec_info_dma *info = dev->priv;
354*4882a593Smuzhiyun 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
355*4882a593Smuzhiyun 	int i;
356*4882a593Smuzhiyun 	uchar enetaddr[6];
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #ifdef ET_DEBUG
359*4882a593Smuzhiyun 	printf("fec_init: iobase 0x%08x ...\n", info->iobase);
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	fecpin_setclear(dev, 1);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	fec_halt(dev);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #if defined(CONFIG_CMD_MII) || defined (CONFIG_MII) || \
367*4882a593Smuzhiyun 	defined (CONFIG_SYS_DISCOVER_PHY)
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	mii_init();
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	set_fec_duplex_speed(fecp, bd, info->dup_spd);
372*4882a593Smuzhiyun #else
373*4882a593Smuzhiyun #ifndef CONFIG_SYS_DISCOVER_PHY
374*4882a593Smuzhiyun 	set_fec_duplex_speed(fecp, bd, (FECDUPLEX << 16) | FECSPEED);
375*4882a593Smuzhiyun #endif				/* ifndef CONFIG_SYS_DISCOVER_PHY */
376*4882a593Smuzhiyun #endif				/* CONFIG_CMD_MII || CONFIG_MII */
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* We use strictly polling mode only */
379*4882a593Smuzhiyun 	fecp->eimr = 0;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* Clear any pending interrupt */
382*4882a593Smuzhiyun 	fecp->eir = 0xffffffff;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* Set station address   */
385*4882a593Smuzhiyun 	if ((u32) fecp == CONFIG_SYS_FEC0_IOBASE)
386*4882a593Smuzhiyun 		eth_env_get_enetaddr("ethaddr", enetaddr);
387*4882a593Smuzhiyun 	else
388*4882a593Smuzhiyun 		eth_env_get_enetaddr("eth1addr", enetaddr);
389*4882a593Smuzhiyun 	fec_set_hwaddr(fecp, enetaddr);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Set Opcode/Pause Duration Register */
392*4882a593Smuzhiyun 	fecp->opd = 0x00010020;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* Setup Buffers and Buffer Descriptors */
395*4882a593Smuzhiyun 	info->rxIdx = 0;
396*4882a593Smuzhiyun 	info->txIdx = 0;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/* Setup Receiver Buffer Descriptors (13.14.24.18)
399*4882a593Smuzhiyun 	 * Settings:     Empty, Wrap */
400*4882a593Smuzhiyun 	for (i = 0; i < PKTBUFSRX; i++) {
401*4882a593Smuzhiyun 		info->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
402*4882a593Smuzhiyun 		info->rxbd[i].cbd_datlen = PKTSIZE_ALIGN;
403*4882a593Smuzhiyun 		info->rxbd[i].cbd_bufaddr = (uint) net_rx_packets[i];
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 	info->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/* Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
408*4882a593Smuzhiyun 	 * Settings:    Last, Tx CRC */
409*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_TX_ETH_BUFFER; i++) {
410*4882a593Smuzhiyun 		info->txbd[i].cbd_sc = 0;
411*4882a593Smuzhiyun 		info->txbd[i].cbd_datlen = 0;
412*4882a593Smuzhiyun 		info->txbd[i].cbd_bufaddr = (uint) (&info->txbuf[0]);
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 	info->txbd[CONFIG_SYS_TX_ETH_BUFFER - 1].cbd_sc |= BD_ENET_TX_WRAP;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	info->usedTbdIdx = 0;
417*4882a593Smuzhiyun 	info->cleanTbdNum = CONFIG_SYS_TX_ETH_BUFFER;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Set Rx FIFO alarm and granularity value */
420*4882a593Smuzhiyun 	fecp->rfcr = 0x0c000000;
421*4882a593Smuzhiyun 	fecp->rfar = 0x0000030c;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Set Tx FIFO granularity value */
424*4882a593Smuzhiyun 	fecp->tfcr = FIFO_CTRL_FRAME | FIFO_CTRL_GR(6) | 0x00040000;
425*4882a593Smuzhiyun 	fecp->tfar = 0x00000080;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	fecp->tfwr = 0x2;
428*4882a593Smuzhiyun 	fecp->ctcwr = 0x03000000;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* Enable DMA receive task */
431*4882a593Smuzhiyun 	MCD_startDma(info->rxTask,	/* Dma channel */
432*4882a593Smuzhiyun 		     (s8 *) info->rxbd,	/*Source Address */
433*4882a593Smuzhiyun 		     0,		/* Source increment */
434*4882a593Smuzhiyun 		     (s8 *) (&fecp->rfdr),	/* dest */
435*4882a593Smuzhiyun 		     4,		/* dest increment */
436*4882a593Smuzhiyun 		     0,		/* DMA size */
437*4882a593Smuzhiyun 		     4,		/* xfer size */
438*4882a593Smuzhiyun 		     info->rxInit,	/* initiator */
439*4882a593Smuzhiyun 		     info->rxPri,	/* priority */
440*4882a593Smuzhiyun 		     (MCD_FECRX_DMA | MCD_TT_FLAGS_DEF),	/* Flags */
441*4882a593Smuzhiyun 		     (MCD_NO_CSUM | MCD_NO_BYTE_SWAP)	/* Function description */
442*4882a593Smuzhiyun 	    );
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* Enable DMA tx task with no ready buffer descriptors */
445*4882a593Smuzhiyun 	MCD_startDma(info->txTask,	/* Dma channel */
446*4882a593Smuzhiyun 		     (s8 *) info->txbd,	/*Source Address */
447*4882a593Smuzhiyun 		     0,		/* Source increment */
448*4882a593Smuzhiyun 		     (s8 *) (&fecp->tfdr),	/* dest */
449*4882a593Smuzhiyun 		     4,		/* dest incr */
450*4882a593Smuzhiyun 		     0,		/* DMA size */
451*4882a593Smuzhiyun 		     4,		/* xfer size */
452*4882a593Smuzhiyun 		     info->txInit,	/* initiator */
453*4882a593Smuzhiyun 		     info->txPri,	/* priority */
454*4882a593Smuzhiyun 		     (MCD_FECTX_DMA | MCD_TT_FLAGS_DEF),	/* Flags */
455*4882a593Smuzhiyun 		     (MCD_NO_CSUM | MCD_NO_BYTE_SWAP)	/* Function description */
456*4882a593Smuzhiyun 	    );
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Now enable the transmit and receive processing */
459*4882a593Smuzhiyun 	fecp->ecr |= FEC_ECR_ETHER_EN;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	return 1;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
fec_halt(struct eth_device * dev)464*4882a593Smuzhiyun static void fec_halt(struct eth_device *dev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct fec_info_dma *info = dev->priv;
467*4882a593Smuzhiyun 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
468*4882a593Smuzhiyun 	int counter = 0xffff;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* issue graceful stop command to the FEC transmitter if necessary */
471*4882a593Smuzhiyun 	fecp->tcr |= FEC_TCR_GTS;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* wait for graceful stop to register */
474*4882a593Smuzhiyun 	while ((counter--) && (!(fecp->eir & FEC_EIR_GRA))) ;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* Disable DMA tasks */
477*4882a593Smuzhiyun 	MCD_killDma(info->txTask);
478*4882a593Smuzhiyun 	MCD_killDma(info->rxTask);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Disable the Ethernet Controller */
481*4882a593Smuzhiyun 	fecp->ecr &= ~FEC_ECR_ETHER_EN;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Clear FIFO status registers */
484*4882a593Smuzhiyun 	fecp->rfsr &= FIFO_ERRSTAT;
485*4882a593Smuzhiyun 	fecp->tfsr &= FIFO_ERRSTAT;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	fecp->frst = 0x01000000;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Issue a reset command to the FEC chip */
490*4882a593Smuzhiyun 	fecp->ecr |= FEC_ECR_RESET;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* wait at least 20 clock cycles */
493*4882a593Smuzhiyun 	udelay(10000);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #ifdef ET_DEBUG
496*4882a593Smuzhiyun 	printf("Ethernet task stopped\n");
497*4882a593Smuzhiyun #endif
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
mcdmafec_initialize(bd_t * bis)500*4882a593Smuzhiyun int mcdmafec_initialize(bd_t * bis)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct eth_device *dev;
503*4882a593Smuzhiyun 	int i;
504*4882a593Smuzhiyun #ifdef CONFIG_SYS_DMA_USE_INTSRAM
505*4882a593Smuzhiyun 	u32 tmp = CONFIG_SYS_INTSRAM + 0x2000;
506*4882a593Smuzhiyun #endif
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fec_info); i++) {
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		dev =
511*4882a593Smuzhiyun 		    (struct eth_device *)memalign(CONFIG_SYS_CACHELINE_SIZE,
512*4882a593Smuzhiyun 						  sizeof *dev);
513*4882a593Smuzhiyun 		if (dev == NULL)
514*4882a593Smuzhiyun 			hang();
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		memset(dev, 0, sizeof(*dev));
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		sprintf(dev->name, "FEC%d", fec_info[i].index);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 		dev->priv = &fec_info[i];
521*4882a593Smuzhiyun 		dev->init = fec_init;
522*4882a593Smuzhiyun 		dev->halt = fec_halt;
523*4882a593Smuzhiyun 		dev->send = fec_send;
524*4882a593Smuzhiyun 		dev->recv = fec_recv;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		/* setup Receive and Transmit buffer descriptor */
527*4882a593Smuzhiyun #ifdef CONFIG_SYS_DMA_USE_INTSRAM
528*4882a593Smuzhiyun 		fec_info[i].rxbd = (cbd_t *)((u32)fec_info[i].rxbd + tmp);
529*4882a593Smuzhiyun 		tmp = (u32)fec_info[i].rxbd;
530*4882a593Smuzhiyun 		fec_info[i].txbd =
531*4882a593Smuzhiyun 		    (cbd_t *)((u32)fec_info[i].txbd + tmp +
532*4882a593Smuzhiyun 		    (PKTBUFSRX * sizeof(cbd_t)));
533*4882a593Smuzhiyun 		tmp = (u32)fec_info[i].txbd;
534*4882a593Smuzhiyun 		fec_info[i].txbuf =
535*4882a593Smuzhiyun 		    (char *)((u32)fec_info[i].txbuf + tmp +
536*4882a593Smuzhiyun 		    (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
537*4882a593Smuzhiyun 		tmp = (u32)fec_info[i].txbuf;
538*4882a593Smuzhiyun #else
539*4882a593Smuzhiyun 		fec_info[i].rxbd =
540*4882a593Smuzhiyun 		    (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
541*4882a593Smuzhiyun 				       (PKTBUFSRX * sizeof(cbd_t)));
542*4882a593Smuzhiyun 		fec_info[i].txbd =
543*4882a593Smuzhiyun 		    (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
544*4882a593Smuzhiyun 				       (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
545*4882a593Smuzhiyun 		fec_info[i].txbuf =
546*4882a593Smuzhiyun 		    (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, DBUF_LENGTH);
547*4882a593Smuzhiyun #endif
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun #ifdef ET_DEBUG
550*4882a593Smuzhiyun 		printf("rxbd %x txbd %x\n",
551*4882a593Smuzhiyun 		       (int)fec_info[i].rxbd, (int)fec_info[i].txbd);
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 		fec_info[i].phy_name = (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, 32);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		eth_register(dev);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
559*4882a593Smuzhiyun 		int retval;
560*4882a593Smuzhiyun 		struct mii_dev *mdiodev = mdio_alloc();
561*4882a593Smuzhiyun 		if (!mdiodev)
562*4882a593Smuzhiyun 			return -ENOMEM;
563*4882a593Smuzhiyun 		strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
564*4882a593Smuzhiyun 		mdiodev->read = mcffec_miiphy_read;
565*4882a593Smuzhiyun 		mdiodev->write = mcffec_miiphy_write;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		retval = mdio_register(mdiodev);
568*4882a593Smuzhiyun 		if (retval < 0)
569*4882a593Smuzhiyun 			return retval;
570*4882a593Smuzhiyun #endif
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		if (i > 0)
573*4882a593Smuzhiyun 			fec_info[i - 1].next = &fec_info[i];
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 	fec_info[i - 1].next = &fec_info[0];
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* default speed */
578*4882a593Smuzhiyun 	bis->bi_ethspeed = 10;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun }
582