1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Roy Zang <tie-fei.zang@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* MAXFRM - maximum frame length */
9*4882a593Smuzhiyun #define MAXFRM_MASK 0x0000ffff
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <phy.h>
13*4882a593Smuzhiyun #include <asm/types.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <fsl_memac.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "fm.h"
18*4882a593Smuzhiyun
memac_init_mac(struct fsl_enet_mac * mac)19*4882a593Smuzhiyun static void memac_init_mac(struct fsl_enet_mac *mac)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun struct memac *regs = mac->base;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* mask all interrupt */
24*4882a593Smuzhiyun out_be32(®s->imask, IMASK_MASK_ALL);
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* clear all events */
27*4882a593Smuzhiyun out_be32(®s->ievent, IEVENT_CLEAR_ALL);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* set the max receive length */
30*4882a593Smuzhiyun out_be32(®s->maxfrm, mac->max_rx_len & MAXFRM_MASK);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* multicast frame reception for the hash entry disable */
33*4882a593Smuzhiyun out_be32(®s->hashtable_ctrl, 0);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
memac_enable_mac(struct fsl_enet_mac * mac)36*4882a593Smuzhiyun static void memac_enable_mac(struct fsl_enet_mac *mac)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct memac *regs = mac->base;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun setbits_be32(®s->command_config,
41*4882a593Smuzhiyun MEMAC_CMD_CFG_RXTX_EN | MEMAC_CMD_CFG_NO_LEN_CHK);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
memac_disable_mac(struct fsl_enet_mac * mac)44*4882a593Smuzhiyun static void memac_disable_mac(struct fsl_enet_mac *mac)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun struct memac *regs = mac->base;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun clrbits_be32(®s->command_config, MEMAC_CMD_CFG_RXTX_EN);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
memac_set_mac_addr(struct fsl_enet_mac * mac,u8 * mac_addr)51*4882a593Smuzhiyun static void memac_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct memac *regs = mac->base;
54*4882a593Smuzhiyun u32 mac_addr0, mac_addr1;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * if a station address of 0x12345678ABCD, perform a write to
58*4882a593Smuzhiyun * MAC_ADDR0 of 0x78563412, MAC_ADDR1 of 0x0000CDAB
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun mac_addr0 = (mac_addr[3] << 24) | (mac_addr[2] << 16) | \
61*4882a593Smuzhiyun (mac_addr[1] << 8) | (mac_addr[0]);
62*4882a593Smuzhiyun out_be32(®s->mac_addr_0, mac_addr0);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun mac_addr1 = ((mac_addr[5] << 8) | mac_addr[4]) & 0x0000ffff;
65*4882a593Smuzhiyun out_be32(®s->mac_addr_1, mac_addr1);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
memac_set_interface_mode(struct fsl_enet_mac * mac,phy_interface_t type,int speed)68*4882a593Smuzhiyun static void memac_set_interface_mode(struct fsl_enet_mac *mac,
69*4882a593Smuzhiyun phy_interface_t type, int speed)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun /* Roy need more work here */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct memac *regs = mac->base;
74*4882a593Smuzhiyun u32 if_mode, if_status;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* clear all bits relative with interface mode */
77*4882a593Smuzhiyun if_mode = in_be32(®s->if_mode);
78*4882a593Smuzhiyun if_status = in_be32(®s->if_status);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* set interface mode */
81*4882a593Smuzhiyun switch (type) {
82*4882a593Smuzhiyun case PHY_INTERFACE_MODE_GMII:
83*4882a593Smuzhiyun if_mode &= ~IF_MODE_MASK;
84*4882a593Smuzhiyun if_mode |= IF_MODE_GMII;
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
87*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
88*4882a593Smuzhiyun if_mode |= (IF_MODE_GMII | IF_MODE_RG);
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
91*4882a593Smuzhiyun if_mode |= (IF_MODE_GMII | IF_MODE_RM);
92*4882a593Smuzhiyun break;
93*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
94*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII_2500:
95*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
96*4882a593Smuzhiyun if_mode &= ~IF_MODE_MASK;
97*4882a593Smuzhiyun if_mode |= (IF_MODE_GMII);
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XGMII:
100*4882a593Smuzhiyun if_mode &= ~IF_MODE_MASK;
101*4882a593Smuzhiyun if_mode |= IF_MODE_XGMII;
102*4882a593Smuzhiyun break;
103*4882a593Smuzhiyun default:
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun /* Enable automatic speed selection for Non-XGMII */
107*4882a593Smuzhiyun if (type != PHY_INTERFACE_MODE_XGMII)
108*4882a593Smuzhiyun if_mode |= IF_MODE_EN_AUTO;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (type == PHY_INTERFACE_MODE_RGMII ||
111*4882a593Smuzhiyun type == PHY_INTERFACE_MODE_RGMII_TXID) {
112*4882a593Smuzhiyun if_mode &= ~IF_MODE_EN_AUTO;
113*4882a593Smuzhiyun if_mode &= ~IF_MODE_SETSP_MASK;
114*4882a593Smuzhiyun switch (speed) {
115*4882a593Smuzhiyun case SPEED_1000:
116*4882a593Smuzhiyun if_mode |= IF_MODE_SETSP_1000M;
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun case SPEED_100:
119*4882a593Smuzhiyun if_mode |= IF_MODE_SETSP_100M;
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun case SPEED_10:
122*4882a593Smuzhiyun if_mode |= IF_MODE_SETSP_10M;
123*4882a593Smuzhiyun default:
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun debug(" %s, if_mode = %x\n", __func__, if_mode);
129*4882a593Smuzhiyun debug(" %s, if_status = %x\n", __func__, if_status);
130*4882a593Smuzhiyun out_be32(®s->if_mode, if_mode);
131*4882a593Smuzhiyun return;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
init_memac(struct fsl_enet_mac * mac,void * base,void * phyregs,int max_rx_len)134*4882a593Smuzhiyun void init_memac(struct fsl_enet_mac *mac, void *base,
135*4882a593Smuzhiyun void *phyregs, int max_rx_len)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun mac->base = base;
138*4882a593Smuzhiyun mac->phyregs = phyregs;
139*4882a593Smuzhiyun mac->max_rx_len = max_rx_len;
140*4882a593Smuzhiyun mac->init_mac = memac_init_mac;
141*4882a593Smuzhiyun mac->enable_mac = memac_enable_mac;
142*4882a593Smuzhiyun mac->disable_mac = memac_disable_mac;
143*4882a593Smuzhiyun mac->set_mac_addr = memac_set_mac_addr;
144*4882a593Smuzhiyun mac->set_if_mode = memac_set_interface_mode;
145*4882a593Smuzhiyun }
146