1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2009-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/types.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <fsl_dtsec.h>
11*4882a593Smuzhiyun #include <fsl_mdio.h>
12*4882a593Smuzhiyun #include <phy.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "fm.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define RCTRL_INIT (RCTRL_GRS | RCTRL_UPROM)
17*4882a593Smuzhiyun #define TCTRL_INIT TCTRL_GTS
18*4882a593Smuzhiyun #define MACCFG1_INIT MACCFG1_SOFT_RST
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define MACCFG2_INIT (MACCFG2_PRE_LEN(0x7) | MACCFG2_LEN_CHECK | \
21*4882a593Smuzhiyun MACCFG2_PAD_CRC | MACCFG2_FULL_DUPLEX | \
22*4882a593Smuzhiyun MACCFG2_IF_MODE_NIBBLE)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* MAXFRM - maximum frame length register */
25*4882a593Smuzhiyun #define MAXFRM_MASK 0x00003fff
26*4882a593Smuzhiyun
dtsec_init_mac(struct fsl_enet_mac * mac)27*4882a593Smuzhiyun static void dtsec_init_mac(struct fsl_enet_mac *mac)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun struct dtsec *regs = mac->base;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* soft reset */
32*4882a593Smuzhiyun out_be32(®s->maccfg1, MACCFG1_SOFT_RST);
33*4882a593Smuzhiyun udelay(1000);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* clear soft reset, Rx/Tx MAC disable */
36*4882a593Smuzhiyun out_be32(®s->maccfg1, 0);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* graceful stop rx */
39*4882a593Smuzhiyun out_be32(®s->rctrl, RCTRL_INIT);
40*4882a593Smuzhiyun udelay(1000);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* graceful stop tx */
43*4882a593Smuzhiyun out_be32(®s->tctrl, TCTRL_INIT);
44*4882a593Smuzhiyun udelay(1000);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* disable all interrupts */
47*4882a593Smuzhiyun out_be32(®s->imask, IMASK_MASK_ALL);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* clear all events */
50*4882a593Smuzhiyun out_be32(®s->ievent, IEVENT_CLEAR_ALL);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* set the max Rx length */
53*4882a593Smuzhiyun out_be32(®s->maxfrm, mac->max_rx_len & MAXFRM_MASK);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* set the ecntrl to reset value */
56*4882a593Smuzhiyun out_be32(®s->ecntrl, ECNTRL_DEFAULT);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * Rx length check, no strip CRC for Rx, pad and append CRC for Tx,
60*4882a593Smuzhiyun * full duplex
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun out_be32(®s->maccfg2, MACCFG2_INIT);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
dtsec_enable_mac(struct fsl_enet_mac * mac)65*4882a593Smuzhiyun static void dtsec_enable_mac(struct fsl_enet_mac *mac)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct dtsec *regs = mac->base;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* enable Rx/Tx MAC */
70*4882a593Smuzhiyun setbits_be32(®s->maccfg1, MACCFG1_RXTX_EN);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* clear the graceful Rx stop */
73*4882a593Smuzhiyun clrbits_be32(®s->rctrl, RCTRL_GRS);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* clear the graceful Tx stop */
76*4882a593Smuzhiyun clrbits_be32(®s->tctrl, TCTRL_GTS);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
dtsec_disable_mac(struct fsl_enet_mac * mac)79*4882a593Smuzhiyun static void dtsec_disable_mac(struct fsl_enet_mac *mac)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct dtsec *regs = mac->base;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* graceful Rx stop */
84*4882a593Smuzhiyun setbits_be32(®s->rctrl, RCTRL_GRS);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* graceful Tx stop */
87*4882a593Smuzhiyun setbits_be32(®s->tctrl, TCTRL_GTS);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* disable Rx/Tx MAC */
90*4882a593Smuzhiyun clrbits_be32(®s->maccfg1, MACCFG1_RXTX_EN);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
dtsec_set_mac_addr(struct fsl_enet_mac * mac,u8 * mac_addr)93*4882a593Smuzhiyun static void dtsec_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct dtsec *regs = mac->base;
96*4882a593Smuzhiyun u32 mac_addr1, mac_addr2;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * if a station address of 0x12345678ABCD, perform a write to
100*4882a593Smuzhiyun * MACSTNADDR1 of 0xCDAB7856, MACSTNADDR2 of 0x34120000
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
103*4882a593Smuzhiyun (mac_addr[3] << 8) | (mac_addr[2]);
104*4882a593Smuzhiyun out_be32(®s->macstnaddr1, mac_addr1);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
107*4882a593Smuzhiyun out_be32(®s->macstnaddr2, mac_addr2);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
dtsec_set_interface_mode(struct fsl_enet_mac * mac,phy_interface_t type,int speed)110*4882a593Smuzhiyun static void dtsec_set_interface_mode(struct fsl_enet_mac *mac,
111*4882a593Smuzhiyun phy_interface_t type, int speed)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct dtsec *regs = mac->base;
114*4882a593Smuzhiyun u32 ecntrl, maccfg2;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* clear all bits relative with interface mode */
117*4882a593Smuzhiyun ecntrl = in_be32(®s->ecntrl);
118*4882a593Smuzhiyun ecntrl &= ~(ECNTRL_TBIM | ECNTRL_GMIIM | ECNTRL_RPM |
119*4882a593Smuzhiyun ECNTRL_R100M | ECNTRL_SGMIIM);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun maccfg2 = in_be32(®s->maccfg2);
122*4882a593Smuzhiyun maccfg2 &= ~MACCFG2_IF_MODE_MASK;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (speed == SPEED_1000)
125*4882a593Smuzhiyun maccfg2 |= MACCFG2_IF_MODE_BYTE;
126*4882a593Smuzhiyun else
127*4882a593Smuzhiyun maccfg2 |= MACCFG2_IF_MODE_NIBBLE;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* set interface mode */
130*4882a593Smuzhiyun switch (type) {
131*4882a593Smuzhiyun case PHY_INTERFACE_MODE_GMII:
132*4882a593Smuzhiyun ecntrl |= ECNTRL_GMIIM;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
135*4882a593Smuzhiyun ecntrl |= (ECNTRL_GMIIM | ECNTRL_RPM);
136*4882a593Smuzhiyun if (speed == SPEED_100)
137*4882a593Smuzhiyun ecntrl |= ECNTRL_R100M;
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
140*4882a593Smuzhiyun if (speed == SPEED_100)
141*4882a593Smuzhiyun ecntrl |= ECNTRL_R100M;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
144*4882a593Smuzhiyun ecntrl |= (ECNTRL_SGMIIM | ECNTRL_TBIM);
145*4882a593Smuzhiyun if (speed == SPEED_100)
146*4882a593Smuzhiyun ecntrl |= ECNTRL_R100M;
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun default:
149*4882a593Smuzhiyun break;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun out_be32(®s->ecntrl, ecntrl);
153*4882a593Smuzhiyun out_be32(®s->maccfg2, maccfg2);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
init_dtsec(struct fsl_enet_mac * mac,void * base,void * phyregs,int max_rx_len)156*4882a593Smuzhiyun void init_dtsec(struct fsl_enet_mac *mac, void *base,
157*4882a593Smuzhiyun void *phyregs, int max_rx_len)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun mac->base = base;
160*4882a593Smuzhiyun mac->phyregs = phyregs;
161*4882a593Smuzhiyun mac->max_rx_len = max_rx_len;
162*4882a593Smuzhiyun mac->init_mac = dtsec_init_mac;
163*4882a593Smuzhiyun mac->enable_mac = dtsec_enable_mac;
164*4882a593Smuzhiyun mac->disable_mac = dtsec_disable_mac;
165*4882a593Smuzhiyun mac->set_mac_addr = dtsec_set_mac_addr;
166*4882a593Smuzhiyun mac->set_if_mode = dtsec_set_interface_mode;
167*4882a593Smuzhiyun }
168