1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010
3*4882a593Smuzhiyun * Reinhard Meyer, EMK Elektronik, reinhard.meyer@emk-elektronik.de
4*4882a593Smuzhiyun * Martin Krause, Martin.Krause@tqs.de
5*4882a593Smuzhiyun * reworked original enc28j60.c
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <net.h>
12*4882a593Smuzhiyun #include <spi.h>
13*4882a593Smuzhiyun #include <malloc.h>
14*4882a593Smuzhiyun #include <netdev.h>
15*4882a593Smuzhiyun #include <miiphy.h>
16*4882a593Smuzhiyun #include "enc28j60.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * IMPORTANT: spi_claim_bus() and spi_release_bus()
20*4882a593Smuzhiyun * are called at begin and end of each of the following functions:
21*4882a593Smuzhiyun * enc_miiphy_read(), enc_miiphy_write(), enc_write_hwaddr(),
22*4882a593Smuzhiyun * enc_init(), enc_recv(), enc_send(), enc_halt()
23*4882a593Smuzhiyun * ALL other functions assume that the bus has already been claimed!
24*4882a593Smuzhiyun * Since net_process_received_packet() might call enc_send() in return, the bus
25*4882a593Smuzhiyun * must be released, net_process_received_packet() called and claimed again.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * Controller memory layout.
30*4882a593Smuzhiyun * We only allow 1 frame for transmission and reserve the rest
31*4882a593Smuzhiyun * for reception to handle as many broadcast packets as possible.
32*4882a593Smuzhiyun * Also use the memory from 0x0000 for receiver buffer. See errata pt. 5
33*4882a593Smuzhiyun * 0x0000 - 0x19ff 6656 bytes receive buffer
34*4882a593Smuzhiyun * 0x1a00 - 0x1fff 1536 bytes transmit buffer =
35*4882a593Smuzhiyun * control(1)+frame(1518)+status(7)+reserve(10).
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define ENC_RX_BUF_START 0x0000
38*4882a593Smuzhiyun #define ENC_RX_BUF_END 0x19ff
39*4882a593Smuzhiyun #define ENC_TX_BUF_START 0x1a00
40*4882a593Smuzhiyun #define ENC_TX_BUF_END 0x1fff
41*4882a593Smuzhiyun #define ENC_MAX_FRM_LEN 1518
42*4882a593Smuzhiyun #define RX_RESET_COUNTER 1000
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * For non data transfer functions, like phy read/write, set hwaddr, init
46*4882a593Smuzhiyun * we do not need a full, time consuming init including link ready wait.
47*4882a593Smuzhiyun * This enum helps to bring the chip through the minimum necessary inits.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun enum enc_initstate {none=0, setupdone, linkready};
50*4882a593Smuzhiyun typedef struct enc_device {
51*4882a593Smuzhiyun struct eth_device *dev; /* back pointer */
52*4882a593Smuzhiyun struct spi_slave *slave;
53*4882a593Smuzhiyun int rx_reset_counter;
54*4882a593Smuzhiyun u16 next_pointer;
55*4882a593Smuzhiyun u8 bank; /* current bank in enc28j60 */
56*4882a593Smuzhiyun enum enc_initstate initstate;
57*4882a593Smuzhiyun } enc_dev_t;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun * enc_bset: set bits in a common register
61*4882a593Smuzhiyun * enc_bclr: clear bits in a common register
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * making the reg parameter u8 will give a compile time warning if the
64*4882a593Smuzhiyun * functions are called with a register not accessible in all Banks
65*4882a593Smuzhiyun */
enc_bset(enc_dev_t * enc,const u8 reg,const u8 data)66*4882a593Smuzhiyun static void enc_bset(enc_dev_t *enc, const u8 reg, const u8 data)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun u8 dout[2];
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun dout[0] = CMD_BFS(reg);
71*4882a593Smuzhiyun dout[1] = data;
72*4882a593Smuzhiyun spi_xfer(enc->slave, 2 * 8, dout, NULL,
73*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
enc_bclr(enc_dev_t * enc,const u8 reg,const u8 data)76*4882a593Smuzhiyun static void enc_bclr(enc_dev_t *enc, const u8 reg, const u8 data)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u8 dout[2];
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun dout[0] = CMD_BFC(reg);
81*4882a593Smuzhiyun dout[1] = data;
82*4882a593Smuzhiyun spi_xfer(enc->slave, 2 * 8, dout, NULL,
83*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun * high byte of the register contains bank number:
88*4882a593Smuzhiyun * 0: no bank switch necessary
89*4882a593Smuzhiyun * 1: switch to bank 0
90*4882a593Smuzhiyun * 2: switch to bank 1
91*4882a593Smuzhiyun * 3: switch to bank 2
92*4882a593Smuzhiyun * 4: switch to bank 3
93*4882a593Smuzhiyun */
enc_set_bank(enc_dev_t * enc,const u16 reg)94*4882a593Smuzhiyun static void enc_set_bank(enc_dev_t *enc, const u16 reg)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u8 newbank = reg >> 8;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (newbank == 0 || newbank == enc->bank)
99*4882a593Smuzhiyun return;
100*4882a593Smuzhiyun switch (newbank) {
101*4882a593Smuzhiyun case 1:
102*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_ECON1,
103*4882a593Smuzhiyun ENC_ECON1_BSEL0 | ENC_ECON1_BSEL1);
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun case 2:
106*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_BSEL0);
107*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_BSEL1);
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun case 3:
110*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_BSEL0);
111*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_BSEL1);
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun case 4:
114*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1,
115*4882a593Smuzhiyun ENC_ECON1_BSEL0 | ENC_ECON1_BSEL1);
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun enc->bank = newbank;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * local functions to access SPI
123*4882a593Smuzhiyun *
124*4882a593Smuzhiyun * reg: register inside ENC28J60
125*4882a593Smuzhiyun * data: 8/16 bits to write
126*4882a593Smuzhiyun * c: number of retries
127*4882a593Smuzhiyun *
128*4882a593Smuzhiyun * enc_r8: read 8 bits
129*4882a593Smuzhiyun * enc_r16: read 16 bits
130*4882a593Smuzhiyun * enc_w8: write 8 bits
131*4882a593Smuzhiyun * enc_w16: write 16 bits
132*4882a593Smuzhiyun * enc_w8_retry: write 8 bits, verify and retry
133*4882a593Smuzhiyun * enc_rbuf: read from ENC28J60 into buffer
134*4882a593Smuzhiyun * enc_wbuf: write from buffer into ENC28J60
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * MAC and MII registers need a 3 byte SPI transfer to read,
139*4882a593Smuzhiyun * all other registers need a 2 byte SPI transfer.
140*4882a593Smuzhiyun */
enc_reg2nbytes(const u16 reg)141*4882a593Smuzhiyun static int enc_reg2nbytes(const u16 reg)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun /* check if MAC or MII register */
144*4882a593Smuzhiyun return ((reg >= CTL_REG_MACON1 && reg <= CTL_REG_MIRDH) ||
145*4882a593Smuzhiyun (reg >= CTL_REG_MAADR1 && reg <= CTL_REG_MAADR4) ||
146*4882a593Smuzhiyun (reg == CTL_REG_MISTAT)) ? 3 : 2;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Read a byte register
151*4882a593Smuzhiyun */
enc_r8(enc_dev_t * enc,const u16 reg)152*4882a593Smuzhiyun static u8 enc_r8(enc_dev_t *enc, const u16 reg)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u8 dout[3];
155*4882a593Smuzhiyun u8 din[3];
156*4882a593Smuzhiyun int nbytes = enc_reg2nbytes(reg);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun enc_set_bank(enc, reg);
159*4882a593Smuzhiyun dout[0] = CMD_RCR(reg);
160*4882a593Smuzhiyun spi_xfer(enc->slave, nbytes * 8, dout, din,
161*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
162*4882a593Smuzhiyun return din[nbytes-1];
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * Read a L/H register pair and return a word.
167*4882a593Smuzhiyun * Must be called with the L register's address.
168*4882a593Smuzhiyun */
enc_r16(enc_dev_t * enc,const u16 reg)169*4882a593Smuzhiyun static u16 enc_r16(enc_dev_t *enc, const u16 reg)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u8 dout[3];
172*4882a593Smuzhiyun u8 din[3];
173*4882a593Smuzhiyun u16 result;
174*4882a593Smuzhiyun int nbytes = enc_reg2nbytes(reg);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun enc_set_bank(enc, reg);
177*4882a593Smuzhiyun dout[0] = CMD_RCR(reg);
178*4882a593Smuzhiyun spi_xfer(enc->slave, nbytes * 8, dout, din,
179*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
180*4882a593Smuzhiyun result = din[nbytes-1];
181*4882a593Smuzhiyun dout[0]++; /* next register */
182*4882a593Smuzhiyun spi_xfer(enc->slave, nbytes * 8, dout, din,
183*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
184*4882a593Smuzhiyun result |= din[nbytes-1] << 8;
185*4882a593Smuzhiyun return result;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * Write a byte register
190*4882a593Smuzhiyun */
enc_w8(enc_dev_t * enc,const u16 reg,const u8 data)191*4882a593Smuzhiyun static void enc_w8(enc_dev_t *enc, const u16 reg, const u8 data)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun u8 dout[2];
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun enc_set_bank(enc, reg);
196*4882a593Smuzhiyun dout[0] = CMD_WCR(reg);
197*4882a593Smuzhiyun dout[1] = data;
198*4882a593Smuzhiyun spi_xfer(enc->slave, 2 * 8, dout, NULL,
199*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * Write a L/H register pair.
204*4882a593Smuzhiyun * Must be called with the L register's address.
205*4882a593Smuzhiyun */
enc_w16(enc_dev_t * enc,const u16 reg,const u16 data)206*4882a593Smuzhiyun static void enc_w16(enc_dev_t *enc, const u16 reg, const u16 data)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun u8 dout[2];
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun enc_set_bank(enc, reg);
211*4882a593Smuzhiyun dout[0] = CMD_WCR(reg);
212*4882a593Smuzhiyun dout[1] = data;
213*4882a593Smuzhiyun spi_xfer(enc->slave, 2 * 8, dout, NULL,
214*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
215*4882a593Smuzhiyun dout[0]++; /* next register */
216*4882a593Smuzhiyun dout[1] = data >> 8;
217*4882a593Smuzhiyun spi_xfer(enc->slave, 2 * 8, dout, NULL,
218*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * Write a byte register, verify and retry
223*4882a593Smuzhiyun */
enc_w8_retry(enc_dev_t * enc,const u16 reg,const u8 data,const int c)224*4882a593Smuzhiyun static void enc_w8_retry(enc_dev_t *enc, const u16 reg, const u8 data, const int c)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun u8 dout[2];
227*4882a593Smuzhiyun u8 readback;
228*4882a593Smuzhiyun int i;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun enc_set_bank(enc, reg);
231*4882a593Smuzhiyun for (i = 0; i < c; i++) {
232*4882a593Smuzhiyun dout[0] = CMD_WCR(reg);
233*4882a593Smuzhiyun dout[1] = data;
234*4882a593Smuzhiyun spi_xfer(enc->slave, 2 * 8, dout, NULL,
235*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
236*4882a593Smuzhiyun readback = enc_r8(enc, reg);
237*4882a593Smuzhiyun if (readback == data)
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun /* wait 1ms */
240*4882a593Smuzhiyun udelay(1000);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun if (i == c) {
243*4882a593Smuzhiyun printf("%s: write reg 0x%03x failed\n", enc->dev->name, reg);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * Read ENC RAM into buffer
249*4882a593Smuzhiyun */
enc_rbuf(enc_dev_t * enc,const u16 length,u8 * buf)250*4882a593Smuzhiyun static void enc_rbuf(enc_dev_t *enc, const u16 length, u8 *buf)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun u8 dout[1];
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun dout[0] = CMD_RBM;
255*4882a593Smuzhiyun spi_xfer(enc->slave, 8, dout, NULL, SPI_XFER_BEGIN);
256*4882a593Smuzhiyun spi_xfer(enc->slave, length * 8, NULL, buf, SPI_XFER_END);
257*4882a593Smuzhiyun #ifdef DEBUG
258*4882a593Smuzhiyun puts("Rx:\n");
259*4882a593Smuzhiyun print_buffer(0, buf, 1, length, 0);
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * Write buffer into ENC RAM
265*4882a593Smuzhiyun */
enc_wbuf(enc_dev_t * enc,const u16 length,const u8 * buf,const u8 control)266*4882a593Smuzhiyun static void enc_wbuf(enc_dev_t *enc, const u16 length, const u8 *buf, const u8 control)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun u8 dout[2];
269*4882a593Smuzhiyun dout[0] = CMD_WBM;
270*4882a593Smuzhiyun dout[1] = control;
271*4882a593Smuzhiyun spi_xfer(enc->slave, 2 * 8, dout, NULL, SPI_XFER_BEGIN);
272*4882a593Smuzhiyun spi_xfer(enc->slave, length * 8, buf, NULL, SPI_XFER_END);
273*4882a593Smuzhiyun #ifdef DEBUG
274*4882a593Smuzhiyun puts("Tx:\n");
275*4882a593Smuzhiyun print_buffer(0, buf, 1, length, 0);
276*4882a593Smuzhiyun #endif
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Try to claim the SPI bus.
281*4882a593Smuzhiyun * Print error message on failure.
282*4882a593Smuzhiyun */
enc_claim_bus(enc_dev_t * enc)283*4882a593Smuzhiyun static int enc_claim_bus(enc_dev_t *enc)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun int rc = spi_claim_bus(enc->slave);
286*4882a593Smuzhiyun if (rc)
287*4882a593Smuzhiyun printf("%s: failed to claim SPI bus\n", enc->dev->name);
288*4882a593Smuzhiyun return rc;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /*
292*4882a593Smuzhiyun * Release previously claimed SPI bus.
293*4882a593Smuzhiyun * This function is mainly for symmetry to enc_claim_bus().
294*4882a593Smuzhiyun * Let the toolchain decide to inline it...
295*4882a593Smuzhiyun */
enc_release_bus(enc_dev_t * enc)296*4882a593Smuzhiyun static void enc_release_bus(enc_dev_t *enc)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun spi_release_bus(enc->slave);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * Read PHY register
303*4882a593Smuzhiyun */
enc_phy_read(enc_dev_t * enc,const u8 addr)304*4882a593Smuzhiyun static u16 enc_phy_read(enc_dev_t *enc, const u8 addr)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun uint64_t etime;
307*4882a593Smuzhiyun u8 status;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun enc_w8(enc, CTL_REG_MIREGADR, addr);
310*4882a593Smuzhiyun enc_w8(enc, CTL_REG_MICMD, ENC_MICMD_MIIRD);
311*4882a593Smuzhiyun /* 1 second timeout - only happens on hardware problem */
312*4882a593Smuzhiyun etime = get_ticks() + get_tbclk();
313*4882a593Smuzhiyun /* poll MISTAT.BUSY bit until operation is complete */
314*4882a593Smuzhiyun do
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun status = enc_r8(enc, CTL_REG_MISTAT);
317*4882a593Smuzhiyun } while (get_ticks() <= etime && (status & ENC_MISTAT_BUSY));
318*4882a593Smuzhiyun if (status & ENC_MISTAT_BUSY) {
319*4882a593Smuzhiyun printf("%s: timeout reading phy\n", enc->dev->name);
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun enc_w8(enc, CTL_REG_MICMD, 0);
323*4882a593Smuzhiyun return enc_r16(enc, CTL_REG_MIRDL);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun * Write PHY register
328*4882a593Smuzhiyun */
enc_phy_write(enc_dev_t * enc,const u8 addr,const u16 data)329*4882a593Smuzhiyun static void enc_phy_write(enc_dev_t *enc, const u8 addr, const u16 data)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun uint64_t etime;
332*4882a593Smuzhiyun u8 status;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun enc_w8(enc, CTL_REG_MIREGADR, addr);
335*4882a593Smuzhiyun enc_w16(enc, CTL_REG_MIWRL, data);
336*4882a593Smuzhiyun /* 1 second timeout - only happens on hardware problem */
337*4882a593Smuzhiyun etime = get_ticks() + get_tbclk();
338*4882a593Smuzhiyun /* poll MISTAT.BUSY bit until operation is complete */
339*4882a593Smuzhiyun do
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun status = enc_r8(enc, CTL_REG_MISTAT);
342*4882a593Smuzhiyun } while (get_ticks() <= etime && (status & ENC_MISTAT_BUSY));
343*4882a593Smuzhiyun if (status & ENC_MISTAT_BUSY) {
344*4882a593Smuzhiyun printf("%s: timeout writing phy\n", enc->dev->name);
345*4882a593Smuzhiyun return;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * Verify link status, wait if necessary
351*4882a593Smuzhiyun *
352*4882a593Smuzhiyun * Note: with a 10 MBit/s only PHY there is no autonegotiation possible,
353*4882a593Smuzhiyun * half/full duplex is a pure setup matter. For the time being, this driver
354*4882a593Smuzhiyun * will setup in half duplex mode only.
355*4882a593Smuzhiyun */
enc_phy_link_wait(enc_dev_t * enc)356*4882a593Smuzhiyun static int enc_phy_link_wait(enc_dev_t *enc)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun u16 status;
359*4882a593Smuzhiyun int duplex;
360*4882a593Smuzhiyun uint64_t etime;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #ifdef CONFIG_ENC_SILENTLINK
363*4882a593Smuzhiyun /* check if we have a link, then just return */
364*4882a593Smuzhiyun status = enc_phy_read(enc, PHY_REG_PHSTAT1);
365*4882a593Smuzhiyun if (status & ENC_PHSTAT1_LLSTAT)
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* wait for link with 1 second timeout */
370*4882a593Smuzhiyun etime = get_ticks() + get_tbclk();
371*4882a593Smuzhiyun while (get_ticks() <= etime) {
372*4882a593Smuzhiyun status = enc_phy_read(enc, PHY_REG_PHSTAT1);
373*4882a593Smuzhiyun if (status & ENC_PHSTAT1_LLSTAT) {
374*4882a593Smuzhiyun /* now we have a link */
375*4882a593Smuzhiyun status = enc_phy_read(enc, PHY_REG_PHSTAT2);
376*4882a593Smuzhiyun duplex = (status & ENC_PHSTAT2_DPXSTAT) ? 1 : 0;
377*4882a593Smuzhiyun printf("%s: link up, 10Mbps %s-duplex\n",
378*4882a593Smuzhiyun enc->dev->name, duplex ? "full" : "half");
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun udelay(1000);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* timeout occurred */
385*4882a593Smuzhiyun printf("%s: link down\n", enc->dev->name);
386*4882a593Smuzhiyun return 1;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * This function resets the receiver only.
391*4882a593Smuzhiyun */
enc_reset_rx(enc_dev_t * enc)392*4882a593Smuzhiyun static void enc_reset_rx(enc_dev_t *enc)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun u8 econ1;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun econ1 = enc_r8(enc, CTL_REG_ECON1);
397*4882a593Smuzhiyun if ((econ1 & ENC_ECON1_RXRST) == 0) {
398*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_RXRST);
399*4882a593Smuzhiyun enc->rx_reset_counter = RX_RESET_COUNTER;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * Reset receiver and reenable it.
405*4882a593Smuzhiyun */
enc_reset_rx_call(enc_dev_t * enc)406*4882a593Smuzhiyun static void enc_reset_rx_call(enc_dev_t *enc)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_RXRST);
409*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_RXEN);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun * Copy a packet from the receive ring and forward it to
414*4882a593Smuzhiyun * the protocol stack.
415*4882a593Smuzhiyun */
enc_receive(enc_dev_t * enc)416*4882a593Smuzhiyun static void enc_receive(enc_dev_t *enc)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun u8 *packet = (u8 *)net_rx_packets[0];
419*4882a593Smuzhiyun u16 pkt_len;
420*4882a593Smuzhiyun u16 copy_len;
421*4882a593Smuzhiyun u16 status;
422*4882a593Smuzhiyun u8 pkt_cnt = 0;
423*4882a593Smuzhiyun u16 rxbuf_rdpt;
424*4882a593Smuzhiyun u8 hbuf[6];
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun enc_w16(enc, CTL_REG_ERDPTL, enc->next_pointer);
427*4882a593Smuzhiyun do {
428*4882a593Smuzhiyun enc_rbuf(enc, 6, hbuf);
429*4882a593Smuzhiyun enc->next_pointer = hbuf[0] | (hbuf[1] << 8);
430*4882a593Smuzhiyun pkt_len = hbuf[2] | (hbuf[3] << 8);
431*4882a593Smuzhiyun status = hbuf[4] | (hbuf[5] << 8);
432*4882a593Smuzhiyun debug("next_pointer=$%04x pkt_len=%u status=$%04x\n",
433*4882a593Smuzhiyun enc->next_pointer, pkt_len, status);
434*4882a593Smuzhiyun if (pkt_len <= ENC_MAX_FRM_LEN)
435*4882a593Smuzhiyun copy_len = pkt_len;
436*4882a593Smuzhiyun else
437*4882a593Smuzhiyun copy_len = 0;
438*4882a593Smuzhiyun if ((status & (1L << 7)) == 0) /* check Received Ok bit */
439*4882a593Smuzhiyun copy_len = 0;
440*4882a593Smuzhiyun /* check if next pointer is resonable */
441*4882a593Smuzhiyun if (enc->next_pointer >= ENC_TX_BUF_START)
442*4882a593Smuzhiyun copy_len = 0;
443*4882a593Smuzhiyun if (copy_len > 0) {
444*4882a593Smuzhiyun enc_rbuf(enc, copy_len, packet);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun /* advance read pointer to next pointer */
447*4882a593Smuzhiyun enc_w16(enc, CTL_REG_ERDPTL, enc->next_pointer);
448*4882a593Smuzhiyun /* decrease packet counter */
449*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON2, ENC_ECON2_PKTDEC);
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun * Only odd values should be written to ERXRDPTL,
452*4882a593Smuzhiyun * see errata B4 pt.13
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun rxbuf_rdpt = enc->next_pointer - 1;
455*4882a593Smuzhiyun if ((rxbuf_rdpt < enc_r16(enc, CTL_REG_ERXSTL)) ||
456*4882a593Smuzhiyun (rxbuf_rdpt > enc_r16(enc, CTL_REG_ERXNDL))) {
457*4882a593Smuzhiyun enc_w16(enc, CTL_REG_ERXRDPTL,
458*4882a593Smuzhiyun enc_r16(enc, CTL_REG_ERXNDL));
459*4882a593Smuzhiyun } else {
460*4882a593Smuzhiyun enc_w16(enc, CTL_REG_ERXRDPTL, rxbuf_rdpt);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun /* read pktcnt */
463*4882a593Smuzhiyun pkt_cnt = enc_r8(enc, CTL_REG_EPKTCNT);
464*4882a593Smuzhiyun if (copy_len == 0) {
465*4882a593Smuzhiyun (void)enc_r8(enc, CTL_REG_EIR);
466*4882a593Smuzhiyun enc_reset_rx(enc);
467*4882a593Smuzhiyun printf("%s: receive copy_len=0\n", enc->dev->name);
468*4882a593Smuzhiyun continue;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun * Because net_process_received_packet() might call enc_send(),
472*4882a593Smuzhiyun * we need to release the SPI bus, call
473*4882a593Smuzhiyun * net_process_received_packet(), reclaim the bus.
474*4882a593Smuzhiyun */
475*4882a593Smuzhiyun enc_release_bus(enc);
476*4882a593Smuzhiyun net_process_received_packet(packet, pkt_len);
477*4882a593Smuzhiyun if (enc_claim_bus(enc))
478*4882a593Smuzhiyun return;
479*4882a593Smuzhiyun (void)enc_r8(enc, CTL_REG_EIR);
480*4882a593Smuzhiyun } while (pkt_cnt);
481*4882a593Smuzhiyun /* Use EPKTCNT not EIR.PKTIF flag, see errata pt. 6 */
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /*
485*4882a593Smuzhiyun * Poll for completely received packets.
486*4882a593Smuzhiyun */
enc_poll(enc_dev_t * enc)487*4882a593Smuzhiyun static void enc_poll(enc_dev_t *enc)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun u8 eir_reg;
490*4882a593Smuzhiyun u8 pkt_cnt;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun (void)enc_r8(enc, CTL_REG_ESTAT);
493*4882a593Smuzhiyun eir_reg = enc_r8(enc, CTL_REG_EIR);
494*4882a593Smuzhiyun if (eir_reg & ENC_EIR_TXIF) {
495*4882a593Smuzhiyun /* clear TXIF bit in EIR */
496*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_EIR, ENC_EIR_TXIF);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun /* We have to use pktcnt and not pktif bit, see errata pt. 6 */
499*4882a593Smuzhiyun pkt_cnt = enc_r8(enc, CTL_REG_EPKTCNT);
500*4882a593Smuzhiyun if (pkt_cnt > 0) {
501*4882a593Smuzhiyun if ((eir_reg & ENC_EIR_PKTIF) == 0) {
502*4882a593Smuzhiyun debug("enc_poll: pkt cnt > 0, but pktif not set\n");
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun enc_receive(enc);
505*4882a593Smuzhiyun /*
506*4882a593Smuzhiyun * clear PKTIF bit in EIR, this should not need to be done
507*4882a593Smuzhiyun * but it seems like we get problems if we do not
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_EIR, ENC_EIR_PKTIF);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun if (eir_reg & ENC_EIR_RXERIF) {
512*4882a593Smuzhiyun printf("%s: rx error\n", enc->dev->name);
513*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_EIR, ENC_EIR_RXERIF);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun if (eir_reg & ENC_EIR_TXERIF) {
516*4882a593Smuzhiyun printf("%s: tx error\n", enc->dev->name);
517*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_EIR, ENC_EIR_TXERIF);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun * Completely Reset the ENC
523*4882a593Smuzhiyun */
enc_reset(enc_dev_t * enc)524*4882a593Smuzhiyun static void enc_reset(enc_dev_t *enc)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun u8 dout[1];
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun dout[0] = CMD_SRC;
529*4882a593Smuzhiyun spi_xfer(enc->slave, 8, dout, NULL,
530*4882a593Smuzhiyun SPI_XFER_BEGIN | SPI_XFER_END);
531*4882a593Smuzhiyun /* sleep 1 ms. See errata pt. 2 */
532*4882a593Smuzhiyun udelay(1000);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun * Initialisation data for most of the ENC registers
537*4882a593Smuzhiyun */
538*4882a593Smuzhiyun static const u16 enc_initdata[] = {
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun * Setup the buffer space. The reset values are valid for the
541*4882a593Smuzhiyun * other pointers.
542*4882a593Smuzhiyun *
543*4882a593Smuzhiyun * We shall not write to ERXST, see errata pt. 5. Instead we
544*4882a593Smuzhiyun * have to make sure that ENC_RX_BUS_START is 0.
545*4882a593Smuzhiyun */
546*4882a593Smuzhiyun CTL_REG_ERXSTL, ENC_RX_BUF_START,
547*4882a593Smuzhiyun CTL_REG_ERXSTH, ENC_RX_BUF_START >> 8,
548*4882a593Smuzhiyun CTL_REG_ERXNDL, ENC_RX_BUF_END,
549*4882a593Smuzhiyun CTL_REG_ERXNDH, ENC_RX_BUF_END >> 8,
550*4882a593Smuzhiyun CTL_REG_ERDPTL, ENC_RX_BUF_START,
551*4882a593Smuzhiyun CTL_REG_ERDPTH, ENC_RX_BUF_START >> 8,
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * Set the filter to receive only good-CRC, unicast and broadcast
554*4882a593Smuzhiyun * frames.
555*4882a593Smuzhiyun * Note: some DHCP servers return their answers as broadcasts!
556*4882a593Smuzhiyun * So its unwise to remove broadcast from this. This driver
557*4882a593Smuzhiyun * might incur receiver overruns with packet loss on a broadcast
558*4882a593Smuzhiyun * flooded network.
559*4882a593Smuzhiyun */
560*4882a593Smuzhiyun CTL_REG_ERXFCON, ENC_RFR_BCEN | ENC_RFR_UCEN | ENC_RFR_CRCEN,
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* enable MAC to receive frames */
563*4882a593Smuzhiyun CTL_REG_MACON1,
564*4882a593Smuzhiyun ENC_MACON1_MARXEN | ENC_MACON1_TXPAUS | ENC_MACON1_RXPAUS,
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* configure pad, tx-crc and duplex */
567*4882a593Smuzhiyun CTL_REG_MACON3,
568*4882a593Smuzhiyun ENC_MACON3_PADCFG0 | ENC_MACON3_TXCRCEN |
569*4882a593Smuzhiyun ENC_MACON3_FRMLNEN,
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Allow infinite deferals if the medium is continously busy */
572*4882a593Smuzhiyun CTL_REG_MACON4, ENC_MACON4_DEFER,
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* Late collisions occur beyond 63 bytes */
575*4882a593Smuzhiyun CTL_REG_MACLCON2, 63,
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /*
578*4882a593Smuzhiyun * Set (low byte) Non-Back-to_Back Inter-Packet Gap.
579*4882a593Smuzhiyun * Recommended 0x12
580*4882a593Smuzhiyun */
581*4882a593Smuzhiyun CTL_REG_MAIPGL, 0x12,
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /*
584*4882a593Smuzhiyun * Set (high byte) Non-Back-to_Back Inter-Packet Gap.
585*4882a593Smuzhiyun * Recommended 0x0c for half-duplex. Nothing for full-duplex
586*4882a593Smuzhiyun */
587*4882a593Smuzhiyun CTL_REG_MAIPGH, 0x0C,
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* set maximum frame length */
590*4882a593Smuzhiyun CTL_REG_MAMXFLL, ENC_MAX_FRM_LEN,
591*4882a593Smuzhiyun CTL_REG_MAMXFLH, ENC_MAX_FRM_LEN >> 8,
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * Set MAC back-to-back inter-packet gap.
595*4882a593Smuzhiyun * Recommended 0x12 for half duplex
596*4882a593Smuzhiyun * and 0x15 for full duplex.
597*4882a593Smuzhiyun */
598*4882a593Smuzhiyun CTL_REG_MABBIPG, 0x12,
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* end of table */
601*4882a593Smuzhiyun 0xffff
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * Wait for the XTAL oscillator to become ready
606*4882a593Smuzhiyun */
enc_clock_wait(enc_dev_t * enc)607*4882a593Smuzhiyun static int enc_clock_wait(enc_dev_t *enc)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun uint64_t etime;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* one second timeout */
612*4882a593Smuzhiyun etime = get_ticks() + get_tbclk();
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /*
615*4882a593Smuzhiyun * Wait for CLKRDY to become set (i.e., check that we can
616*4882a593Smuzhiyun * communicate with the ENC)
617*4882a593Smuzhiyun */
618*4882a593Smuzhiyun do
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun if (enc_r8(enc, CTL_REG_ESTAT) & ENC_ESTAT_CLKRDY)
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun } while (get_ticks() <= etime);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun printf("%s: timeout waiting for CLKRDY\n", enc->dev->name);
625*4882a593Smuzhiyun return -1;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /*
629*4882a593Smuzhiyun * Write the MAC address into the ENC
630*4882a593Smuzhiyun */
enc_write_macaddr(enc_dev_t * enc)631*4882a593Smuzhiyun static int enc_write_macaddr(enc_dev_t *enc)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun unsigned char *p = enc->dev->enetaddr;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun enc_w8_retry(enc, CTL_REG_MAADR5, *p++, 5);
636*4882a593Smuzhiyun enc_w8_retry(enc, CTL_REG_MAADR4, *p++, 5);
637*4882a593Smuzhiyun enc_w8_retry(enc, CTL_REG_MAADR3, *p++, 5);
638*4882a593Smuzhiyun enc_w8_retry(enc, CTL_REG_MAADR2, *p++, 5);
639*4882a593Smuzhiyun enc_w8_retry(enc, CTL_REG_MAADR1, *p++, 5);
640*4882a593Smuzhiyun enc_w8_retry(enc, CTL_REG_MAADR0, *p, 5);
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun * Setup most of the ENC registers
646*4882a593Smuzhiyun */
enc_setup(enc_dev_t * enc)647*4882a593Smuzhiyun static int enc_setup(enc_dev_t *enc)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun u16 phid1 = 0;
650*4882a593Smuzhiyun u16 phid2 = 0;
651*4882a593Smuzhiyun const u16 *tp;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* reset enc struct values */
654*4882a593Smuzhiyun enc->next_pointer = ENC_RX_BUF_START;
655*4882a593Smuzhiyun enc->rx_reset_counter = RX_RESET_COUNTER;
656*4882a593Smuzhiyun enc->bank = 0xff; /* invalidate current bank in enc28j60 */
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* verify PHY identification */
659*4882a593Smuzhiyun phid1 = enc_phy_read(enc, PHY_REG_PHID1);
660*4882a593Smuzhiyun phid2 = enc_phy_read(enc, PHY_REG_PHID2) & ENC_PHID2_MASK;
661*4882a593Smuzhiyun if (phid1 != ENC_PHID1_VALUE || phid2 != ENC_PHID2_VALUE) {
662*4882a593Smuzhiyun printf("%s: failed to identify PHY. Found %04x:%04x\n",
663*4882a593Smuzhiyun enc->dev->name, phid1, phid2);
664*4882a593Smuzhiyun return -1;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* now program registers */
668*4882a593Smuzhiyun for (tp = enc_initdata; *tp != 0xffff; tp += 2)
669*4882a593Smuzhiyun enc_w8_retry(enc, tp[0], tp[1], 10);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /*
672*4882a593Smuzhiyun * Prevent automatic loopback of data beeing transmitted by setting
673*4882a593Smuzhiyun * ENC_PHCON2_HDLDIS
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun enc_phy_write(enc, PHY_REG_PHCON2, (1<<8));
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /*
678*4882a593Smuzhiyun * LEDs configuration
679*4882a593Smuzhiyun * LEDA: LACFG = 0100 -> display link status
680*4882a593Smuzhiyun * LEDB: LBCFG = 0111 -> display TX & RX activity
681*4882a593Smuzhiyun * STRCH = 1 -> LED pulses
682*4882a593Smuzhiyun */
683*4882a593Smuzhiyun enc_phy_write(enc, PHY_REG_PHLCON, 0x0472);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* Reset PDPXMD-bit => half duplex */
686*4882a593Smuzhiyun enc_phy_write(enc, PHY_REG_PHCON1, 0);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun * Check if ENC has been initialized.
693*4882a593Smuzhiyun * If not, try to initialize it.
694*4882a593Smuzhiyun * Remember initialized state in struct.
695*4882a593Smuzhiyun */
enc_initcheck(enc_dev_t * enc,const enum enc_initstate requiredstate)696*4882a593Smuzhiyun static int enc_initcheck(enc_dev_t *enc, const enum enc_initstate requiredstate)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun if (enc->initstate >= requiredstate)
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (enc->initstate < setupdone) {
702*4882a593Smuzhiyun /* Initialize the ENC only */
703*4882a593Smuzhiyun enc_reset(enc);
704*4882a593Smuzhiyun /* if any of functions fails, skip the rest and return an error */
705*4882a593Smuzhiyun if (enc_clock_wait(enc) || enc_setup(enc) || enc_write_macaddr(enc)) {
706*4882a593Smuzhiyun return -1;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun enc->initstate = setupdone;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun /* if that's all we need, return here */
711*4882a593Smuzhiyun if (enc->initstate >= requiredstate)
712*4882a593Smuzhiyun return 0;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* now wait for link ready condition */
715*4882a593Smuzhiyun if (enc_phy_link_wait(enc)) {
716*4882a593Smuzhiyun return -1;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun enc->initstate = linkready;
719*4882a593Smuzhiyun return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun #if defined(CONFIG_CMD_MII)
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun * Read a PHY register.
725*4882a593Smuzhiyun *
726*4882a593Smuzhiyun * This function is registered with miiphy_register().
727*4882a593Smuzhiyun */
enc_miiphy_read(struct mii_dev * bus,int phy_adr,int devad,int reg)728*4882a593Smuzhiyun int enc_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun u16 value = 0;
731*4882a593Smuzhiyun struct eth_device *dev = eth_get_dev_by_name(bus->name);
732*4882a593Smuzhiyun enc_dev_t *enc;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (!dev || phy_adr != 0)
735*4882a593Smuzhiyun return -1;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun enc = dev->priv;
738*4882a593Smuzhiyun if (enc_claim_bus(enc))
739*4882a593Smuzhiyun return -1;
740*4882a593Smuzhiyun if (enc_initcheck(enc, setupdone)) {
741*4882a593Smuzhiyun enc_release_bus(enc);
742*4882a593Smuzhiyun return -1;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun value = enc_phy_read(enc, reg);
745*4882a593Smuzhiyun enc_release_bus(enc);
746*4882a593Smuzhiyun return value;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun * Write a PHY register.
751*4882a593Smuzhiyun *
752*4882a593Smuzhiyun * This function is registered with miiphy_register().
753*4882a593Smuzhiyun */
enc_miiphy_write(struct mii_dev * bus,int phy_adr,int devad,int reg,u16 value)754*4882a593Smuzhiyun int enc_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
755*4882a593Smuzhiyun u16 value)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun struct eth_device *dev = eth_get_dev_by_name(bus->name);
758*4882a593Smuzhiyun enc_dev_t *enc;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (!dev || phy_adr != 0)
761*4882a593Smuzhiyun return -1;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun enc = dev->priv;
764*4882a593Smuzhiyun if (enc_claim_bus(enc))
765*4882a593Smuzhiyun return -1;
766*4882a593Smuzhiyun if (enc_initcheck(enc, setupdone)) {
767*4882a593Smuzhiyun enc_release_bus(enc);
768*4882a593Smuzhiyun return -1;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun enc_phy_write(enc, reg, value);
771*4882a593Smuzhiyun enc_release_bus(enc);
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun #endif
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /*
777*4882a593Smuzhiyun * Write hardware (MAC) address.
778*4882a593Smuzhiyun *
779*4882a593Smuzhiyun * This function entered into eth_device structure.
780*4882a593Smuzhiyun */
enc_write_hwaddr(struct eth_device * dev)781*4882a593Smuzhiyun static int enc_write_hwaddr(struct eth_device *dev)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun enc_dev_t *enc = dev->priv;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (enc_claim_bus(enc))
786*4882a593Smuzhiyun return -1;
787*4882a593Smuzhiyun if (enc_initcheck(enc, setupdone)) {
788*4882a593Smuzhiyun enc_release_bus(enc);
789*4882a593Smuzhiyun return -1;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun enc_release_bus(enc);
792*4882a593Smuzhiyun return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /*
796*4882a593Smuzhiyun * Initialize ENC28J60 for use.
797*4882a593Smuzhiyun *
798*4882a593Smuzhiyun * This function entered into eth_device structure.
799*4882a593Smuzhiyun */
enc_init(struct eth_device * dev,bd_t * bis)800*4882a593Smuzhiyun static int enc_init(struct eth_device *dev, bd_t *bis)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun enc_dev_t *enc = dev->priv;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if (enc_claim_bus(enc))
805*4882a593Smuzhiyun return -1;
806*4882a593Smuzhiyun if (enc_initcheck(enc, linkready)) {
807*4882a593Smuzhiyun enc_release_bus(enc);
808*4882a593Smuzhiyun return -1;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun /* enable receive */
811*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_RXEN);
812*4882a593Smuzhiyun enc_release_bus(enc);
813*4882a593Smuzhiyun return 0;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /*
817*4882a593Smuzhiyun * Check for received packets.
818*4882a593Smuzhiyun *
819*4882a593Smuzhiyun * This function entered into eth_device structure.
820*4882a593Smuzhiyun */
enc_recv(struct eth_device * dev)821*4882a593Smuzhiyun static int enc_recv(struct eth_device *dev)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun enc_dev_t *enc = dev->priv;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (enc_claim_bus(enc))
826*4882a593Smuzhiyun return -1;
827*4882a593Smuzhiyun if (enc_initcheck(enc, linkready)) {
828*4882a593Smuzhiyun enc_release_bus(enc);
829*4882a593Smuzhiyun return -1;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun /* Check for dead receiver */
832*4882a593Smuzhiyun if (enc->rx_reset_counter > 0)
833*4882a593Smuzhiyun enc->rx_reset_counter--;
834*4882a593Smuzhiyun else
835*4882a593Smuzhiyun enc_reset_rx_call(enc);
836*4882a593Smuzhiyun enc_poll(enc);
837*4882a593Smuzhiyun enc_release_bus(enc);
838*4882a593Smuzhiyun return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /*
842*4882a593Smuzhiyun * Send a packet.
843*4882a593Smuzhiyun *
844*4882a593Smuzhiyun * This function entered into eth_device structure.
845*4882a593Smuzhiyun *
846*4882a593Smuzhiyun * Should we wait here until we have a Link? Or shall we leave that to
847*4882a593Smuzhiyun * protocol retries?
848*4882a593Smuzhiyun */
enc_send(struct eth_device * dev,void * packet,int length)849*4882a593Smuzhiyun static int enc_send(
850*4882a593Smuzhiyun struct eth_device *dev,
851*4882a593Smuzhiyun void *packet,
852*4882a593Smuzhiyun int length)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun enc_dev_t *enc = dev->priv;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (enc_claim_bus(enc))
857*4882a593Smuzhiyun return -1;
858*4882a593Smuzhiyun if (enc_initcheck(enc, linkready)) {
859*4882a593Smuzhiyun enc_release_bus(enc);
860*4882a593Smuzhiyun return -1;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun /* setup transmit pointers */
863*4882a593Smuzhiyun enc_w16(enc, CTL_REG_EWRPTL, ENC_TX_BUF_START);
864*4882a593Smuzhiyun enc_w16(enc, CTL_REG_ETXNDL, length + ENC_TX_BUF_START);
865*4882a593Smuzhiyun enc_w16(enc, CTL_REG_ETXSTL, ENC_TX_BUF_START);
866*4882a593Smuzhiyun /* write packet to ENC */
867*4882a593Smuzhiyun enc_wbuf(enc, length, (u8 *) packet, 0x00);
868*4882a593Smuzhiyun /*
869*4882a593Smuzhiyun * Check that the internal transmit logic has not been altered
870*4882a593Smuzhiyun * by excessive collisions. Reset transmitter if so.
871*4882a593Smuzhiyun * See Errata B4 12 and 14.
872*4882a593Smuzhiyun */
873*4882a593Smuzhiyun if (enc_r8(enc, CTL_REG_EIR) & ENC_EIR_TXERIF) {
874*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_TXRST);
875*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_TXRST);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_EIR, (ENC_EIR_TXERIF | ENC_EIR_TXIF));
878*4882a593Smuzhiyun /* start transmitting */
879*4882a593Smuzhiyun enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_TXRTS);
880*4882a593Smuzhiyun enc_release_bus(enc);
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /*
885*4882a593Smuzhiyun * Finish use of ENC.
886*4882a593Smuzhiyun *
887*4882a593Smuzhiyun * This function entered into eth_device structure.
888*4882a593Smuzhiyun */
enc_halt(struct eth_device * dev)889*4882a593Smuzhiyun static void enc_halt(struct eth_device *dev)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun enc_dev_t *enc = dev->priv;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun if (enc_claim_bus(enc))
894*4882a593Smuzhiyun return;
895*4882a593Smuzhiyun /* Just disable receiver */
896*4882a593Smuzhiyun enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_RXEN);
897*4882a593Smuzhiyun enc_release_bus(enc);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /*
901*4882a593Smuzhiyun * This is the only exported function.
902*4882a593Smuzhiyun *
903*4882a593Smuzhiyun * It may be called several times with different bus:cs combinations.
904*4882a593Smuzhiyun */
enc28j60_initialize(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)905*4882a593Smuzhiyun int enc28j60_initialize(unsigned int bus, unsigned int cs,
906*4882a593Smuzhiyun unsigned int max_hz, unsigned int mode)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct eth_device *dev;
909*4882a593Smuzhiyun enc_dev_t *enc;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /* try to allocate, check and clear eth_device object */
912*4882a593Smuzhiyun dev = malloc(sizeof(*dev));
913*4882a593Smuzhiyun if (!dev) {
914*4882a593Smuzhiyun return -1;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun memset(dev, 0, sizeof(*dev));
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* try to allocate, check and clear enc_dev_t object */
919*4882a593Smuzhiyun enc = malloc(sizeof(*enc));
920*4882a593Smuzhiyun if (!enc) {
921*4882a593Smuzhiyun free(dev);
922*4882a593Smuzhiyun return -1;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun memset(enc, 0, sizeof(*enc));
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* try to setup the SPI slave */
927*4882a593Smuzhiyun enc->slave = spi_setup_slave(bus, cs, max_hz, mode);
928*4882a593Smuzhiyun if (!enc->slave) {
929*4882a593Smuzhiyun printf("enc28j60: invalid SPI device %i:%i\n", bus, cs);
930*4882a593Smuzhiyun free(enc);
931*4882a593Smuzhiyun free(dev);
932*4882a593Smuzhiyun return -1;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun enc->dev = dev;
936*4882a593Smuzhiyun /* now fill the eth_device object */
937*4882a593Smuzhiyun dev->priv = enc;
938*4882a593Smuzhiyun dev->init = enc_init;
939*4882a593Smuzhiyun dev->halt = enc_halt;
940*4882a593Smuzhiyun dev->send = enc_send;
941*4882a593Smuzhiyun dev->recv = enc_recv;
942*4882a593Smuzhiyun dev->write_hwaddr = enc_write_hwaddr;
943*4882a593Smuzhiyun sprintf(dev->name, "enc%i.%i", bus, cs);
944*4882a593Smuzhiyun eth_register(dev);
945*4882a593Smuzhiyun #if defined(CONFIG_CMD_MII)
946*4882a593Smuzhiyun int retval;
947*4882a593Smuzhiyun struct mii_dev *mdiodev = mdio_alloc();
948*4882a593Smuzhiyun if (!mdiodev)
949*4882a593Smuzhiyun return -ENOMEM;
950*4882a593Smuzhiyun strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
951*4882a593Smuzhiyun mdiodev->read = enc_miiphy_read;
952*4882a593Smuzhiyun mdiodev->write = enc_miiphy_write;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun retval = mdio_register(mdiodev);
955*4882a593Smuzhiyun if (retval < 0)
956*4882a593Smuzhiyun return retval;
957*4882a593Smuzhiyun #endif
958*4882a593Smuzhiyun return 0;
959*4882a593Smuzhiyun }
960