1*4882a593Smuzhiyun /******************************************************************************* 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun Copyright(c) 1999 - 2002 Intel Corporation. All rights reserved. 5*4882a593Smuzhiyun Copyright 2011 Freescale Semiconductor, Inc. 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun Contact Information: 10*4882a593Smuzhiyun Linux NICS <linux.nics@intel.com> 11*4882a593Smuzhiyun Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun *******************************************************************************/ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* e1000_hw.h 16*4882a593Smuzhiyun * Structures, enums, and macros for the MAC 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #ifndef _E1000_HW_H_ 20*4882a593Smuzhiyun #define _E1000_HW_H_ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #include <linux/list.h> 23*4882a593Smuzhiyun #include <malloc.h> 24*4882a593Smuzhiyun #include <net.h> 25*4882a593Smuzhiyun /* Avoids a compile error since struct eth_device is not defined */ 26*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH 27*4882a593Smuzhiyun #include <netdev.h> 28*4882a593Smuzhiyun #endif 29*4882a593Smuzhiyun #include <asm/io.h> 30*4882a593Smuzhiyun #include <pci.h> 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #ifdef CONFIG_E1000_SPI 33*4882a593Smuzhiyun #include <spi.h> 34*4882a593Smuzhiyun #endif 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define E1000_ERR(NIC, fmt, args...) \ 37*4882a593Smuzhiyun printf("e1000: %s: ERROR: " fmt, (NIC)->name ,##args) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #ifdef E1000_DEBUG 40*4882a593Smuzhiyun #define E1000_DBG(NIC, fmt, args...) \ 41*4882a593Smuzhiyun printf("e1000: %s: DEBUG: " fmt, (NIC)->name ,##args) 42*4882a593Smuzhiyun #define DEBUGOUT(fmt, args...) printf(fmt ,##args) 43*4882a593Smuzhiyun #define DEBUGFUNC() printf("%s\n", __func__); 44*4882a593Smuzhiyun #else 45*4882a593Smuzhiyun #define E1000_DBG(HW, args...) do { } while (0) 46*4882a593Smuzhiyun #define DEBUGFUNC() do { } while (0) 47*4882a593Smuzhiyun #define DEBUGOUT(fmt, args...) do { } while (0) 48*4882a593Smuzhiyun #endif 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* I/O wrapper functions */ 51*4882a593Smuzhiyun #define E1000_WRITE_REG(a, reg, value) \ 52*4882a593Smuzhiyun writel((value), ((a)->hw_addr + E1000_##reg)) 53*4882a593Smuzhiyun #define E1000_READ_REG(a, reg) \ 54*4882a593Smuzhiyun readl((a)->hw_addr + E1000_##reg) 55*4882a593Smuzhiyun #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \ 56*4882a593Smuzhiyun writel((value), ((a)->hw_addr + E1000_##reg + ((offset) << 2))) 57*4882a593Smuzhiyun #define E1000_READ_REG_ARRAY(a, reg, offset) \ 58*4882a593Smuzhiyun readl((a)->hw_addr + E1000_##reg + ((offset) << 2)) 59*4882a593Smuzhiyun #define E1000_WRITE_FLUSH(a) \ 60*4882a593Smuzhiyun do { E1000_READ_REG(a, STATUS); } while (0) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* Forward declarations of structures used by the shared code */ 63*4882a593Smuzhiyun struct e1000_hw; 64*4882a593Smuzhiyun struct e1000_hw_stats; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* Internal E1000 helper functions */ 67*4882a593Smuzhiyun struct e1000_hw *e1000_find_card(unsigned int cardnum); 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #ifndef CONFIG_E1000_NO_NVM 70*4882a593Smuzhiyun int32_t e1000_acquire_eeprom(struct e1000_hw *hw); 71*4882a593Smuzhiyun void e1000_standby_eeprom(struct e1000_hw *hw); 72*4882a593Smuzhiyun void e1000_release_eeprom(struct e1000_hw *hw); 73*4882a593Smuzhiyun void e1000_raise_ee_clk(struct e1000_hw *hw, uint32_t *eecd); 74*4882a593Smuzhiyun void e1000_lower_ee_clk(struct e1000_hw *hw, uint32_t *eecd); 75*4882a593Smuzhiyun #endif 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #ifdef CONFIG_E1000_SPI 78*4882a593Smuzhiyun int do_e1000_spi(cmd_tbl_t *cmdtp, struct e1000_hw *hw, 79*4882a593Smuzhiyun int argc, char * const argv[]); 80*4882a593Smuzhiyun #endif 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Enumerated types specific to the e1000 hardware */ 83*4882a593Smuzhiyun /* Media Access Controlers */ 84*4882a593Smuzhiyun typedef enum { 85*4882a593Smuzhiyun e1000_undefined = 0, 86*4882a593Smuzhiyun e1000_82542_rev2_0, 87*4882a593Smuzhiyun e1000_82542_rev2_1, 88*4882a593Smuzhiyun e1000_82543, 89*4882a593Smuzhiyun e1000_82544, 90*4882a593Smuzhiyun e1000_82540, 91*4882a593Smuzhiyun e1000_82545, 92*4882a593Smuzhiyun e1000_82545_rev_3, 93*4882a593Smuzhiyun e1000_82546, 94*4882a593Smuzhiyun e1000_82546_rev_3, 95*4882a593Smuzhiyun e1000_82541, 96*4882a593Smuzhiyun e1000_82541_rev_2, 97*4882a593Smuzhiyun e1000_82547, 98*4882a593Smuzhiyun e1000_82547_rev_2, 99*4882a593Smuzhiyun e1000_82571, 100*4882a593Smuzhiyun e1000_82572, 101*4882a593Smuzhiyun e1000_82573, 102*4882a593Smuzhiyun e1000_82574, 103*4882a593Smuzhiyun e1000_80003es2lan, 104*4882a593Smuzhiyun e1000_ich8lan, 105*4882a593Smuzhiyun e1000_igb, 106*4882a593Smuzhiyun e1000_num_macs 107*4882a593Smuzhiyun } e1000_mac_type; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* Media Types */ 110*4882a593Smuzhiyun typedef enum { 111*4882a593Smuzhiyun e1000_media_type_copper = 0, 112*4882a593Smuzhiyun e1000_media_type_fiber = 1, 113*4882a593Smuzhiyun e1000_media_type_internal_serdes = 2, 114*4882a593Smuzhiyun e1000_num_media_types 115*4882a593Smuzhiyun } e1000_media_type; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun typedef enum { 118*4882a593Smuzhiyun e1000_eeprom_uninitialized = 0, 119*4882a593Smuzhiyun e1000_eeprom_spi, 120*4882a593Smuzhiyun e1000_eeprom_microwire, 121*4882a593Smuzhiyun e1000_eeprom_flash, 122*4882a593Smuzhiyun e1000_eeprom_ich8, 123*4882a593Smuzhiyun e1000_eeprom_none, /* No NVM support */ 124*4882a593Smuzhiyun e1000_eeprom_invm, 125*4882a593Smuzhiyun e1000_num_eeprom_types 126*4882a593Smuzhiyun } e1000_eeprom_type; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun typedef enum { 129*4882a593Smuzhiyun e1000_10_half = 0, 130*4882a593Smuzhiyun e1000_10_full = 1, 131*4882a593Smuzhiyun e1000_100_half = 2, 132*4882a593Smuzhiyun e1000_100_full = 3 133*4882a593Smuzhiyun } e1000_speed_duplex_type; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* Flow Control Settings */ 136*4882a593Smuzhiyun typedef enum { 137*4882a593Smuzhiyun e1000_fc_none = 0, 138*4882a593Smuzhiyun e1000_fc_rx_pause = 1, 139*4882a593Smuzhiyun e1000_fc_tx_pause = 2, 140*4882a593Smuzhiyun e1000_fc_full = 3, 141*4882a593Smuzhiyun e1000_fc_default = 0xFF 142*4882a593Smuzhiyun } e1000_fc_type; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* PCI bus types */ 145*4882a593Smuzhiyun typedef enum { 146*4882a593Smuzhiyun e1000_bus_type_unknown = 0, 147*4882a593Smuzhiyun e1000_bus_type_pci, 148*4882a593Smuzhiyun e1000_bus_type_pcix, 149*4882a593Smuzhiyun e1000_bus_type_pci_express, 150*4882a593Smuzhiyun e1000_bus_type_reserved 151*4882a593Smuzhiyun } e1000_bus_type; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* PCI bus speeds */ 154*4882a593Smuzhiyun typedef enum { 155*4882a593Smuzhiyun e1000_bus_speed_unknown = 0, 156*4882a593Smuzhiyun e1000_bus_speed_33, 157*4882a593Smuzhiyun e1000_bus_speed_66, 158*4882a593Smuzhiyun e1000_bus_speed_100, 159*4882a593Smuzhiyun e1000_bus_speed_133, 160*4882a593Smuzhiyun e1000_bus_speed_reserved 161*4882a593Smuzhiyun } e1000_bus_speed; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* PCI bus widths */ 164*4882a593Smuzhiyun typedef enum { 165*4882a593Smuzhiyun e1000_bus_width_unknown = 0, 166*4882a593Smuzhiyun e1000_bus_width_32, 167*4882a593Smuzhiyun e1000_bus_width_64 168*4882a593Smuzhiyun } e1000_bus_width; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* PHY status info structure and supporting enums */ 171*4882a593Smuzhiyun typedef enum { 172*4882a593Smuzhiyun e1000_cable_length_50 = 0, 173*4882a593Smuzhiyun e1000_cable_length_50_80, 174*4882a593Smuzhiyun e1000_cable_length_80_110, 175*4882a593Smuzhiyun e1000_cable_length_110_140, 176*4882a593Smuzhiyun e1000_cable_length_140, 177*4882a593Smuzhiyun e1000_cable_length_undefined = 0xFF 178*4882a593Smuzhiyun } e1000_cable_length; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun typedef enum { 181*4882a593Smuzhiyun e1000_10bt_ext_dist_enable_normal = 0, 182*4882a593Smuzhiyun e1000_10bt_ext_dist_enable_lower, 183*4882a593Smuzhiyun e1000_10bt_ext_dist_enable_undefined = 0xFF 184*4882a593Smuzhiyun } e1000_10bt_ext_dist_enable; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun typedef enum { 187*4882a593Smuzhiyun e1000_rev_polarity_normal = 0, 188*4882a593Smuzhiyun e1000_rev_polarity_reversed, 189*4882a593Smuzhiyun e1000_rev_polarity_undefined = 0xFF 190*4882a593Smuzhiyun } e1000_rev_polarity; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun typedef enum { 193*4882a593Smuzhiyun e1000_polarity_reversal_enabled = 0, 194*4882a593Smuzhiyun e1000_polarity_reversal_disabled, 195*4882a593Smuzhiyun e1000_polarity_reversal_undefined = 0xFF 196*4882a593Smuzhiyun } e1000_polarity_reversal; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun typedef enum { 199*4882a593Smuzhiyun e1000_auto_x_mode_manual_mdi = 0, 200*4882a593Smuzhiyun e1000_auto_x_mode_manual_mdix, 201*4882a593Smuzhiyun e1000_auto_x_mode_auto1, 202*4882a593Smuzhiyun e1000_auto_x_mode_auto2, 203*4882a593Smuzhiyun e1000_auto_x_mode_undefined = 0xFF 204*4882a593Smuzhiyun } e1000_auto_x_mode; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun typedef enum { 207*4882a593Smuzhiyun e1000_1000t_rx_status_not_ok = 0, 208*4882a593Smuzhiyun e1000_1000t_rx_status_ok, 209*4882a593Smuzhiyun e1000_1000t_rx_status_undefined = 0xFF 210*4882a593Smuzhiyun } e1000_1000t_rx_status; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun typedef enum { 213*4882a593Smuzhiyun e1000_phy_m88 = 0, 214*4882a593Smuzhiyun e1000_phy_igp, 215*4882a593Smuzhiyun e1000_phy_igp_2, 216*4882a593Smuzhiyun e1000_phy_gg82563, 217*4882a593Smuzhiyun e1000_phy_igp_3, 218*4882a593Smuzhiyun e1000_phy_ife, 219*4882a593Smuzhiyun e1000_phy_igb, 220*4882a593Smuzhiyun e1000_phy_bm, 221*4882a593Smuzhiyun e1000_phy_undefined = 0xFF 222*4882a593Smuzhiyun } e1000_phy_type; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun struct e1000_phy_info { 225*4882a593Smuzhiyun e1000_cable_length cable_length; 226*4882a593Smuzhiyun e1000_10bt_ext_dist_enable extended_10bt_distance; 227*4882a593Smuzhiyun e1000_rev_polarity cable_polarity; 228*4882a593Smuzhiyun e1000_polarity_reversal polarity_correction; 229*4882a593Smuzhiyun e1000_auto_x_mode mdix_mode; 230*4882a593Smuzhiyun e1000_1000t_rx_status local_rx; 231*4882a593Smuzhiyun e1000_1000t_rx_status remote_rx; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun struct e1000_phy_stats { 235*4882a593Smuzhiyun uint32_t idle_errors; 236*4882a593Smuzhiyun uint32_t receive_errors; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* Error Codes */ 240*4882a593Smuzhiyun #define E1000_SUCCESS 0 241*4882a593Smuzhiyun #define E1000_ERR_EEPROM 1 242*4882a593Smuzhiyun #define E1000_ERR_PHY 2 243*4882a593Smuzhiyun #define E1000_ERR_CONFIG 3 244*4882a593Smuzhiyun #define E1000_ERR_PARAM 4 245*4882a593Smuzhiyun #define E1000_ERR_MAC_TYPE 5 246*4882a593Smuzhiyun #define E1000_ERR_PHY_TYPE 6 247*4882a593Smuzhiyun #define E1000_ERR_NOLINK 7 248*4882a593Smuzhiyun #define E1000_ERR_TIMEOUT 8 249*4882a593Smuzhiyun #define E1000_ERR_RESET 9 250*4882a593Smuzhiyun #define E1000_ERR_MASTER_REQUESTS_PENDING 10 251*4882a593Smuzhiyun #define E1000_ERR_HOST_INTERFACE_COMMAND 11 252*4882a593Smuzhiyun #define E1000_BLK_PHY_RESET 12 253*4882a593Smuzhiyun #define E1000_ERR_SWFW_SYNC 13 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* PCI Device IDs */ 256*4882a593Smuzhiyun #define E1000_DEV_ID_82542 0x1000 257*4882a593Smuzhiyun #define E1000_DEV_ID_82543GC_FIBER 0x1001 258*4882a593Smuzhiyun #define E1000_DEV_ID_82543GC_COPPER 0x1004 259*4882a593Smuzhiyun #define E1000_DEV_ID_82544EI_COPPER 0x1008 260*4882a593Smuzhiyun #define E1000_DEV_ID_82544EI_FIBER 0x1009 261*4882a593Smuzhiyun #define E1000_DEV_ID_82544GC_COPPER 0x100C 262*4882a593Smuzhiyun #define E1000_DEV_ID_82544GC_LOM 0x100D 263*4882a593Smuzhiyun #define E1000_DEV_ID_82540EM 0x100E 264*4882a593Smuzhiyun #define E1000_DEV_ID_82540EM_LOM 0x1015 265*4882a593Smuzhiyun #define E1000_DEV_ID_82540EP_LOM 0x1016 266*4882a593Smuzhiyun #define E1000_DEV_ID_82540EP 0x1017 267*4882a593Smuzhiyun #define E1000_DEV_ID_82540EP_LP 0x101E 268*4882a593Smuzhiyun #define E1000_DEV_ID_82545EM_COPPER 0x100F 269*4882a593Smuzhiyun #define E1000_DEV_ID_82545EM_FIBER 0x1011 270*4882a593Smuzhiyun #define E1000_DEV_ID_82545GM_COPPER 0x1026 271*4882a593Smuzhiyun #define E1000_DEV_ID_82545GM_FIBER 0x1027 272*4882a593Smuzhiyun #define E1000_DEV_ID_82545GM_SERDES 0x1028 273*4882a593Smuzhiyun #define E1000_DEV_ID_82546EB_COPPER 0x1010 274*4882a593Smuzhiyun #define E1000_DEV_ID_82546EB_FIBER 0x1012 275*4882a593Smuzhiyun #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D 276*4882a593Smuzhiyun #define E1000_DEV_ID_82541EI 0x1013 277*4882a593Smuzhiyun #define E1000_DEV_ID_82541EI_MOBILE 0x1018 278*4882a593Smuzhiyun #define E1000_DEV_ID_82541ER_LOM 0x1014 279*4882a593Smuzhiyun #define E1000_DEV_ID_82541ER 0x1078 280*4882a593Smuzhiyun #define E1000_DEV_ID_82547GI 0x1075 281*4882a593Smuzhiyun #define E1000_DEV_ID_82541GI 0x1076 282*4882a593Smuzhiyun #define E1000_DEV_ID_82541GI_MOBILE 0x1077 283*4882a593Smuzhiyun #define E1000_DEV_ID_82541GI_LF 0x107C 284*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_COPPER 0x1079 285*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_FIBER 0x107A 286*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_SERDES 0x107B 287*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_PCIE 0x108A 288*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099 289*4882a593Smuzhiyun #define E1000_DEV_ID_82547EI 0x1019 290*4882a593Smuzhiyun #define E1000_DEV_ID_82547EI_MOBILE 0x101A 291*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_COPPER 0x105E 292*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_FIBER 0x105F 293*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_SERDES 0x1060 294*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4 295*4882a593Smuzhiyun #define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5 296*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5 297*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE 0x10BC 298*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9 299*4882a593Smuzhiyun #define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA 300*4882a593Smuzhiyun #define E1000_DEV_ID_82572EI_COPPER 0x107D 301*4882a593Smuzhiyun #define E1000_DEV_ID_82572EI_FIBER 0x107E 302*4882a593Smuzhiyun #define E1000_DEV_ID_82572EI_SERDES 0x107F 303*4882a593Smuzhiyun #define E1000_DEV_ID_82572EI 0x10B9 304*4882a593Smuzhiyun #define E1000_DEV_ID_82573E 0x108B 305*4882a593Smuzhiyun #define E1000_DEV_ID_82573E_IAMT 0x108C 306*4882a593Smuzhiyun #define E1000_DEV_ID_82573L 0x109A 307*4882a593Smuzhiyun #define E1000_DEV_ID_82574L 0x10D3 308*4882a593Smuzhiyun #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5 309*4882a593Smuzhiyun #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096 310*4882a593Smuzhiyun #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098 311*4882a593Smuzhiyun #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA 312*4882a593Smuzhiyun #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049 315*4882a593Smuzhiyun #define E1000_DEV_ID_ICH8_IGP_AMT 0x104A 316*4882a593Smuzhiyun #define E1000_DEV_ID_ICH8_IGP_C 0x104B 317*4882a593Smuzhiyun #define E1000_DEV_ID_ICH8_IFE 0x104C 318*4882a593Smuzhiyun #define E1000_DEV_ID_ICH8_IFE_GT 0x10C4 319*4882a593Smuzhiyun #define E1000_DEV_ID_ICH8_IFE_G 0x10C5 320*4882a593Smuzhiyun #define E1000_DEV_ID_ICH8_IGP_M 0x104D 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define IGP03E1000_E_PHY_ID 0x02A80390 323*4882a593Smuzhiyun #define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */ 324*4882a593Smuzhiyun #define IFE_PLUS_E_PHY_ID 0x02A80320 325*4882a593Smuzhiyun #define IFE_C_E_PHY_ID 0x02A80310 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status, 328*4882a593Smuzhiyun Control and Address */ 329*4882a593Smuzhiyun #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special 330*4882a593Smuzhiyun control register */ 331*4882a593Smuzhiyun #define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive false 332*4882a593Smuzhiyun Carrier Counter */ 333*4882a593Smuzhiyun #define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnet 334*4882a593Smuzhiyun Counter */ 335*4882a593Smuzhiyun #define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error 336*4882a593Smuzhiyun Frame Counter */ 337*4882a593Smuzhiyun #define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error 338*4882a593Smuzhiyun Counter */ 339*4882a593Smuzhiyun #define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive 340*4882a593Smuzhiyun Premature End Of Frame 341*4882a593Smuzhiyun Error Counter */ 342*4882a593Smuzhiyun #define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of 343*4882a593Smuzhiyun Frame Error Counter */ 344*4882a593Smuzhiyun #define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber 345*4882a593Smuzhiyun Detect Counter */ 346*4882a593Smuzhiyun #define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and 347*4882a593Smuzhiyun Status */ 348*4882a593Smuzhiyun #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and 349*4882a593Smuzhiyun LED configuration */ 350*4882a593Smuzhiyun #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */ 351*4882a593Smuzhiyun #define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control 352*4882a593Smuzhiyun (HWI) */ 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Defaut 1 = Disable auto 355*4882a593Smuzhiyun reduced power down */ 356*4882a593Smuzhiyun #define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power 357*4882a593Smuzhiyun state of 100BASE-TX */ 358*4882a593Smuzhiyun #define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power 359*4882a593Smuzhiyun state of 10BASE-T */ 360*4882a593Smuzhiyun #define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T 361*4882a593Smuzhiyun polarity */ 362*4882a593Smuzhiyun #define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY 363*4882a593Smuzhiyun address */ 364*4882a593Smuzhiyun #define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed 365*4882a593Smuzhiyun result 1=100Mbs, 0=10Mbs */ 366*4882a593Smuzhiyun #define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation 367*4882a593Smuzhiyun duplex result 1=Full, 0=Half */ 368*4882a593Smuzhiyun #define IFE_PESC_POLARITY_REVERSED_SHIFT 8 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dyanmic Power Down 371*4882a593Smuzhiyun disabled */ 372*4882a593Smuzhiyun #define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity, 373*4882a593Smuzhiyun 0=Normal */ 374*4882a593Smuzhiyun #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity 375*4882a593Smuzhiyun Disabled, 0=Enabled */ 376*4882a593Smuzhiyun #define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled, 377*4882a593Smuzhiyun 0=Normal Jabber Operation */ 378*4882a593Smuzhiyun #define IFE_PSC_FORCE_POLARITY_SHIFT 5 379*4882a593Smuzhiyun #define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X 382*4882a593Smuzhiyun feature, default 0=disabled */ 383*4882a593Smuzhiyun #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X, 384*4882a593Smuzhiyun 0=force MDI */ 385*4882a593Smuzhiyun #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */ 386*4882a593Smuzhiyun #define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorithm 387*4882a593Smuzhiyun is completed */ 388*4882a593Smuzhiyun #define IFE_PMC_MDIX_MODE_SHIFT 6 389*4882a593Smuzhiyun #define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */ 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun #define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI 392*4882a593Smuzhiyun feature */ 393*4882a593Smuzhiyun #define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed, 394*4882a593Smuzhiyun 0=failed */ 395*4882a593Smuzhiyun #define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses 396*4882a593Smuzhiyun on the wire */ 397*4882a593Smuzhiyun #define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */ 398*4882a593Smuzhiyun #define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */ 399*4882a593Smuzhiyun #define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication 400*4882a593Smuzhiyun type of problem on the line */ 401*4882a593Smuzhiyun #define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to 402*4882a593Smuzhiyun the cable problem, in 80cm granularity */ 403*4882a593Smuzhiyun #define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */ 404*4882a593Smuzhiyun #define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */ 405*4882a593Smuzhiyun #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 406*4882a593Smuzhiyun off */ 407*4882a593Smuzhiyun #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */ 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define NUM_DEV_IDS 16 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun #define NODE_ADDRESS_SIZE 6 413*4882a593Smuzhiyun #define ETH_LENGTH_OF_ADDRESS 6 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun /* MAC decode size is 128K - This is the size of BAR0 */ 416*4882a593Smuzhiyun #define MAC_DECODE_SIZE (128 * 1024) 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun #define E1000_82542_2_0_REV_ID 2 419*4882a593Smuzhiyun #define E1000_82542_2_1_REV_ID 3 420*4882a593Smuzhiyun #define E1000_REVISION_0 0 421*4882a593Smuzhiyun #define E1000_REVISION_1 1 422*4882a593Smuzhiyun #define E1000_REVISION_2 2 423*4882a593Smuzhiyun #define E1000_REVISION_3 3 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define SPEED_10 10 426*4882a593Smuzhiyun #define SPEED_100 100 427*4882a593Smuzhiyun #define SPEED_1000 1000 428*4882a593Smuzhiyun #define HALF_DUPLEX 1 429*4882a593Smuzhiyun #define FULL_DUPLEX 2 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* The sizes (in bytes) of a ethernet packet */ 432*4882a593Smuzhiyun #define ENET_HEADER_SIZE 14 433*4882a593Smuzhiyun #define MAXIMUM_ETHERNET_FRAME_SIZE 1518 /* With FCS */ 434*4882a593Smuzhiyun #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */ 435*4882a593Smuzhiyun #define MAXIMUM_ETHERNET_PACKET_SIZE \ 436*4882a593Smuzhiyun (MAXIMUM_ETHERNET_FRAME_SIZE - ETH_FCS_LEN) 437*4882a593Smuzhiyun #define MINIMUM_ETHERNET_PACKET_SIZE \ 438*4882a593Smuzhiyun (MINIMUM_ETHERNET_FRAME_SIZE - ETH_FCS_LEN) 439*4882a593Smuzhiyun #define CRC_LENGTH ETH_FCS_LEN 440*4882a593Smuzhiyun #define MAX_JUMBO_FRAME_SIZE 0x3F00 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun /* 802.1q VLAN Packet Sizes */ 443*4882a593Smuzhiyun #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */ 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun /* Ethertype field values */ 446*4882a593Smuzhiyun #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 447*4882a593Smuzhiyun #define ETHERNET_IP_TYPE 0x0800 /* IP packets */ 448*4882a593Smuzhiyun #define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */ 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun /* Packet Header defines */ 451*4882a593Smuzhiyun #define IP_PROTOCOL_TCP 6 452*4882a593Smuzhiyun #define IP_PROTOCOL_UDP 0x11 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* This defines the bits that are set in the Interrupt Mask 455*4882a593Smuzhiyun * Set/Read Register. Each bit is documented below: 456*4882a593Smuzhiyun * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 457*4882a593Smuzhiyun * o RXSEQ = Receive Sequence Error 458*4882a593Smuzhiyun */ 459*4882a593Smuzhiyun #define POLL_IMS_ENABLE_MASK ( \ 460*4882a593Smuzhiyun E1000_IMS_RXDMT0 | \ 461*4882a593Smuzhiyun E1000_IMS_RXSEQ) 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun /* This defines the bits that are set in the Interrupt Mask 464*4882a593Smuzhiyun * Set/Read Register. Each bit is documented below: 465*4882a593Smuzhiyun * o RXT0 = Receiver Timer Interrupt (ring 0) 466*4882a593Smuzhiyun * o TXDW = Transmit Descriptor Written Back 467*4882a593Smuzhiyun * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 468*4882a593Smuzhiyun * o RXSEQ = Receive Sequence Error 469*4882a593Smuzhiyun * o LSC = Link Status Change 470*4882a593Smuzhiyun */ 471*4882a593Smuzhiyun #define IMS_ENABLE_MASK ( \ 472*4882a593Smuzhiyun E1000_IMS_RXT0 | \ 473*4882a593Smuzhiyun E1000_IMS_TXDW | \ 474*4882a593Smuzhiyun E1000_IMS_RXDMT0 | \ 475*4882a593Smuzhiyun E1000_IMS_RXSEQ | \ 476*4882a593Smuzhiyun E1000_IMS_LSC) 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* The number of high/low register pairs in the RAR. The RAR (Receive Address 479*4882a593Smuzhiyun * Registers) holds the directed and multicast addresses that we monitor. We 480*4882a593Smuzhiyun * reserve one of these spots for our directed address, allowing us room for 481*4882a593Smuzhiyun * E1000_RAR_ENTRIES - 1 multicast addresses. 482*4882a593Smuzhiyun */ 483*4882a593Smuzhiyun #define E1000_RAR_ENTRIES 16 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #define MIN_NUMBER_OF_DESCRIPTORS 8 486*4882a593Smuzhiyun #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun /* Receive Descriptor */ 489*4882a593Smuzhiyun struct e1000_rx_desc { 490*4882a593Smuzhiyun uint64_t buffer_addr; /* Address of the descriptor's data buffer */ 491*4882a593Smuzhiyun uint16_t length; /* Length of data DMAed into data buffer */ 492*4882a593Smuzhiyun uint16_t csum; /* Packet checksum */ 493*4882a593Smuzhiyun uint8_t status; /* Descriptor status */ 494*4882a593Smuzhiyun uint8_t errors; /* Descriptor Errors */ 495*4882a593Smuzhiyun uint16_t special; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* Receive Decriptor bit definitions */ 499*4882a593Smuzhiyun #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 500*4882a593Smuzhiyun #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 501*4882a593Smuzhiyun #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 502*4882a593Smuzhiyun #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 503*4882a593Smuzhiyun #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 504*4882a593Smuzhiyun #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 505*4882a593Smuzhiyun #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 506*4882a593Smuzhiyun #define E1000_RXD_ERR_CE 0x01 /* CRC Error */ 507*4882a593Smuzhiyun #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ 508*4882a593Smuzhiyun #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ 509*4882a593Smuzhiyun #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 510*4882a593Smuzhiyun #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 511*4882a593Smuzhiyun #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 512*4882a593Smuzhiyun #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ 513*4882a593Smuzhiyun #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 514*4882a593Smuzhiyun #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ 515*4882a593Smuzhiyun #define E1000_RXD_SPC_PRI_SHIFT 0x000D /* Priority is in upper 3 of 16 */ 516*4882a593Smuzhiyun #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */ 517*4882a593Smuzhiyun #define E1000_RXD_SPC_CFI_SHIFT 0x000C /* CFI is bit 12 */ 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun /* mask to determine if packets should be dropped due to frame errors */ 520*4882a593Smuzhiyun #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ 521*4882a593Smuzhiyun E1000_RXD_ERR_CE | \ 522*4882a593Smuzhiyun E1000_RXD_ERR_SE | \ 523*4882a593Smuzhiyun E1000_RXD_ERR_SEQ | \ 524*4882a593Smuzhiyun E1000_RXD_ERR_CXE | \ 525*4882a593Smuzhiyun E1000_RXD_ERR_RXE) 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun /* Transmit Descriptor */ 528*4882a593Smuzhiyun struct e1000_tx_desc { 529*4882a593Smuzhiyun uint64_t buffer_addr; /* Address of the descriptor's data buffer */ 530*4882a593Smuzhiyun union { 531*4882a593Smuzhiyun uint32_t data; 532*4882a593Smuzhiyun struct { 533*4882a593Smuzhiyun uint16_t length; /* Data buffer length */ 534*4882a593Smuzhiyun uint8_t cso; /* Checksum offset */ 535*4882a593Smuzhiyun uint8_t cmd; /* Descriptor control */ 536*4882a593Smuzhiyun } flags; 537*4882a593Smuzhiyun } lower; 538*4882a593Smuzhiyun union { 539*4882a593Smuzhiyun uint32_t data; 540*4882a593Smuzhiyun struct { 541*4882a593Smuzhiyun uint8_t status; /* Descriptor status */ 542*4882a593Smuzhiyun uint8_t css; /* Checksum start */ 543*4882a593Smuzhiyun uint16_t special; 544*4882a593Smuzhiyun } fields; 545*4882a593Smuzhiyun } upper; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* Transmit Descriptor bit definitions */ 549*4882a593Smuzhiyun #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 550*4882a593Smuzhiyun #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */ 551*4882a593Smuzhiyun #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 552*4882a593Smuzhiyun #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 553*4882a593Smuzhiyun #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 554*4882a593Smuzhiyun #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 555*4882a593Smuzhiyun #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 556*4882a593Smuzhiyun #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 557*4882a593Smuzhiyun #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 558*4882a593Smuzhiyun #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 559*4882a593Smuzhiyun #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 560*4882a593Smuzhiyun #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 561*4882a593Smuzhiyun #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 562*4882a593Smuzhiyun #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ 563*4882a593Smuzhiyun #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ 564*4882a593Smuzhiyun #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ 565*4882a593Smuzhiyun #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ 566*4882a593Smuzhiyun #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ 567*4882a593Smuzhiyun #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 568*4882a593Smuzhiyun #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun /* Offload Context Descriptor */ 571*4882a593Smuzhiyun struct e1000_context_desc { 572*4882a593Smuzhiyun union { 573*4882a593Smuzhiyun uint32_t ip_config; 574*4882a593Smuzhiyun struct { 575*4882a593Smuzhiyun uint8_t ipcss; /* IP checksum start */ 576*4882a593Smuzhiyun uint8_t ipcso; /* IP checksum offset */ 577*4882a593Smuzhiyun uint16_t ipcse; /* IP checksum end */ 578*4882a593Smuzhiyun } ip_fields; 579*4882a593Smuzhiyun } lower_setup; 580*4882a593Smuzhiyun union { 581*4882a593Smuzhiyun uint32_t tcp_config; 582*4882a593Smuzhiyun struct { 583*4882a593Smuzhiyun uint8_t tucss; /* TCP checksum start */ 584*4882a593Smuzhiyun uint8_t tucso; /* TCP checksum offset */ 585*4882a593Smuzhiyun uint16_t tucse; /* TCP checksum end */ 586*4882a593Smuzhiyun } tcp_fields; 587*4882a593Smuzhiyun } upper_setup; 588*4882a593Smuzhiyun uint32_t cmd_and_length; /* */ 589*4882a593Smuzhiyun union { 590*4882a593Smuzhiyun uint32_t data; 591*4882a593Smuzhiyun struct { 592*4882a593Smuzhiyun uint8_t status; /* Descriptor status */ 593*4882a593Smuzhiyun uint8_t hdr_len; /* Header length */ 594*4882a593Smuzhiyun uint16_t mss; /* Maximum segment size */ 595*4882a593Smuzhiyun } fields; 596*4882a593Smuzhiyun } tcp_seg_setup; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun /* Offload data descriptor */ 600*4882a593Smuzhiyun struct e1000_data_desc { 601*4882a593Smuzhiyun uint64_t buffer_addr; /* Address of the descriptor's buffer address */ 602*4882a593Smuzhiyun union { 603*4882a593Smuzhiyun uint32_t data; 604*4882a593Smuzhiyun struct { 605*4882a593Smuzhiyun uint16_t length; /* Data buffer length */ 606*4882a593Smuzhiyun uint8_t typ_len_ext; /* */ 607*4882a593Smuzhiyun uint8_t cmd; /* */ 608*4882a593Smuzhiyun } flags; 609*4882a593Smuzhiyun } lower; 610*4882a593Smuzhiyun union { 611*4882a593Smuzhiyun uint32_t data; 612*4882a593Smuzhiyun struct { 613*4882a593Smuzhiyun uint8_t status; /* Descriptor status */ 614*4882a593Smuzhiyun uint8_t popts; /* Packet Options */ 615*4882a593Smuzhiyun uint16_t special; /* */ 616*4882a593Smuzhiyun } fields; 617*4882a593Smuzhiyun } upper; 618*4882a593Smuzhiyun }; 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun /* Filters */ 621*4882a593Smuzhiyun #define E1000_NUM_UNICAST 16 /* Unicast filter entries */ 622*4882a593Smuzhiyun #define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */ 623*4882a593Smuzhiyun #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* Receive Address Register */ 626*4882a593Smuzhiyun struct e1000_rar { 627*4882a593Smuzhiyun volatile uint32_t low; /* receive address low */ 628*4882a593Smuzhiyun volatile uint32_t high; /* receive address high */ 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun /* The number of entries in the Multicast Table Array (MTA). */ 632*4882a593Smuzhiyun #define E1000_NUM_MTA_REGISTERS 128 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /* IPv4 Address Table Entry */ 635*4882a593Smuzhiyun struct e1000_ipv4_at_entry { 636*4882a593Smuzhiyun volatile uint32_t ipv4_addr; /* IP Address (RW) */ 637*4882a593Smuzhiyun volatile uint32_t reserved; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* Four wakeup IP addresses are supported */ 641*4882a593Smuzhiyun #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4 642*4882a593Smuzhiyun #define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 643*4882a593Smuzhiyun #define E1000_IP6AT_SIZE 1 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun /* IPv6 Address Table Entry */ 646*4882a593Smuzhiyun struct e1000_ipv6_at_entry { 647*4882a593Smuzhiyun volatile uint8_t ipv6_addr[16]; 648*4882a593Smuzhiyun }; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun /* Flexible Filter Length Table Entry */ 651*4882a593Smuzhiyun struct e1000_fflt_entry { 652*4882a593Smuzhiyun volatile uint32_t length; /* Flexible Filter Length (RW) */ 653*4882a593Smuzhiyun volatile uint32_t reserved; 654*4882a593Smuzhiyun }; 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun /* Flexible Filter Mask Table Entry */ 657*4882a593Smuzhiyun struct e1000_ffmt_entry { 658*4882a593Smuzhiyun volatile uint32_t mask; /* Flexible Filter Mask (RW) */ 659*4882a593Smuzhiyun volatile uint32_t reserved; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun /* Flexible Filter Value Table Entry */ 663*4882a593Smuzhiyun struct e1000_ffvt_entry { 664*4882a593Smuzhiyun volatile uint32_t value; /* Flexible Filter Value (RW) */ 665*4882a593Smuzhiyun volatile uint32_t reserved; 666*4882a593Smuzhiyun }; 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun /* Four Flexible Filters are supported */ 669*4882a593Smuzhiyun #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun /* Each Flexible Filter is at most 128 (0x80) bytes in length */ 672*4882a593Smuzhiyun #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX 675*4882a593Smuzhiyun #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 676*4882a593Smuzhiyun #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun /* Register Set. (82543, 82544) 679*4882a593Smuzhiyun * 680*4882a593Smuzhiyun * Registers are defined to be 32 bits and should be accessed as 32 bit values. 681*4882a593Smuzhiyun * These registers are physically located on the NIC, but are mapped into the 682*4882a593Smuzhiyun * host memory address space. 683*4882a593Smuzhiyun * 684*4882a593Smuzhiyun * RW - register is both readable and writable 685*4882a593Smuzhiyun * RO - register is read only 686*4882a593Smuzhiyun * WO - register is write only 687*4882a593Smuzhiyun * R/clr - register is read only and is cleared when read 688*4882a593Smuzhiyun * A - register array 689*4882a593Smuzhiyun */ 690*4882a593Smuzhiyun #define E1000_CTRL 0x00000 /* Device Control - RW */ 691*4882a593Smuzhiyun #define E1000_STATUS 0x00008 /* Device Status - RO */ 692*4882a593Smuzhiyun #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */ 693*4882a593Smuzhiyun #define E1000_I210_EECD 0x12010 /* EEPROM/Flash Control - RW */ 694*4882a593Smuzhiyun #define E1000_EERD 0x00014 /* EEPROM Read - RW */ 695*4882a593Smuzhiyun #define E1000_I210_EERD 0x12014 /* EEPROM Read - RW */ 696*4882a593Smuzhiyun #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */ 697*4882a593Smuzhiyun #define E1000_MDIC 0x00020 /* MDI Control - RW */ 698*4882a593Smuzhiyun #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */ 699*4882a593Smuzhiyun #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */ 700*4882a593Smuzhiyun #define E1000_FCT 0x00030 /* Flow Control Type - RW */ 701*4882a593Smuzhiyun #define E1000_VET 0x00038 /* VLAN Ether Type - RW */ 702*4882a593Smuzhiyun #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */ 703*4882a593Smuzhiyun #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */ 704*4882a593Smuzhiyun #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */ 705*4882a593Smuzhiyun #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */ 706*4882a593Smuzhiyun #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */ 707*4882a593Smuzhiyun #define E1000_I210_IAM 0x000E0 /* Interrupt Ack Auto Mask - RW */ 708*4882a593Smuzhiyun #define E1000_RCTL 0x00100 /* RX Control - RW */ 709*4882a593Smuzhiyun #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */ 710*4882a593Smuzhiyun #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */ 711*4882a593Smuzhiyun #define E1000_RXCW 0x00180 /* RX Configuration Word - RO */ 712*4882a593Smuzhiyun #define E1000_TCTL 0x00400 /* TX Control - RW */ 713*4882a593Smuzhiyun #define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */ 714*4882a593Smuzhiyun #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */ 715*4882a593Smuzhiyun #define E1000_TBT 0x00448 /* TX Burst Timer - RW */ 716*4882a593Smuzhiyun #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */ 717*4882a593Smuzhiyun #define E1000_LEDCTL 0x00E00 /* LED Control - RW */ 718*4882a593Smuzhiyun #define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */ 719*4882a593Smuzhiyun #define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */ 720*4882a593Smuzhiyun #define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */ 721*4882a593Smuzhiyun #define E1000_I210_PHY_CTRL 0x00E14 /* PHY Control Register in CSR */ 722*4882a593Smuzhiyun #define FEXTNVM_SW_CONFIG 0x0001 723*4882a593Smuzhiyun #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */ 724*4882a593Smuzhiyun #define E1000_PBS 0x01008 /* Packet Buffer Size */ 725*4882a593Smuzhiyun #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */ 726*4882a593Smuzhiyun #define E1000_I210_EEMNGCTL 0x12030 /* MNG EEprom Control */ 727*4882a593Smuzhiyun #define E1000_FLASH_UPDATES 1000 728*4882a593Smuzhiyun #define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */ 729*4882a593Smuzhiyun #define E1000_FLASHT 0x01028 /* FLASH Timer Register */ 730*4882a593Smuzhiyun #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */ 731*4882a593Smuzhiyun #define E1000_I210_EEWR 0x12018 /* EEPROM Write Register - RW */ 732*4882a593Smuzhiyun #define E1000_FLSWCTL 0x01030 /* FLASH control register */ 733*4882a593Smuzhiyun #define E1000_FLSWDATA 0x01034 /* FLASH data register */ 734*4882a593Smuzhiyun #define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */ 735*4882a593Smuzhiyun #define E1000_FLOP 0x0103C /* FLASH Opcode Register */ 736*4882a593Smuzhiyun #define E1000_ERT 0x02008 /* Early Rx Threshold - RW */ 737*4882a593Smuzhiyun #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */ 738*4882a593Smuzhiyun #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */ 739*4882a593Smuzhiyun #define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */ 740*4882a593Smuzhiyun #define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */ 741*4882a593Smuzhiyun #define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */ 742*4882a593Smuzhiyun #define E1000_RDH 0x02810 /* RX Descriptor Head - RW */ 743*4882a593Smuzhiyun #define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */ 744*4882a593Smuzhiyun #define E1000_RDTR 0x02820 /* RX Delay Timer - RW */ 745*4882a593Smuzhiyun #define E1000_RXDCTL 0x02828 /* RX Descriptor Control - RW */ 746*4882a593Smuzhiyun #define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */ 747*4882a593Smuzhiyun #define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */ 748*4882a593Smuzhiyun #define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */ 749*4882a593Smuzhiyun #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */ 750*4882a593Smuzhiyun #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */ 751*4882a593Smuzhiyun #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */ 752*4882a593Smuzhiyun #define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */ 753*4882a593Smuzhiyun #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */ 754*4882a593Smuzhiyun #define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */ 755*4882a593Smuzhiyun #define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */ 756*4882a593Smuzhiyun #define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */ 757*4882a593Smuzhiyun #define E1000_TDH 0x03810 /* TX Descriptor Head - RW */ 758*4882a593Smuzhiyun #define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */ 759*4882a593Smuzhiyun #define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */ 760*4882a593Smuzhiyun #define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */ 761*4882a593Smuzhiyun #define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */ 762*4882a593Smuzhiyun #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */ 763*4882a593Smuzhiyun #define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */ 764*4882a593Smuzhiyun #define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */ 765*4882a593Smuzhiyun #define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */ 766*4882a593Smuzhiyun #define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */ 767*4882a593Smuzhiyun #define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */ 768*4882a593Smuzhiyun #define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */ 769*4882a593Smuzhiyun #define E1000_TXDCTL1 0x03928 /* TX Descriptor Control (1) - RW */ 770*4882a593Smuzhiyun #define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */ 771*4882a593Smuzhiyun #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */ 772*4882a593Smuzhiyun #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */ 773*4882a593Smuzhiyun #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */ 774*4882a593Smuzhiyun #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */ 775*4882a593Smuzhiyun #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */ 776*4882a593Smuzhiyun #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */ 777*4882a593Smuzhiyun #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */ 778*4882a593Smuzhiyun #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */ 779*4882a593Smuzhiyun #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */ 780*4882a593Smuzhiyun #define E1000_COLC 0x04028 /* Collision Count - R/clr */ 781*4882a593Smuzhiyun #define E1000_DC 0x04030 /* Defer Count - R/clr */ 782*4882a593Smuzhiyun #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */ 783*4882a593Smuzhiyun #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */ 784*4882a593Smuzhiyun #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */ 785*4882a593Smuzhiyun #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */ 786*4882a593Smuzhiyun #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */ 787*4882a593Smuzhiyun #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */ 788*4882a593Smuzhiyun #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */ 789*4882a593Smuzhiyun #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */ 790*4882a593Smuzhiyun #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */ 791*4882a593Smuzhiyun #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */ 792*4882a593Smuzhiyun #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */ 793*4882a593Smuzhiyun #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */ 794*4882a593Smuzhiyun #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */ 795*4882a593Smuzhiyun #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */ 796*4882a593Smuzhiyun #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */ 797*4882a593Smuzhiyun #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */ 798*4882a593Smuzhiyun #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */ 799*4882a593Smuzhiyun #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */ 800*4882a593Smuzhiyun #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */ 801*4882a593Smuzhiyun #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */ 802*4882a593Smuzhiyun #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */ 803*4882a593Smuzhiyun #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */ 804*4882a593Smuzhiyun #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */ 805*4882a593Smuzhiyun #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */ 806*4882a593Smuzhiyun #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */ 807*4882a593Smuzhiyun #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */ 808*4882a593Smuzhiyun #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */ 809*4882a593Smuzhiyun #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */ 810*4882a593Smuzhiyun #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */ 811*4882a593Smuzhiyun #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */ 812*4882a593Smuzhiyun #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */ 813*4882a593Smuzhiyun #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */ 814*4882a593Smuzhiyun #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */ 815*4882a593Smuzhiyun #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */ 816*4882a593Smuzhiyun #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */ 817*4882a593Smuzhiyun #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */ 818*4882a593Smuzhiyun #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */ 819*4882a593Smuzhiyun #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */ 820*4882a593Smuzhiyun #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */ 821*4882a593Smuzhiyun #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */ 822*4882a593Smuzhiyun #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */ 823*4882a593Smuzhiyun #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */ 824*4882a593Smuzhiyun #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */ 825*4882a593Smuzhiyun #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */ 826*4882a593Smuzhiyun #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */ 827*4882a593Smuzhiyun #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */ 828*4882a593Smuzhiyun #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */ 829*4882a593Smuzhiyun #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */ 830*4882a593Smuzhiyun #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */ 831*4882a593Smuzhiyun #define E1000_RA 0x05400 /* Receive Address - RW Array */ 832*4882a593Smuzhiyun #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */ 833*4882a593Smuzhiyun #define E1000_WUC 0x05800 /* Wakeup Control - RW */ 834*4882a593Smuzhiyun #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */ 835*4882a593Smuzhiyun #define E1000_WUS 0x05810 /* Wakeup Status - RO */ 836*4882a593Smuzhiyun #define E1000_MANC 0x05820 /* Management Control - RW */ 837*4882a593Smuzhiyun #define E1000_IPAV 0x05838 /* IP Address Valid - RW */ 838*4882a593Smuzhiyun #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */ 839*4882a593Smuzhiyun #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */ 840*4882a593Smuzhiyun #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */ 841*4882a593Smuzhiyun #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */ 842*4882a593Smuzhiyun #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */ 843*4882a593Smuzhiyun #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */ 844*4882a593Smuzhiyun #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */ 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun /* Register Set (82542) 847*4882a593Smuzhiyun * 848*4882a593Smuzhiyun * Some of the 82542 registers are located at different offsets than they are 849*4882a593Smuzhiyun * in more current versions of the 8254x. Despite the difference in location, 850*4882a593Smuzhiyun * the registers function in the same manner. 851*4882a593Smuzhiyun */ 852*4882a593Smuzhiyun #define E1000_82542_CTRL E1000_CTRL 853*4882a593Smuzhiyun #define E1000_82542_STATUS E1000_STATUS 854*4882a593Smuzhiyun #define E1000_82542_EECD E1000_EECD 855*4882a593Smuzhiyun #define E1000_82542_EERD E1000_EERD 856*4882a593Smuzhiyun #define E1000_82542_CTRL_EXT E1000_CTRL_EXT 857*4882a593Smuzhiyun #define E1000_82542_MDIC E1000_MDIC 858*4882a593Smuzhiyun #define E1000_82542_FCAL E1000_FCAL 859*4882a593Smuzhiyun #define E1000_82542_FCAH E1000_FCAH 860*4882a593Smuzhiyun #define E1000_82542_FCT E1000_FCT 861*4882a593Smuzhiyun #define E1000_82542_VET E1000_VET 862*4882a593Smuzhiyun #define E1000_82542_RA 0x00040 863*4882a593Smuzhiyun #define E1000_82542_ICR E1000_ICR 864*4882a593Smuzhiyun #define E1000_82542_ITR E1000_ITR 865*4882a593Smuzhiyun #define E1000_82542_ICS E1000_ICS 866*4882a593Smuzhiyun #define E1000_82542_IMS E1000_IMS 867*4882a593Smuzhiyun #define E1000_82542_IMC E1000_IMC 868*4882a593Smuzhiyun #define E1000_82542_RCTL E1000_RCTL 869*4882a593Smuzhiyun #define E1000_82542_RDTR 0x00108 870*4882a593Smuzhiyun #define E1000_82542_RDBAL 0x00110 871*4882a593Smuzhiyun #define E1000_82542_RDBAH 0x00114 872*4882a593Smuzhiyun #define E1000_82542_RDLEN 0x00118 873*4882a593Smuzhiyun #define E1000_82542_RDH 0x00120 874*4882a593Smuzhiyun #define E1000_82542_RDT 0x00128 875*4882a593Smuzhiyun #define E1000_82542_FCRTH 0x00160 876*4882a593Smuzhiyun #define E1000_82542_FCRTL 0x00168 877*4882a593Smuzhiyun #define E1000_82542_FCTTV E1000_FCTTV 878*4882a593Smuzhiyun #define E1000_82542_TXCW E1000_TXCW 879*4882a593Smuzhiyun #define E1000_82542_RXCW E1000_RXCW 880*4882a593Smuzhiyun #define E1000_82542_MTA 0x00200 881*4882a593Smuzhiyun #define E1000_82542_TCTL E1000_TCTL 882*4882a593Smuzhiyun #define E1000_82542_TIPG E1000_TIPG 883*4882a593Smuzhiyun #define E1000_82542_TDBAL 0x00420 884*4882a593Smuzhiyun #define E1000_82542_TDBAH 0x00424 885*4882a593Smuzhiyun #define E1000_82542_TDLEN 0x00428 886*4882a593Smuzhiyun #define E1000_82542_TDH 0x00430 887*4882a593Smuzhiyun #define E1000_82542_TDT 0x00438 888*4882a593Smuzhiyun #define E1000_82542_TIDV 0x00440 889*4882a593Smuzhiyun #define E1000_82542_TBT E1000_TBT 890*4882a593Smuzhiyun #define E1000_82542_AIT E1000_AIT 891*4882a593Smuzhiyun #define E1000_82542_VFTA 0x00600 892*4882a593Smuzhiyun #define E1000_82542_LEDCTL E1000_LEDCTL 893*4882a593Smuzhiyun #define E1000_82542_PBA E1000_PBA 894*4882a593Smuzhiyun #define E1000_82542_RXDCTL E1000_RXDCTL 895*4882a593Smuzhiyun #define E1000_82542_RADV E1000_RADV 896*4882a593Smuzhiyun #define E1000_82542_RSRPD E1000_RSRPD 897*4882a593Smuzhiyun #define E1000_82542_TXDMAC E1000_TXDMAC 898*4882a593Smuzhiyun #define E1000_82542_TXDCTL E1000_TXDCTL 899*4882a593Smuzhiyun #define E1000_82542_TADV E1000_TADV 900*4882a593Smuzhiyun #define E1000_82542_TSPMT E1000_TSPMT 901*4882a593Smuzhiyun #define E1000_82542_CRCERRS E1000_CRCERRS 902*4882a593Smuzhiyun #define E1000_82542_ALGNERRC E1000_ALGNERRC 903*4882a593Smuzhiyun #define E1000_82542_SYMERRS E1000_SYMERRS 904*4882a593Smuzhiyun #define E1000_82542_RXERRC E1000_RXERRC 905*4882a593Smuzhiyun #define E1000_82542_MPC E1000_MPC 906*4882a593Smuzhiyun #define E1000_82542_SCC E1000_SCC 907*4882a593Smuzhiyun #define E1000_82542_ECOL E1000_ECOL 908*4882a593Smuzhiyun #define E1000_82542_MCC E1000_MCC 909*4882a593Smuzhiyun #define E1000_82542_LATECOL E1000_LATECOL 910*4882a593Smuzhiyun #define E1000_82542_COLC E1000_COLC 911*4882a593Smuzhiyun #define E1000_82542_DC E1000_DC 912*4882a593Smuzhiyun #define E1000_82542_TNCRS E1000_TNCRS 913*4882a593Smuzhiyun #define E1000_82542_SEC E1000_SEC 914*4882a593Smuzhiyun #define E1000_82542_CEXTERR E1000_CEXTERR 915*4882a593Smuzhiyun #define E1000_82542_RLEC E1000_RLEC 916*4882a593Smuzhiyun #define E1000_82542_XONRXC E1000_XONRXC 917*4882a593Smuzhiyun #define E1000_82542_XONTXC E1000_XONTXC 918*4882a593Smuzhiyun #define E1000_82542_XOFFRXC E1000_XOFFRXC 919*4882a593Smuzhiyun #define E1000_82542_XOFFTXC E1000_XOFFTXC 920*4882a593Smuzhiyun #define E1000_82542_FCRUC E1000_FCRUC 921*4882a593Smuzhiyun #define E1000_82542_PRC64 E1000_PRC64 922*4882a593Smuzhiyun #define E1000_82542_PRC127 E1000_PRC127 923*4882a593Smuzhiyun #define E1000_82542_PRC255 E1000_PRC255 924*4882a593Smuzhiyun #define E1000_82542_PRC511 E1000_PRC511 925*4882a593Smuzhiyun #define E1000_82542_PRC1023 E1000_PRC1023 926*4882a593Smuzhiyun #define E1000_82542_PRC1522 E1000_PRC1522 927*4882a593Smuzhiyun #define E1000_82542_GPRC E1000_GPRC 928*4882a593Smuzhiyun #define E1000_82542_BPRC E1000_BPRC 929*4882a593Smuzhiyun #define E1000_82542_MPRC E1000_MPRC 930*4882a593Smuzhiyun #define E1000_82542_GPTC E1000_GPTC 931*4882a593Smuzhiyun #define E1000_82542_GORCL E1000_GORCL 932*4882a593Smuzhiyun #define E1000_82542_GORCH E1000_GORCH 933*4882a593Smuzhiyun #define E1000_82542_GOTCL E1000_GOTCL 934*4882a593Smuzhiyun #define E1000_82542_GOTCH E1000_GOTCH 935*4882a593Smuzhiyun #define E1000_82542_RNBC E1000_RNBC 936*4882a593Smuzhiyun #define E1000_82542_RUC E1000_RUC 937*4882a593Smuzhiyun #define E1000_82542_RFC E1000_RFC 938*4882a593Smuzhiyun #define E1000_82542_ROC E1000_ROC 939*4882a593Smuzhiyun #define E1000_82542_RJC E1000_RJC 940*4882a593Smuzhiyun #define E1000_82542_MGTPRC E1000_MGTPRC 941*4882a593Smuzhiyun #define E1000_82542_MGTPDC E1000_MGTPDC 942*4882a593Smuzhiyun #define E1000_82542_MGTPTC E1000_MGTPTC 943*4882a593Smuzhiyun #define E1000_82542_TORL E1000_TORL 944*4882a593Smuzhiyun #define E1000_82542_TORH E1000_TORH 945*4882a593Smuzhiyun #define E1000_82542_TOTL E1000_TOTL 946*4882a593Smuzhiyun #define E1000_82542_TOTH E1000_TOTH 947*4882a593Smuzhiyun #define E1000_82542_TPR E1000_TPR 948*4882a593Smuzhiyun #define E1000_82542_TPT E1000_TPT 949*4882a593Smuzhiyun #define E1000_82542_PTC64 E1000_PTC64 950*4882a593Smuzhiyun #define E1000_82542_PTC127 E1000_PTC127 951*4882a593Smuzhiyun #define E1000_82542_PTC255 E1000_PTC255 952*4882a593Smuzhiyun #define E1000_82542_PTC511 E1000_PTC511 953*4882a593Smuzhiyun #define E1000_82542_PTC1023 E1000_PTC1023 954*4882a593Smuzhiyun #define E1000_82542_PTC1522 E1000_PTC1522 955*4882a593Smuzhiyun #define E1000_82542_MPTC E1000_MPTC 956*4882a593Smuzhiyun #define E1000_82542_BPTC E1000_BPTC 957*4882a593Smuzhiyun #define E1000_82542_TSCTC E1000_TSCTC 958*4882a593Smuzhiyun #define E1000_82542_TSCTFC E1000_TSCTFC 959*4882a593Smuzhiyun #define E1000_82542_RXCSUM E1000_RXCSUM 960*4882a593Smuzhiyun #define E1000_82542_WUC E1000_WUC 961*4882a593Smuzhiyun #define E1000_82542_WUFC E1000_WUFC 962*4882a593Smuzhiyun #define E1000_82542_WUS E1000_WUS 963*4882a593Smuzhiyun #define E1000_82542_MANC E1000_MANC 964*4882a593Smuzhiyun #define E1000_82542_IPAV E1000_IPAV 965*4882a593Smuzhiyun #define E1000_82542_IP4AT E1000_IP4AT 966*4882a593Smuzhiyun #define E1000_82542_IP6AT E1000_IP6AT 967*4882a593Smuzhiyun #define E1000_82542_WUPL E1000_WUPL 968*4882a593Smuzhiyun #define E1000_82542_WUPM E1000_WUPM 969*4882a593Smuzhiyun #define E1000_82542_FFLT E1000_FFLT 970*4882a593Smuzhiyun #define E1000_82542_FFMT E1000_FFMT 971*4882a593Smuzhiyun #define E1000_82542_FFVT E1000_FFVT 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun /* Statistics counters collected by the MAC */ 974*4882a593Smuzhiyun struct e1000_hw_stats { 975*4882a593Smuzhiyun uint64_t crcerrs; 976*4882a593Smuzhiyun uint64_t algnerrc; 977*4882a593Smuzhiyun uint64_t symerrs; 978*4882a593Smuzhiyun uint64_t rxerrc; 979*4882a593Smuzhiyun uint64_t mpc; 980*4882a593Smuzhiyun uint64_t scc; 981*4882a593Smuzhiyun uint64_t ecol; 982*4882a593Smuzhiyun uint64_t mcc; 983*4882a593Smuzhiyun uint64_t latecol; 984*4882a593Smuzhiyun uint64_t colc; 985*4882a593Smuzhiyun uint64_t dc; 986*4882a593Smuzhiyun uint64_t tncrs; 987*4882a593Smuzhiyun uint64_t sec; 988*4882a593Smuzhiyun uint64_t cexterr; 989*4882a593Smuzhiyun uint64_t rlec; 990*4882a593Smuzhiyun uint64_t xonrxc; 991*4882a593Smuzhiyun uint64_t xontxc; 992*4882a593Smuzhiyun uint64_t xoffrxc; 993*4882a593Smuzhiyun uint64_t xofftxc; 994*4882a593Smuzhiyun uint64_t fcruc; 995*4882a593Smuzhiyun uint64_t prc64; 996*4882a593Smuzhiyun uint64_t prc127; 997*4882a593Smuzhiyun uint64_t prc255; 998*4882a593Smuzhiyun uint64_t prc511; 999*4882a593Smuzhiyun uint64_t prc1023; 1000*4882a593Smuzhiyun uint64_t prc1522; 1001*4882a593Smuzhiyun uint64_t gprc; 1002*4882a593Smuzhiyun uint64_t bprc; 1003*4882a593Smuzhiyun uint64_t mprc; 1004*4882a593Smuzhiyun uint64_t gptc; 1005*4882a593Smuzhiyun uint64_t gorcl; 1006*4882a593Smuzhiyun uint64_t gorch; 1007*4882a593Smuzhiyun uint64_t gotcl; 1008*4882a593Smuzhiyun uint64_t gotch; 1009*4882a593Smuzhiyun uint64_t rnbc; 1010*4882a593Smuzhiyun uint64_t ruc; 1011*4882a593Smuzhiyun uint64_t rfc; 1012*4882a593Smuzhiyun uint64_t roc; 1013*4882a593Smuzhiyun uint64_t rjc; 1014*4882a593Smuzhiyun uint64_t mgprc; 1015*4882a593Smuzhiyun uint64_t mgpdc; 1016*4882a593Smuzhiyun uint64_t mgptc; 1017*4882a593Smuzhiyun uint64_t torl; 1018*4882a593Smuzhiyun uint64_t torh; 1019*4882a593Smuzhiyun uint64_t totl; 1020*4882a593Smuzhiyun uint64_t toth; 1021*4882a593Smuzhiyun uint64_t tpr; 1022*4882a593Smuzhiyun uint64_t tpt; 1023*4882a593Smuzhiyun uint64_t ptc64; 1024*4882a593Smuzhiyun uint64_t ptc127; 1025*4882a593Smuzhiyun uint64_t ptc255; 1026*4882a593Smuzhiyun uint64_t ptc511; 1027*4882a593Smuzhiyun uint64_t ptc1023; 1028*4882a593Smuzhiyun uint64_t ptc1522; 1029*4882a593Smuzhiyun uint64_t mptc; 1030*4882a593Smuzhiyun uint64_t bptc; 1031*4882a593Smuzhiyun uint64_t tsctc; 1032*4882a593Smuzhiyun uint64_t tsctfc; 1033*4882a593Smuzhiyun }; 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun #ifndef CONFIG_E1000_NO_NVM 1036*4882a593Smuzhiyun struct e1000_eeprom_info { 1037*4882a593Smuzhiyun e1000_eeprom_type type; 1038*4882a593Smuzhiyun uint16_t word_size; 1039*4882a593Smuzhiyun uint16_t opcode_bits; 1040*4882a593Smuzhiyun uint16_t address_bits; 1041*4882a593Smuzhiyun uint16_t delay_usec; 1042*4882a593Smuzhiyun uint16_t page_size; 1043*4882a593Smuzhiyun bool use_eerd; 1044*4882a593Smuzhiyun bool use_eewr; 1045*4882a593Smuzhiyun }; 1046*4882a593Smuzhiyun #endif 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun typedef enum { 1049*4882a593Smuzhiyun e1000_smart_speed_default = 0, 1050*4882a593Smuzhiyun e1000_smart_speed_on, 1051*4882a593Smuzhiyun e1000_smart_speed_off 1052*4882a593Smuzhiyun } e1000_smart_speed; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun typedef enum { 1055*4882a593Smuzhiyun e1000_dsp_config_disabled = 0, 1056*4882a593Smuzhiyun e1000_dsp_config_enabled, 1057*4882a593Smuzhiyun e1000_dsp_config_activated, 1058*4882a593Smuzhiyun e1000_dsp_config_undefined = 0xFF 1059*4882a593Smuzhiyun } e1000_dsp_config; 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun typedef enum { 1062*4882a593Smuzhiyun e1000_ms_hw_default = 0, 1063*4882a593Smuzhiyun e1000_ms_force_master, 1064*4882a593Smuzhiyun e1000_ms_force_slave, 1065*4882a593Smuzhiyun e1000_ms_auto 1066*4882a593Smuzhiyun } e1000_ms_type; 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun typedef enum { 1069*4882a593Smuzhiyun e1000_ffe_config_enabled = 0, 1070*4882a593Smuzhiyun e1000_ffe_config_active, 1071*4882a593Smuzhiyun e1000_ffe_config_blocked 1072*4882a593Smuzhiyun } e1000_ffe_config; 1073*4882a593Smuzhiyun 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun /* Structure containing variables used by the shared code (e1000_hw.c) */ 1076*4882a593Smuzhiyun struct e1000_hw { 1077*4882a593Smuzhiyun const char *name; 1078*4882a593Smuzhiyun struct list_head list_node; 1079*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH 1080*4882a593Smuzhiyun struct eth_device *nic; 1081*4882a593Smuzhiyun #endif 1082*4882a593Smuzhiyun #ifdef CONFIG_E1000_SPI 1083*4882a593Smuzhiyun struct spi_slave spi; 1084*4882a593Smuzhiyun #endif 1085*4882a593Smuzhiyun unsigned int cardnum; 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH 1088*4882a593Smuzhiyun struct udevice *pdev; 1089*4882a593Smuzhiyun #else 1090*4882a593Smuzhiyun pci_dev_t pdev; 1091*4882a593Smuzhiyun #endif 1092*4882a593Smuzhiyun uint8_t *hw_addr; 1093*4882a593Smuzhiyun e1000_mac_type mac_type; 1094*4882a593Smuzhiyun e1000_phy_type phy_type; 1095*4882a593Smuzhiyun uint32_t phy_init_script; 1096*4882a593Smuzhiyun uint32_t txd_cmd; 1097*4882a593Smuzhiyun e1000_media_type media_type; 1098*4882a593Smuzhiyun e1000_fc_type fc; 1099*4882a593Smuzhiyun e1000_bus_type bus_type; 1100*4882a593Smuzhiyun uint32_t asf_firmware_present; 1101*4882a593Smuzhiyun #ifndef CONFIG_E1000_NO_NVM 1102*4882a593Smuzhiyun uint32_t eeprom_semaphore_present; 1103*4882a593Smuzhiyun #endif 1104*4882a593Smuzhiyun uint32_t swfw_sync_present; 1105*4882a593Smuzhiyun uint32_t swfwhw_semaphore_present; 1106*4882a593Smuzhiyun #ifndef CONFIG_E1000_NO_NVM 1107*4882a593Smuzhiyun struct e1000_eeprom_info eeprom; 1108*4882a593Smuzhiyun #endif 1109*4882a593Smuzhiyun e1000_ms_type master_slave; 1110*4882a593Smuzhiyun e1000_ms_type original_master_slave; 1111*4882a593Smuzhiyun e1000_ffe_config ffe_config_state; 1112*4882a593Smuzhiyun uint32_t phy_id; 1113*4882a593Smuzhiyun uint32_t phy_revision; 1114*4882a593Smuzhiyun uint32_t phy_addr; 1115*4882a593Smuzhiyun uint32_t original_fc; 1116*4882a593Smuzhiyun uint32_t txcw; 1117*4882a593Smuzhiyun uint32_t autoneg_failed; 1118*4882a593Smuzhiyun uint16_t autoneg_advertised; 1119*4882a593Smuzhiyun uint16_t pci_cmd_word; 1120*4882a593Smuzhiyun uint16_t fc_high_water; 1121*4882a593Smuzhiyun uint16_t fc_low_water; 1122*4882a593Smuzhiyun uint16_t fc_pause_time; 1123*4882a593Smuzhiyun uint16_t device_id; 1124*4882a593Smuzhiyun uint16_t vendor_id; 1125*4882a593Smuzhiyun uint16_t subsystem_id; 1126*4882a593Smuzhiyun uint16_t subsystem_vendor_id; 1127*4882a593Smuzhiyun uint8_t revision_id; 1128*4882a593Smuzhiyun uint8_t autoneg; 1129*4882a593Smuzhiyun uint8_t mdix; 1130*4882a593Smuzhiyun uint8_t forced_speed_duplex; 1131*4882a593Smuzhiyun uint8_t wait_autoneg_complete; 1132*4882a593Smuzhiyun uint8_t dma_fairness; 1133*4882a593Smuzhiyun bool disable_polarity_correction; 1134*4882a593Smuzhiyun bool speed_downgraded; 1135*4882a593Smuzhiyun bool get_link_status; 1136*4882a593Smuzhiyun bool tbi_compatibility_en; 1137*4882a593Smuzhiyun bool tbi_compatibility_on; 1138*4882a593Smuzhiyun bool fc_strict_ieee; 1139*4882a593Smuzhiyun bool fc_send_xon; 1140*4882a593Smuzhiyun bool report_tx_early; 1141*4882a593Smuzhiyun bool phy_reset_disable; 1142*4882a593Smuzhiyun bool initialize_hw_bits_disable; 1143*4882a593Smuzhiyun e1000_smart_speed smart_speed; 1144*4882a593Smuzhiyun e1000_dsp_config dsp_config_state; 1145*4882a593Smuzhiyun }; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun #define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */ 1148*4882a593Smuzhiyun #define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */ 1149*4882a593Smuzhiyun #define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM 1150*4882a593Smuzhiyun read/write registers */ 1151*4882a593Smuzhiyun #define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 1152*4882a593Smuzhiyun #define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start 1153*4882a593Smuzhiyun operation */ 1154*4882a593Smuzhiyun #define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 1155*4882a593Smuzhiyun #define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write 1156*4882a593Smuzhiyun complete */ 1157*4882a593Smuzhiyun #define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */ 1158*4882a593Smuzhiyun #define EEPROM_RESERVED_WORD 0xFFFF 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun /* Register Bit Masks */ 1161*4882a593Smuzhiyun /* Device Control */ 1162*4882a593Smuzhiyun #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 1163*4882a593Smuzhiyun #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */ 1164*4882a593Smuzhiyun #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ 1165*4882a593Smuzhiyun #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 1166*4882a593Smuzhiyun #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */ 1167*4882a593Smuzhiyun #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */ 1168*4882a593Smuzhiyun #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 1169*4882a593Smuzhiyun #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 1170*4882a593Smuzhiyun #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 1171*4882a593Smuzhiyun #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 1172*4882a593Smuzhiyun #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 1173*4882a593Smuzhiyun #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 1174*4882a593Smuzhiyun #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 1175*4882a593Smuzhiyun #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */ 1176*4882a593Smuzhiyun #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 1177*4882a593Smuzhiyun #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 1178*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 1179*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 1180*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ 1181*4882a593Smuzhiyun #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ 1182*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 1183*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */ 1184*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */ 1185*4882a593Smuzhiyun #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */ 1186*4882a593Smuzhiyun #define E1000_CTRL_RST 0x04000000 /* Global reset */ 1187*4882a593Smuzhiyun #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 1188*4882a593Smuzhiyun #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 1189*4882a593Smuzhiyun #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */ 1190*4882a593Smuzhiyun #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 1191*4882a593Smuzhiyun #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun /* Device Status */ 1194*4882a593Smuzhiyun #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 1195*4882a593Smuzhiyun #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 1196*4882a593Smuzhiyun #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 1197*4882a593Smuzhiyun #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */ 1198*4882a593Smuzhiyun #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 1199*4882a593Smuzhiyun #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 1200*4882a593Smuzhiyun #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */ 1201*4882a593Smuzhiyun #define E1000_STATUS_SPEED_MASK 0x000000C0 1202*4882a593Smuzhiyun #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 1203*4882a593Smuzhiyun #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 1204*4882a593Smuzhiyun #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 1205*4882a593Smuzhiyun #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */ 1206*4882a593Smuzhiyun #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */ 1207*4882a593Smuzhiyun #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */ 1208*4882a593Smuzhiyun #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */ 1209*4882a593Smuzhiyun #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */ 1210*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */ 1211*4882a593Smuzhiyun #define E1000_STATUS_PF_RST_DONE 0x00200000 /* PCI-X bus speed */ 1212*4882a593Smuzhiyun 1213*4882a593Smuzhiyun /* Constants used to intrepret the masked PCI-X bus speed. */ 1214*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */ 1215*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */ 1216*4882a593Smuzhiyun #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */ 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun /* EEPROM/Flash Control */ 1219*4882a593Smuzhiyun #define E1000_EECD_SK 0x00000001 /* EEPROM Clock */ 1220*4882a593Smuzhiyun #define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */ 1221*4882a593Smuzhiyun #define E1000_EECD_DI 0x00000004 /* EEPROM Data In */ 1222*4882a593Smuzhiyun #define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */ 1223*4882a593Smuzhiyun #define E1000_EECD_FWE_MASK 0x00000030 1224*4882a593Smuzhiyun #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */ 1225*4882a593Smuzhiyun #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */ 1226*4882a593Smuzhiyun #define E1000_EECD_FWE_SHIFT 4 1227*4882a593Smuzhiyun #define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */ 1228*4882a593Smuzhiyun #define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */ 1229*4882a593Smuzhiyun #define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */ 1230*4882a593Smuzhiyun #define E1000_EECD_PRES 0x00000100 /* EEPROM Present */ 1231*4882a593Smuzhiyun #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type 1232*4882a593Smuzhiyun * (0-small, 1-large) */ 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun #define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */ 1235*4882a593Smuzhiyun #ifndef E1000_EEPROM_GRANT_ATTEMPTS 1236*4882a593Smuzhiyun #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */ 1237*4882a593Smuzhiyun #endif 1238*4882a593Smuzhiyun #define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */ 1239*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */ 1240*4882a593Smuzhiyun #define E1000_EECD_SIZE_EX_SHIFT 11 1241*4882a593Smuzhiyun #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */ 1242*4882a593Smuzhiyun #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */ 1243*4882a593Smuzhiyun #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */ 1244*4882a593Smuzhiyun #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ 1245*4882a593Smuzhiyun #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ 1246*4882a593Smuzhiyun #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */ 1247*4882a593Smuzhiyun #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 1248*4882a593Smuzhiyun #define E1000_EECD_SECVAL_SHIFT 22 1249*4882a593Smuzhiyun #define E1000_STM_OPCODE 0xDB00 1250*4882a593Smuzhiyun #define E1000_HICR_FW_RESET 0xC0 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun #define E1000_SHADOW_RAM_WORDS 2048 1253*4882a593Smuzhiyun #define E1000_ICH_NVM_SIG_WORD 0x13 1254*4882a593Smuzhiyun #define E1000_ICH_NVM_SIG_MASK 0xC0 1255*4882a593Smuzhiyun 1256*4882a593Smuzhiyun /* EEPROM Read */ 1257*4882a593Smuzhiyun #define E1000_EERD_START 0x00000001 /* Start Read */ 1258*4882a593Smuzhiyun #define E1000_EERD_DONE 0x00000010 /* Read Done */ 1259*4882a593Smuzhiyun #define E1000_EERD_ADDR_SHIFT 8 1260*4882a593Smuzhiyun #define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */ 1261*4882a593Smuzhiyun #define E1000_EERD_DATA_SHIFT 16 1262*4882a593Smuzhiyun #define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */ 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun /* EEPROM Commands - Microwire */ 1265*4882a593Smuzhiyun #define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */ 1266*4882a593Smuzhiyun #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */ 1267*4882a593Smuzhiyun #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */ 1268*4882a593Smuzhiyun #define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */ 1269*4882a593Smuzhiyun #define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erast/write disable */ 1270*4882a593Smuzhiyun 1271*4882a593Smuzhiyun /* EEPROM Commands - SPI */ 1272*4882a593Smuzhiyun #define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 1273*4882a593Smuzhiyun #define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */ 1274*4882a593Smuzhiyun #define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */ 1275*4882a593Smuzhiyun #define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 1276*4882a593Smuzhiyun #define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */ 1277*4882a593Smuzhiyun #define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */ 1278*4882a593Smuzhiyun #define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */ 1279*4882a593Smuzhiyun #define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */ 1280*4882a593Smuzhiyun #define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */ 1281*4882a593Smuzhiyun #define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */ 1282*4882a593Smuzhiyun #define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */ 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun /* EEPROM Size definitions */ 1285*4882a593Smuzhiyun #define EEPROM_WORD_SIZE_SHIFT 6 1286*4882a593Smuzhiyun #define EEPROM_SIZE_SHIFT 10 1287*4882a593Smuzhiyun #define EEPROM_SIZE_MASK 0x1C00 1288*4882a593Smuzhiyun 1289*4882a593Smuzhiyun /* EEPROM Word Offsets */ 1290*4882a593Smuzhiyun #define EEPROM_COMPAT 0x0003 1291*4882a593Smuzhiyun #define EEPROM_ID_LED_SETTINGS 0x0004 1292*4882a593Smuzhiyun #define EEPROM_VERSION 0x0005 1293*4882a593Smuzhiyun #define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude 1294*4882a593Smuzhiyun adjustment. */ 1295*4882a593Smuzhiyun #define EEPROM_PHY_CLASS_WORD 0x0007 1296*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL1_REG 0x000A 1297*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL2_REG 0x000F 1298*4882a593Smuzhiyun #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010 1299*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL3_PORT_B 0x0014 1300*4882a593Smuzhiyun #define EEPROM_INIT_3GIO_3 0x001A 1301*4882a593Smuzhiyun #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020 1302*4882a593Smuzhiyun #define EEPROM_INIT_CONTROL3_PORT_A 0x0024 1303*4882a593Smuzhiyun #define EEPROM_CFG 0x0012 1304*4882a593Smuzhiyun #define EEPROM_FLASH_VERSION 0x0032 1305*4882a593Smuzhiyun #define EEPROM_CHECKSUM_REG 0x003F 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun #define E1000_EEPROM_CFG_DONE 0x00040000 /* MNG config cycle done */ 1308*4882a593Smuzhiyun #define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000 /* ...for second port */ 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun /* Extended Device Control */ 1311*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */ 1312*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */ 1313*4882a593Smuzhiyun #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN 1314*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */ 1315*4882a593Smuzhiyun #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */ 1316*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable 1317*4882a593Smuzhiyun Pin 4 */ 1318*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable 1319*4882a593Smuzhiyun Pin 5 */ 1320*4882a593Smuzhiyun #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA 1321*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */ 1322*4882a593Smuzhiyun #define E1000_CTRL_EXT_SWDPIN6 0x00000040 /* SWDPIN 6 value */ 1323*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */ 1324*4882a593Smuzhiyun #define E1000_CTRL_EXT_SWDPIN7 0x00000080 /* SWDPIN 7 value */ 1325*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */ 1326*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */ 1327*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ 1328*4882a593Smuzhiyun #define E1000_CTRL_EXT_SWDPIO6 0x00000400 /* SWDPIN 6 Input or output */ 1329*4882a593Smuzhiyun #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */ 1330*4882a593Smuzhiyun #define E1000_CTRL_EXT_SWDPIO7 0x00000800 /* SWDPIN 7 Input or output */ 1331*4882a593Smuzhiyun #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */ 1332*4882a593Smuzhiyun #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 1333*4882a593Smuzhiyun #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */ 1334*4882a593Smuzhiyun #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 1335*4882a593Smuzhiyun #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 1336*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 1337*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 1338*4882a593Smuzhiyun #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000 1339*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000 1340*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000 1341*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000 1342*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000 1343*4882a593Smuzhiyun #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun /* MDI Control */ 1346*4882a593Smuzhiyun #define E1000_MDIC_DATA_MASK 0x0000FFFF 1347*4882a593Smuzhiyun #define E1000_MDIC_REG_MASK 0x001F0000 1348*4882a593Smuzhiyun #define E1000_MDIC_REG_SHIFT 16 1349*4882a593Smuzhiyun #define E1000_MDIC_PHY_MASK 0x03E00000 1350*4882a593Smuzhiyun #define E1000_MDIC_PHY_SHIFT 21 1351*4882a593Smuzhiyun #define E1000_MDIC_OP_WRITE 0x04000000 1352*4882a593Smuzhiyun #define E1000_MDIC_OP_READ 0x08000000 1353*4882a593Smuzhiyun #define E1000_MDIC_READY 0x10000000 1354*4882a593Smuzhiyun #define E1000_MDIC_INT_EN 0x20000000 1355*4882a593Smuzhiyun #define E1000_MDIC_ERROR 0x40000000 1356*4882a593Smuzhiyun 1357*4882a593Smuzhiyun #define E1000_PHY_CTRL_SPD_EN 0x00000001 1358*4882a593Smuzhiyun #define E1000_PHY_CTRL_D0A_LPLU 0x00000002 1359*4882a593Smuzhiyun #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 1360*4882a593Smuzhiyun #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 1361*4882a593Smuzhiyun #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 1362*4882a593Smuzhiyun #define E1000_PHY_CTRL_B2B_EN 0x00000080 1363*4882a593Smuzhiyun /* LED Control */ 1364*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 1365*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_MODE_SHIFT 0 1366*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_IVRT 0x00000040 1367*4882a593Smuzhiyun #define E1000_LEDCTL_LED0_BLINK 0x00000080 1368*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00 1369*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_MODE_SHIFT 8 1370*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_IVRT 0x00004000 1371*4882a593Smuzhiyun #define E1000_LEDCTL_LED1_BLINK 0x00008000 1372*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000 1373*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_MODE_SHIFT 16 1374*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_IVRT 0x00400000 1375*4882a593Smuzhiyun #define E1000_LEDCTL_LED2_BLINK 0x00800000 1376*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000 1377*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_MODE_SHIFT 24 1378*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_IVRT 0x40000000 1379*4882a593Smuzhiyun #define E1000_LEDCTL_LED3_BLINK 0x80000000 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_10_1000 0x0 1382*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_100_1000 0x1 1383*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_UP 0x2 1384*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_ACTIVITY 0x3 1385*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4 1386*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_10 0x5 1387*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_100 0x6 1388*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LINK_1000 0x7 1389*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_PCIX_MODE 0x8 1390*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9 1391*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_COLLISION 0xA 1392*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_BUS_SPEED 0xB 1393*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_BUS_SIZE 0xC 1394*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_PAUSED 0xD 1395*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_ON 0xE 1396*4882a593Smuzhiyun #define E1000_LEDCTL_MODE_LED_OFF 0xF 1397*4882a593Smuzhiyun 1398*4882a593Smuzhiyun /* Receive Address */ 1399*4882a593Smuzhiyun #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun /* Interrupt Cause Read */ 1402*4882a593Smuzhiyun #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 1403*4882a593Smuzhiyun #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */ 1404*4882a593Smuzhiyun #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 1405*4882a593Smuzhiyun #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ 1406*4882a593Smuzhiyun #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ 1407*4882a593Smuzhiyun #define E1000_ICR_RXO 0x00000040 /* rx overrun */ 1408*4882a593Smuzhiyun #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ 1409*4882a593Smuzhiyun #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */ 1410*4882a593Smuzhiyun #define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */ 1411*4882a593Smuzhiyun #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ 1412*4882a593Smuzhiyun #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ 1413*4882a593Smuzhiyun #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ 1414*4882a593Smuzhiyun #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ 1415*4882a593Smuzhiyun #define E1000_ICR_TXD_LOW 0x00008000 1416*4882a593Smuzhiyun #define E1000_ICR_SRPD 0x00010000 1417*4882a593Smuzhiyun 1418*4882a593Smuzhiyun /* Interrupt Cause Set */ 1419*4882a593Smuzhiyun #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 1420*4882a593Smuzhiyun #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 1421*4882a593Smuzhiyun #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 1422*4882a593Smuzhiyun #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 1423*4882a593Smuzhiyun #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 1424*4882a593Smuzhiyun #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */ 1425*4882a593Smuzhiyun #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 1426*4882a593Smuzhiyun #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 1427*4882a593Smuzhiyun #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 1428*4882a593Smuzhiyun #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 1429*4882a593Smuzhiyun #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 1430*4882a593Smuzhiyun #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 1431*4882a593Smuzhiyun #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 1432*4882a593Smuzhiyun #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW 1433*4882a593Smuzhiyun #define E1000_ICS_SRPD E1000_ICR_SRPD 1434*4882a593Smuzhiyun 1435*4882a593Smuzhiyun /* Interrupt Mask Set */ 1436*4882a593Smuzhiyun #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 1437*4882a593Smuzhiyun #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 1438*4882a593Smuzhiyun #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 1439*4882a593Smuzhiyun #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 1440*4882a593Smuzhiyun #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 1441*4882a593Smuzhiyun #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */ 1442*4882a593Smuzhiyun #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 1443*4882a593Smuzhiyun #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 1444*4882a593Smuzhiyun #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 1445*4882a593Smuzhiyun #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 1446*4882a593Smuzhiyun #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 1447*4882a593Smuzhiyun #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 1448*4882a593Smuzhiyun #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 1449*4882a593Smuzhiyun #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW 1450*4882a593Smuzhiyun #define E1000_IMS_SRPD E1000_ICR_SRPD 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun /* Interrupt Mask Clear */ 1453*4882a593Smuzhiyun #define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 1454*4882a593Smuzhiyun #define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 1455*4882a593Smuzhiyun #define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */ 1456*4882a593Smuzhiyun #define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 1457*4882a593Smuzhiyun #define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 1458*4882a593Smuzhiyun #define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */ 1459*4882a593Smuzhiyun #define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 1460*4882a593Smuzhiyun #define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */ 1461*4882a593Smuzhiyun #define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 1462*4882a593Smuzhiyun #define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 1463*4882a593Smuzhiyun #define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 1464*4882a593Smuzhiyun #define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 1465*4882a593Smuzhiyun #define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 1466*4882a593Smuzhiyun #define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW 1467*4882a593Smuzhiyun #define E1000_IMC_SRPD E1000_ICR_SRPD 1468*4882a593Smuzhiyun 1469*4882a593Smuzhiyun /* Receive Control */ 1470*4882a593Smuzhiyun #define E1000_RCTL_RST 0x00000001 /* Software reset */ 1471*4882a593Smuzhiyun #define E1000_RCTL_EN 0x00000002 /* enable */ 1472*4882a593Smuzhiyun #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 1473*4882a593Smuzhiyun #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ 1474*4882a593Smuzhiyun #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ 1475*4882a593Smuzhiyun #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 1476*4882a593Smuzhiyun #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 1477*4882a593Smuzhiyun #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 1478*4882a593Smuzhiyun #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */ 1479*4882a593Smuzhiyun #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 1480*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */ 1481*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */ 1482*4882a593Smuzhiyun #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */ 1483*4882a593Smuzhiyun #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 1484*4882a593Smuzhiyun #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */ 1485*4882a593Smuzhiyun #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */ 1486*4882a593Smuzhiyun #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */ 1487*4882a593Smuzhiyun #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 1488*4882a593Smuzhiyun #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */ 1489*4882a593Smuzhiyun #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 1490*4882a593Smuzhiyun /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ 1491*4882a593Smuzhiyun #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */ 1492*4882a593Smuzhiyun #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */ 1493*4882a593Smuzhiyun #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ 1494*4882a593Smuzhiyun #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ 1495*4882a593Smuzhiyun /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ 1496*4882a593Smuzhiyun #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */ 1497*4882a593Smuzhiyun #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */ 1498*4882a593Smuzhiyun #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */ 1499*4882a593Smuzhiyun #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 1500*4882a593Smuzhiyun #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 1501*4882a593Smuzhiyun #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ 1502*4882a593Smuzhiyun #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */ 1503*4882a593Smuzhiyun #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 1504*4882a593Smuzhiyun #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ 1505*4882a593Smuzhiyun 1506*4882a593Smuzhiyun /* SW_W_SYNC definitions */ 1507*4882a593Smuzhiyun #define E1000_SWFW_EEP_SM 0x0001 1508*4882a593Smuzhiyun #define E1000_SWFW_PHY0_SM 0x0002 1509*4882a593Smuzhiyun #define E1000_SWFW_PHY1_SM 0x0004 1510*4882a593Smuzhiyun #define E1000_SWFW_MAC_CSR_SM 0x0008 1511*4882a593Smuzhiyun 1512*4882a593Smuzhiyun /* Receive Descriptor */ 1513*4882a593Smuzhiyun #define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */ 1514*4882a593Smuzhiyun #define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */ 1515*4882a593Smuzhiyun #define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */ 1516*4882a593Smuzhiyun #define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */ 1517*4882a593Smuzhiyun #define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */ 1518*4882a593Smuzhiyun 1519*4882a593Smuzhiyun /* Flow Control */ 1520*4882a593Smuzhiyun #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 1521*4882a593Smuzhiyun #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */ 1522*4882a593Smuzhiyun #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 1523*4882a593Smuzhiyun #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 1524*4882a593Smuzhiyun 1525*4882a593Smuzhiyun /* Receive Descriptor Control */ 1526*4882a593Smuzhiyun #define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */ 1527*4882a593Smuzhiyun #define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */ 1528*4882a593Smuzhiyun #define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */ 1529*4882a593Smuzhiyun #define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */ 1530*4882a593Smuzhiyun #define E1000_RXDCTL_FULL_RX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 1531*4882a593Smuzhiyun 1532*4882a593Smuzhiyun /* Transmit Descriptor Control */ 1533*4882a593Smuzhiyun #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ 1534*4882a593Smuzhiyun #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ 1535*4882a593Smuzhiyun #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ 1536*4882a593Smuzhiyun #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 1537*4882a593Smuzhiyun #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */ 1538*4882a593Smuzhiyun #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 1539*4882a593Smuzhiyun #define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc. 1540*4882a593Smuzhiyun still to be processed. */ 1541*4882a593Smuzhiyun 1542*4882a593Smuzhiyun /* Transmit Configuration Word */ 1543*4882a593Smuzhiyun #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ 1544*4882a593Smuzhiyun #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */ 1545*4882a593Smuzhiyun #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 1546*4882a593Smuzhiyun #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 1547*4882a593Smuzhiyun #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 1548*4882a593Smuzhiyun #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */ 1549*4882a593Smuzhiyun #define E1000_TXCW_NP 0x00008000 /* TXCW next page */ 1550*4882a593Smuzhiyun #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */ 1551*4882a593Smuzhiyun #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */ 1552*4882a593Smuzhiyun #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ 1553*4882a593Smuzhiyun 1554*4882a593Smuzhiyun /* Receive Configuration Word */ 1555*4882a593Smuzhiyun #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 1556*4882a593Smuzhiyun #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */ 1557*4882a593Smuzhiyun #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ 1558*4882a593Smuzhiyun #define E1000_RXCW_CC 0x10000000 /* Receive config change */ 1559*4882a593Smuzhiyun #define E1000_RXCW_C 0x20000000 /* Receive config */ 1560*4882a593Smuzhiyun #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ 1561*4882a593Smuzhiyun #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */ 1562*4882a593Smuzhiyun 1563*4882a593Smuzhiyun /* Transmit Control */ 1564*4882a593Smuzhiyun #define E1000_TCTL_RST 0x00000001 /* software reset */ 1565*4882a593Smuzhiyun #define E1000_TCTL_EN 0x00000002 /* enable tx */ 1566*4882a593Smuzhiyun #define E1000_TCTL_BCE 0x00000004 /* busy check enable */ 1567*4882a593Smuzhiyun #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 1568*4882a593Smuzhiyun #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 1569*4882a593Smuzhiyun #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 1570*4882a593Smuzhiyun #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */ 1571*4882a593Smuzhiyun #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */ 1572*4882a593Smuzhiyun #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 1573*4882a593Smuzhiyun #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */ 1574*4882a593Smuzhiyun #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ 1575*4882a593Smuzhiyun 1576*4882a593Smuzhiyun /* Receive Checksum Control */ 1577*4882a593Smuzhiyun #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */ 1578*4882a593Smuzhiyun #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 1579*4882a593Smuzhiyun #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 1580*4882a593Smuzhiyun #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */ 1581*4882a593Smuzhiyun 1582*4882a593Smuzhiyun /* Definitions for power management and wakeup registers */ 1583*4882a593Smuzhiyun /* Wake Up Control */ 1584*4882a593Smuzhiyun #define E1000_WUC_APME 0x00000001 /* APM Enable */ 1585*4882a593Smuzhiyun #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 1586*4882a593Smuzhiyun #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ 1587*4882a593Smuzhiyun #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 1588*4882a593Smuzhiyun 1589*4882a593Smuzhiyun /* Wake Up Filter Control */ 1590*4882a593Smuzhiyun #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 1591*4882a593Smuzhiyun #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 1592*4882a593Smuzhiyun #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 1593*4882a593Smuzhiyun #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 1594*4882a593Smuzhiyun #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 1595*4882a593Smuzhiyun #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 1596*4882a593Smuzhiyun #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 1597*4882a593Smuzhiyun #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ 1598*4882a593Smuzhiyun #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ 1599*4882a593Smuzhiyun #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ 1600*4882a593Smuzhiyun #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ 1601*4882a593Smuzhiyun #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ 1602*4882a593Smuzhiyun #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */ 1603*4882a593Smuzhiyun #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */ 1604*4882a593Smuzhiyun #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ 1605*4882a593Smuzhiyun 1606*4882a593Smuzhiyun /* Wake Up Status */ 1607*4882a593Smuzhiyun #define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */ 1608*4882a593Smuzhiyun #define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */ 1609*4882a593Smuzhiyun #define E1000_WUS_EX 0x00000004 /* Directed Exact Received */ 1610*4882a593Smuzhiyun #define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */ 1611*4882a593Smuzhiyun #define E1000_WUS_BC 0x00000010 /* Broadcast Received */ 1612*4882a593Smuzhiyun #define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */ 1613*4882a593Smuzhiyun #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */ 1614*4882a593Smuzhiyun #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */ 1615*4882a593Smuzhiyun #define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */ 1616*4882a593Smuzhiyun #define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */ 1617*4882a593Smuzhiyun #define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */ 1618*4882a593Smuzhiyun #define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */ 1619*4882a593Smuzhiyun #define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ 1620*4882a593Smuzhiyun 1621*4882a593Smuzhiyun /* Management Control */ 1622*4882a593Smuzhiyun #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 1623*4882a593Smuzhiyun #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 1624*4882a593Smuzhiyun #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */ 1625*4882a593Smuzhiyun #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */ 1626*4882a593Smuzhiyun #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */ 1627*4882a593Smuzhiyun #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */ 1628*4882a593Smuzhiyun #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */ 1629*4882a593Smuzhiyun #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */ 1630*4882a593Smuzhiyun #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 1631*4882a593Smuzhiyun #define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery 1632*4882a593Smuzhiyun * Filtering */ 1633*4882a593Smuzhiyun #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */ 1634*4882a593Smuzhiyun #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 1635*4882a593Smuzhiyun #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */ 1636*4882a593Smuzhiyun #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */ 1637*4882a593Smuzhiyun #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */ 1638*4882a593Smuzhiyun #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */ 1639*4882a593Smuzhiyun #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */ 1640*4882a593Smuzhiyun #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */ 1641*4882a593Smuzhiyun #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */ 1642*4882a593Smuzhiyun 1643*4882a593Smuzhiyun #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */ 1644*4882a593Smuzhiyun #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */ 1645*4882a593Smuzhiyun 1646*4882a593Smuzhiyun /* Wake Up Packet Length */ 1647*4882a593Smuzhiyun #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */ 1648*4882a593Smuzhiyun 1649*4882a593Smuzhiyun #define E1000_MDALIGN 4096 1650*4882a593Smuzhiyun 1651*4882a593Smuzhiyun /* EEPROM Commands */ 1652*4882a593Smuzhiyun #define EEPROM_READ_OPCODE 0x6 /* EERPOM read opcode */ 1653*4882a593Smuzhiyun #define EEPROM_WRITE_OPCODE 0x5 /* EERPOM write opcode */ 1654*4882a593Smuzhiyun #define EEPROM_ERASE_OPCODE 0x7 /* EERPOM erase opcode */ 1655*4882a593Smuzhiyun #define EEPROM_EWEN_OPCODE 0x13 /* EERPOM erase/write enable */ 1656*4882a593Smuzhiyun #define EEPROM_EWDS_OPCODE 0x10 /* EERPOM erast/write disable */ 1657*4882a593Smuzhiyun 1658*4882a593Smuzhiyun /* Word definitions for ID LED Settings */ 1659*4882a593Smuzhiyun #define ID_LED_RESERVED_0000 0x0000 1660*4882a593Smuzhiyun #define ID_LED_RESERVED_FFFF 0xFFFF 1661*4882a593Smuzhiyun #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 1662*4882a593Smuzhiyun (ID_LED_OFF1_OFF2 << 8) | \ 1663*4882a593Smuzhiyun (ID_LED_DEF1_DEF2 << 4) | \ 1664*4882a593Smuzhiyun (ID_LED_DEF1_DEF2)) 1665*4882a593Smuzhiyun #define ID_LED_DEF1_DEF2 0x1 1666*4882a593Smuzhiyun #define ID_LED_DEF1_ON2 0x2 1667*4882a593Smuzhiyun #define ID_LED_DEF1_OFF2 0x3 1668*4882a593Smuzhiyun #define ID_LED_ON1_DEF2 0x4 1669*4882a593Smuzhiyun #define ID_LED_ON1_ON2 0x5 1670*4882a593Smuzhiyun #define ID_LED_ON1_OFF2 0x6 1671*4882a593Smuzhiyun #define ID_LED_OFF1_DEF2 0x7 1672*4882a593Smuzhiyun #define ID_LED_OFF1_ON2 0x8 1673*4882a593Smuzhiyun #define ID_LED_OFF1_OFF2 0x9 1674*4882a593Smuzhiyun 1675*4882a593Smuzhiyun /* Mask bits for fields in Word 0x03 of the EEPROM */ 1676*4882a593Smuzhiyun #define EEPROM_COMPAT_SERVER 0x0400 1677*4882a593Smuzhiyun #define EEPROM_COMPAT_CLIENT 0x0200 1678*4882a593Smuzhiyun 1679*4882a593Smuzhiyun /* Mask bits for fields in Word 0x0a of the EEPROM */ 1680*4882a593Smuzhiyun #define EEPROM_WORD0A_ILOS 0x0010 1681*4882a593Smuzhiyun #define EEPROM_WORD0A_SWDPIO 0x01E0 1682*4882a593Smuzhiyun #define EEPROM_WORD0A_LRST 0x0200 1683*4882a593Smuzhiyun #define EEPROM_WORD0A_FD 0x0400 1684*4882a593Smuzhiyun #define EEPROM_WORD0A_66MHZ 0x0800 1685*4882a593Smuzhiyun 1686*4882a593Smuzhiyun /* Mask bits for fields in Word 0x0f of the EEPROM */ 1687*4882a593Smuzhiyun #define EEPROM_WORD0F_PAUSE_MASK 0x3000 1688*4882a593Smuzhiyun #define EEPROM_WORD0F_PAUSE 0x1000 1689*4882a593Smuzhiyun #define EEPROM_WORD0F_ASM_DIR 0x2000 1690*4882a593Smuzhiyun #define EEPROM_WORD0F_ANE 0x0800 1691*4882a593Smuzhiyun #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0 1692*4882a593Smuzhiyun 1693*4882a593Smuzhiyun /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */ 1694*4882a593Smuzhiyun #define EEPROM_SUM 0xBABA 1695*4882a593Smuzhiyun 1696*4882a593Smuzhiyun /* EEPROM Map defines (WORD OFFSETS)*/ 1697*4882a593Smuzhiyun #define EEPROM_NODE_ADDRESS_BYTE_0 0 1698*4882a593Smuzhiyun #define EEPROM_PBA_BYTE_1 8 1699*4882a593Smuzhiyun 1700*4882a593Smuzhiyun /* EEPROM Map Sizes (Byte Counts) */ 1701*4882a593Smuzhiyun #define PBA_SIZE 4 1702*4882a593Smuzhiyun 1703*4882a593Smuzhiyun /* Collision related configuration parameters */ 1704*4882a593Smuzhiyun #define E1000_COLLISION_THRESHOLD 0xF 1705*4882a593Smuzhiyun #define E1000_CT_SHIFT 4 1706*4882a593Smuzhiyun #define E1000_COLLISION_DISTANCE 63 1707*4882a593Smuzhiyun #define E1000_COLLISION_DISTANCE_82542 64 1708*4882a593Smuzhiyun #define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE 1709*4882a593Smuzhiyun #define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE 1710*4882a593Smuzhiyun #define E1000_GB_HDX_COLLISION_DISTANCE 512 1711*4882a593Smuzhiyun #define E1000_COLD_SHIFT 12 1712*4882a593Smuzhiyun 1713*4882a593Smuzhiyun /* The number of Transmit and Receive Descriptors must be a multiple of 8 */ 1714*4882a593Smuzhiyun #define REQ_TX_DESCRIPTOR_MULTIPLE 8 1715*4882a593Smuzhiyun #define REQ_RX_DESCRIPTOR_MULTIPLE 8 1716*4882a593Smuzhiyun 1717*4882a593Smuzhiyun /* Default values for the transmit IPG register */ 1718*4882a593Smuzhiyun #define DEFAULT_82542_TIPG_IPGT 10 1719*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGT_FIBER 9 1720*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGT_COPPER 8 1721*4882a593Smuzhiyun 1722*4882a593Smuzhiyun #define E1000_TIPG_IPGT_MASK 0x000003FF 1723*4882a593Smuzhiyun #define E1000_TIPG_IPGR1_MASK 0x000FFC00 1724*4882a593Smuzhiyun #define E1000_TIPG_IPGR2_MASK 0x3FF00000 1725*4882a593Smuzhiyun 1726*4882a593Smuzhiyun #define DEFAULT_82542_TIPG_IPGR1 2 1727*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGR1 8 1728*4882a593Smuzhiyun #define E1000_TIPG_IPGR1_SHIFT 10 1729*4882a593Smuzhiyun 1730*4882a593Smuzhiyun #define DEFAULT_82542_TIPG_IPGR2 10 1731*4882a593Smuzhiyun #define DEFAULT_82543_TIPG_IPGR2 6 1732*4882a593Smuzhiyun #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 1733*4882a593Smuzhiyun #define E1000_TIPG_IPGR2_SHIFT 20 1734*4882a593Smuzhiyun 1735*4882a593Smuzhiyun #define E1000_TXDMAC_DPP 0x00000001 1736*4882a593Smuzhiyun 1737*4882a593Smuzhiyun /* Adaptive IFS defines */ 1738*4882a593Smuzhiyun #define TX_THRESHOLD_START 8 1739*4882a593Smuzhiyun #define TX_THRESHOLD_INCREMENT 10 1740*4882a593Smuzhiyun #define TX_THRESHOLD_DECREMENT 1 1741*4882a593Smuzhiyun #define TX_THRESHOLD_STOP 190 1742*4882a593Smuzhiyun #define TX_THRESHOLD_DISABLE 0 1743*4882a593Smuzhiyun #define TX_THRESHOLD_TIMER_MS 10000 1744*4882a593Smuzhiyun #define MIN_NUM_XMITS 1000 1745*4882a593Smuzhiyun #define IFS_MAX 80 1746*4882a593Smuzhiyun #define IFS_STEP 10 1747*4882a593Smuzhiyun #define IFS_MIN 40 1748*4882a593Smuzhiyun #define IFS_RATIO 4 1749*4882a593Smuzhiyun 1750*4882a593Smuzhiyun /* PBA constants */ 1751*4882a593Smuzhiyun #define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */ 1752*4882a593Smuzhiyun #define E1000_PBA_24K 0x0018 1753*4882a593Smuzhiyun #define E1000_PBA_38K 0x0026 1754*4882a593Smuzhiyun #define E1000_PBA_40K 0x0028 1755*4882a593Smuzhiyun #define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */ 1756*4882a593Smuzhiyun 1757*4882a593Smuzhiyun /* Flow Control Constants */ 1758*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 1759*4882a593Smuzhiyun #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 1760*4882a593Smuzhiyun #define FLOW_CONTROL_TYPE 0x8808 1761*4882a593Smuzhiyun 1762*4882a593Smuzhiyun /* The historical defaults for the flow control values are given below. */ 1763*4882a593Smuzhiyun #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */ 1764*4882a593Smuzhiyun #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */ 1765*4882a593Smuzhiyun #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */ 1766*4882a593Smuzhiyun 1767*4882a593Smuzhiyun /* Flow Control High-Watermark: 43464 bytes */ 1768*4882a593Smuzhiyun #define E1000_FC_HIGH_THRESH 0xA9C8 1769*4882a593Smuzhiyun /* Flow Control Low-Watermark: 43456 bytes */ 1770*4882a593Smuzhiyun #define E1000_FC_LOW_THRESH 0xA9C0 1771*4882a593Smuzhiyun /* Flow Control Pause Time: 858 usec */ 1772*4882a593Smuzhiyun #define E1000_FC_PAUSE_TIME 0x0680 1773*4882a593Smuzhiyun 1774*4882a593Smuzhiyun /* PCIX Config space */ 1775*4882a593Smuzhiyun #define PCIX_COMMAND_REGISTER 0xE6 1776*4882a593Smuzhiyun #define PCIX_STATUS_REGISTER_LO 0xE8 1777*4882a593Smuzhiyun #define PCIX_STATUS_REGISTER_HI 0xEA 1778*4882a593Smuzhiyun 1779*4882a593Smuzhiyun #define PCIX_COMMAND_MMRBC_MASK 0x000C 1780*4882a593Smuzhiyun #define PCIX_COMMAND_MMRBC_SHIFT 0x2 1781*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_MASK 0x0060 1782*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 1783*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_4K 0x3 1784*4882a593Smuzhiyun #define PCIX_STATUS_HI_MMRBC_2K 0x2 1785*4882a593Smuzhiyun 1786*4882a593Smuzhiyun /* The number of bits that we need to shift right to move the "pause" 1787*4882a593Smuzhiyun * bits from the EEPROM (bits 13:12) to the "pause" (bits 8:7) field 1788*4882a593Smuzhiyun * in the TXCW register 1789*4882a593Smuzhiyun */ 1790*4882a593Smuzhiyun #define PAUSE_SHIFT 5 1791*4882a593Smuzhiyun 1792*4882a593Smuzhiyun /* The number of bits that we need to shift left to move the "SWDPIO" 1793*4882a593Smuzhiyun * bits from the EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field 1794*4882a593Smuzhiyun * in the CTRL register 1795*4882a593Smuzhiyun */ 1796*4882a593Smuzhiyun #define SWDPIO_SHIFT 17 1797*4882a593Smuzhiyun 1798*4882a593Smuzhiyun /* The number of bits that we need to shift left to move the "SWDPIO_EXT" 1799*4882a593Smuzhiyun * bits from the EEPROM word F (bits 7:4) to the bits 11:8 of The 1800*4882a593Smuzhiyun * Extended CTRL register. 1801*4882a593Smuzhiyun * in the CTRL register 1802*4882a593Smuzhiyun */ 1803*4882a593Smuzhiyun #define SWDPIO__EXT_SHIFT 4 1804*4882a593Smuzhiyun 1805*4882a593Smuzhiyun /* The number of bits that we need to shift left to move the "ILOS" 1806*4882a593Smuzhiyun * bit from the EEPROM (bit 4) to the "ILOS" (bit 7) field 1807*4882a593Smuzhiyun * in the CTRL register 1808*4882a593Smuzhiyun */ 1809*4882a593Smuzhiyun #define ILOS_SHIFT 3 1810*4882a593Smuzhiyun 1811*4882a593Smuzhiyun #define RECEIVE_BUFFER_ALIGN_SIZE (256) 1812*4882a593Smuzhiyun 1813*4882a593Smuzhiyun /* The number of milliseconds we wait for auto-negotiation to complete */ 1814*4882a593Smuzhiyun #define LINK_UP_TIMEOUT 500 1815*4882a593Smuzhiyun 1816*4882a593Smuzhiyun #define E1000_TX_BUFFER_SIZE ((uint32_t)1514) 1817*4882a593Smuzhiyun 1818*4882a593Smuzhiyun /* The carrier extension symbol, as received by the NIC. */ 1819*4882a593Smuzhiyun #define CARRIER_EXTENSION 0x0F 1820*4882a593Smuzhiyun 1821*4882a593Smuzhiyun /* TBI_ACCEPT macro definition: 1822*4882a593Smuzhiyun * 1823*4882a593Smuzhiyun * This macro requires: 1824*4882a593Smuzhiyun * adapter = a pointer to struct e1000_hw 1825*4882a593Smuzhiyun * status = the 8 bit status field of the RX descriptor with EOP set 1826*4882a593Smuzhiyun * error = the 8 bit error field of the RX descriptor with EOP set 1827*4882a593Smuzhiyun * length = the sum of all the length fields of the RX descriptors that 1828*4882a593Smuzhiyun * make up the current frame 1829*4882a593Smuzhiyun * last_byte = the last byte of the frame DMAed by the hardware 1830*4882a593Smuzhiyun * max_frame_length = the maximum frame length we want to accept. 1831*4882a593Smuzhiyun * min_frame_length = the minimum frame length we want to accept. 1832*4882a593Smuzhiyun * 1833*4882a593Smuzhiyun * This macro is a conditional that should be used in the interrupt 1834*4882a593Smuzhiyun * handler's Rx processing routine when RxErrors have been detected. 1835*4882a593Smuzhiyun * 1836*4882a593Smuzhiyun * Typical use: 1837*4882a593Smuzhiyun * ... 1838*4882a593Smuzhiyun * if (TBI_ACCEPT) { 1839*4882a593Smuzhiyun * accept_frame = true; 1840*4882a593Smuzhiyun * e1000_tbi_adjust_stats(adapter, MacAddress); 1841*4882a593Smuzhiyun * frame_length--; 1842*4882a593Smuzhiyun * } else { 1843*4882a593Smuzhiyun * accept_frame = false; 1844*4882a593Smuzhiyun * } 1845*4882a593Smuzhiyun * ... 1846*4882a593Smuzhiyun */ 1847*4882a593Smuzhiyun 1848*4882a593Smuzhiyun #define TBI_ACCEPT(adapter, status, errors, length, last_byte) \ 1849*4882a593Smuzhiyun ((adapter)->tbi_compatibility_on && \ 1850*4882a593Smuzhiyun (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \ 1851*4882a593Smuzhiyun ((last_byte) == CARRIER_EXTENSION) && \ 1852*4882a593Smuzhiyun (((status) & E1000_RXD_STAT_VP) ? \ 1853*4882a593Smuzhiyun (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \ 1854*4882a593Smuzhiyun ((length) <= ((adapter)->max_frame_size + 1))) : \ 1855*4882a593Smuzhiyun (((length) > (adapter)->min_frame_size) && \ 1856*4882a593Smuzhiyun ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1))))) 1857*4882a593Smuzhiyun 1858*4882a593Smuzhiyun /* Structures, enums, and macros for the PHY */ 1859*4882a593Smuzhiyun 1860*4882a593Smuzhiyun /* Bit definitions for the Management Data IO (MDIO) and Management Data 1861*4882a593Smuzhiyun * Clock (MDC) pins in the Device Control Register. 1862*4882a593Smuzhiyun */ 1863*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0 1864*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0 1865*4882a593Smuzhiyun #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2 1866*4882a593Smuzhiyun #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2 1867*4882a593Smuzhiyun #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3 1868*4882a593Smuzhiyun #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3 1869*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR 1870*4882a593Smuzhiyun #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA 1871*4882a593Smuzhiyun 1872*4882a593Smuzhiyun /* PHY 1000 MII Register/Bit Definitions */ 1873*4882a593Smuzhiyun /* PHY Registers defined by IEEE */ 1874*4882a593Smuzhiyun #define PHY_CTRL 0x00 /* Control Register */ 1875*4882a593Smuzhiyun #define PHY_STATUS 0x01 /* Status Regiser */ 1876*4882a593Smuzhiyun #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 1877*4882a593Smuzhiyun #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 1878*4882a593Smuzhiyun #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 1879*4882a593Smuzhiyun #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 1880*4882a593Smuzhiyun #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ 1881*4882a593Smuzhiyun #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */ 1882*4882a593Smuzhiyun #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ 1883*4882a593Smuzhiyun #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 1884*4882a593Smuzhiyun #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 1885*4882a593Smuzhiyun #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ 1886*4882a593Smuzhiyun 1887*4882a593Smuzhiyun /* M88E1000 Specific Registers */ 1888*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 1889*4882a593Smuzhiyun #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 1890*4882a593Smuzhiyun #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */ 1891*4882a593Smuzhiyun #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */ 1892*4882a593Smuzhiyun #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 1893*4882a593Smuzhiyun #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */ 1894*4882a593Smuzhiyun 1895*4882a593Smuzhiyun #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 1896*4882a593Smuzhiyun #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 1897*4882a593Smuzhiyun 1898*4882a593Smuzhiyun #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 1899*4882a593Smuzhiyun 1900*4882a593Smuzhiyun /* M88EC018 Rev 2 specific DownShift settings */ 1901*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 1902*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000 1903*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200 1904*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400 1905*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600 1906*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 1907*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00 1908*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00 1909*4882a593Smuzhiyun #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00 1910*4882a593Smuzhiyun 1911*4882a593Smuzhiyun /* IGP01E1000 specifics */ 1912*4882a593Smuzhiyun #define IGP01E1000_IEEE_REGS_PAGE 0x0000 1913*4882a593Smuzhiyun #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300 1914*4882a593Smuzhiyun #define IGP01E1000_IEEE_FORCE_GIGA 0x0140 1915*4882a593Smuzhiyun 1916*4882a593Smuzhiyun /* IGP01E1000 Specific Registers */ 1917*4882a593Smuzhiyun #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */ 1918*4882a593Smuzhiyun #define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */ 1919*4882a593Smuzhiyun #define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */ 1920*4882a593Smuzhiyun #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */ 1921*4882a593Smuzhiyun #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */ 1922*4882a593Smuzhiyun #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */ 1923*4882a593Smuzhiyun #define IGP02E1000_PHY_POWER_MGMT 0x19 1924*4882a593Smuzhiyun #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */ 1925*4882a593Smuzhiyun 1926*4882a593Smuzhiyun /* IGP01E1000 AGC Registers - stores the cable length values*/ 1927*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_A 0x1172 1928*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_B 0x1272 1929*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_C 0x1472 1930*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_D 0x1872 1931*4882a593Smuzhiyun 1932*4882a593Smuzhiyun /* IGP01E1000 Specific Port Config Register - R/W */ 1933*4882a593Smuzhiyun #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010 1934*4882a593Smuzhiyun #define IGP01E1000_PSCFR_PRE_EN 0x0020 1935*4882a593Smuzhiyun #define IGP01E1000_PSCFR_SMART_SPEED 0x0080 1936*4882a593Smuzhiyun #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100 1937*4882a593Smuzhiyun #define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400 1938*4882a593Smuzhiyun #define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000 1939*4882a593Smuzhiyun /* IGP02E1000 AGC Registers for cable length values */ 1940*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_A 0x11B1 1941*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_B 0x12B1 1942*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_C 0x14B1 1943*4882a593Smuzhiyun #define IGP02E1000_PHY_AGC_D 0x18B1 1944*4882a593Smuzhiyun 1945*4882a593Smuzhiyun #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */ 1946*4882a593Smuzhiyun #define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in 1947*4882a593Smuzhiyun non-D0a modes */ 1948*4882a593Smuzhiyun #define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in 1949*4882a593Smuzhiyun D0a mode */ 1950*4882a593Smuzhiyun 1951*4882a593Smuzhiyun /* IGP01E1000 DSP Reset Register */ 1952*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_RESET 0x1F33 1953*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_SET 0x1F71 1954*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_FFE 0x1F35 1955*4882a593Smuzhiyun 1956*4882a593Smuzhiyun #define IGP01E1000_PHY_CHANNEL_NUM 4 1957*4882a593Smuzhiyun #define IGP02E1000_PHY_CHANNEL_NUM 4 1958*4882a593Smuzhiyun 1959*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_A 0x1171 1960*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_B 0x1271 1961*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_C 0x1471 1962*4882a593Smuzhiyun #define IGP01E1000_PHY_AGC_PARAM_D 0x1871 1963*4882a593Smuzhiyun 1964*4882a593Smuzhiyun #define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000 1965*4882a593Smuzhiyun #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000 1966*4882a593Smuzhiyun 1967*4882a593Smuzhiyun #define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890 1968*4882a593Smuzhiyun #define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000 1969*4882a593Smuzhiyun #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004 1970*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069 1971*4882a593Smuzhiyun 1972*4882a593Smuzhiyun #define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A 1973*4882a593Smuzhiyun /* IGP01E1000 PCS Initialization register - stores the polarity status when 1974*4882a593Smuzhiyun * speed = 1000 Mbps. */ 1975*4882a593Smuzhiyun #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4 1976*4882a593Smuzhiyun #define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5 1977*4882a593Smuzhiyun 1978*4882a593Smuzhiyun #define IGP01E1000_ANALOG_REGS_PAGE 0x20C0 1979*4882a593Smuzhiyun 1980*4882a593Smuzhiyun /* IGP01E1000 GMII FIFO Register */ 1981*4882a593Smuzhiyun #define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed 1982*4882a593Smuzhiyun * on Link-Up */ 1983*4882a593Smuzhiyun #define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */ 1984*4882a593Smuzhiyun 1985*4882a593Smuzhiyun /* IGP01E1000 Analog Register */ 1986*4882a593Smuzhiyun #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1 1987*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0 1988*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC 1989*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE 1990*4882a593Smuzhiyun 1991*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000 1992*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80 1993*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070 1994*4882a593Smuzhiyun #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100 1995*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002 1996*4882a593Smuzhiyun 1997*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040 1998*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010 1999*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080 2000*4882a593Smuzhiyun #define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500 2001*4882a593Smuzhiyun 2002*4882a593Smuzhiyun /* IGP01E1000 Specific Port Control Register - R/W */ 2003*4882a593Smuzhiyun #define IGP01E1000_PSCR_TP_LOOPBACK 0x0010 2004*4882a593Smuzhiyun #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200 2005*4882a593Smuzhiyun #define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400 2006*4882a593Smuzhiyun #define IGP01E1000_PSCR_FLIP_CHIP 0x0800 2007*4882a593Smuzhiyun #define IGP01E1000_PSCR_AUTO_MDIX 0x1000 2008*4882a593Smuzhiyun #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */ 2009*4882a593Smuzhiyun /* GG82563 PHY Specific Status Register (Page 0, Register 16 */ 2010*4882a593Smuzhiyun #define GG82563_PSCR_DISABLE_JABBER 0x0001 /* 1=Disable Jabber */ 2011*4882a593Smuzhiyun #define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002 /* 1=Polarity Reversal 2012*4882a593Smuzhiyun Disabled */ 2013*4882a593Smuzhiyun #define GG82563_PSCR_POWER_DOWN 0x0004 /* 1=Power Down */ 2014*4882a593Smuzhiyun #define GG82563_PSCR_COPPER_TRANSMITER_DISABLE 0x0008 /* 1=Transmitter 2015*4882a593Smuzhiyun Disabled */ 2016*4882a593Smuzhiyun #define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060 2017*4882a593Smuzhiyun #define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000 /* 00=Manual MDI 2018*4882a593Smuzhiyun configuration */ 2019*4882a593Smuzhiyun #define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020 /* 01=Manual MDIX 2020*4882a593Smuzhiyun configuration */ 2021*4882a593Smuzhiyun #define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060 /* 11=Automatic 2022*4882a593Smuzhiyun crossover */ 2023*4882a593Smuzhiyun #define GG82563_PSCR_ENALBE_EXTENDED_DISTANCE 0x0080 /* 1=Enable Extended 2024*4882a593Smuzhiyun Distance */ 2025*4882a593Smuzhiyun #define GG82563_PSCR_ENERGY_DETECT_MASK 0x0300 2026*4882a593Smuzhiyun #define GG82563_PSCR_ENERGY_DETECT_OFF 0x0000 /* 00,01=Off */ 2027*4882a593Smuzhiyun #define GG82563_PSCR_ENERGY_DETECT_RX 0x0200 /* 10=Sense on Rx only 2028*4882a593Smuzhiyun (Energy Detect) */ 2029*4882a593Smuzhiyun #define GG82563_PSCR_ENERGY_DETECT_RX_TM 0x0300 /* 11=Sense and Tx NLP */ 2030*4882a593Smuzhiyun #define GG82563_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force Link Good */ 2031*4882a593Smuzhiyun #define GG82563_PSCR_DOWNSHIFT_ENABLE 0x0800 /* 1=Enable Downshift */ 2032*4882a593Smuzhiyun #define GG82563_PSCR_DOWNSHIFT_COUNTER_MASK 0x7000 2033*4882a593Smuzhiyun #define GG82563_PSCR_DOWNSHIFT_COUNTER_SHIFT 12 2034*4882a593Smuzhiyun 2035*4882a593Smuzhiyun /* PHY Specific Status Register (Page 0, Register 17) */ 2036*4882a593Smuzhiyun #define GG82563_PSSR_JABBER 0x0001 /* 1=Jabber */ 2037*4882a593Smuzhiyun #define GG82563_PSSR_POLARITY 0x0002 /* 1=Polarity Reversed */ 2038*4882a593Smuzhiyun #define GG82563_PSSR_LINK 0x0008 /* 1=Link is Up */ 2039*4882a593Smuzhiyun #define GG82563_PSSR_ENERGY_DETECT 0x0010 /* 1=Sleep, 0=Active */ 2040*4882a593Smuzhiyun #define GG82563_PSSR_DOWNSHIFT 0x0020 /* 1=Downshift */ 2041*4882a593Smuzhiyun #define GG82563_PSSR_CROSSOVER_STATUS 0x0040 /* 1=MDIX, 0=MDI */ 2042*4882a593Smuzhiyun #define GG82563_PSSR_RX_PAUSE_ENABLED 0x0100 /* 1=Receive Pause Enabled */ 2043*4882a593Smuzhiyun #define GG82563_PSSR_TX_PAUSE_ENABLED 0x0200 /* 1=Transmit Pause Enabled */ 2044*4882a593Smuzhiyun #define GG82563_PSSR_LINK_UP 0x0400 /* 1=Link Up */ 2045*4882a593Smuzhiyun #define GG82563_PSSR_SPEED_DUPLEX_RESOLVED 0x0800 /* 1=Resolved */ 2046*4882a593Smuzhiyun #define GG82563_PSSR_PAGE_RECEIVED 0x1000 /* 1=Page Received */ 2047*4882a593Smuzhiyun #define GG82563_PSSR_DUPLEX 0x2000 /* 1-Full-Duplex */ 2048*4882a593Smuzhiyun #define GG82563_PSSR_SPEED_MASK 0xC000 2049*4882a593Smuzhiyun #define GG82563_PSSR_SPEED_10MBPS 0x0000 /* 00=10Mbps */ 2050*4882a593Smuzhiyun #define GG82563_PSSR_SPEED_100MBPS 0x4000 /* 01=100Mbps */ 2051*4882a593Smuzhiyun #define GG82563_PSSR_SPEED_1000MBPS 0x8000 /* 10=1000Mbps */ 2052*4882a593Smuzhiyun 2053*4882a593Smuzhiyun /* PHY Specific Status Register 2 (Page 0, Register 19) */ 2054*4882a593Smuzhiyun #define GG82563_PSSR2_JABBER 0x0001 /* 1=Jabber */ 2055*4882a593Smuzhiyun #define GG82563_PSSR2_POLARITY_CHANGED 0x0002 /* 1=Polarity Changed */ 2056*4882a593Smuzhiyun #define GG82563_PSSR2_ENERGY_DETECT_CHANGED 0x0010 /* 1=Energy Detect Changed */ 2057*4882a593Smuzhiyun #define GG82563_PSSR2_DOWNSHIFT_INTERRUPT 0x0020 /* 1=Downshift Detected */ 2058*4882a593Smuzhiyun #define GG82563_PSSR2_MDI_CROSSOVER_CHANGE 0x0040 /* 1=Crossover Changed */ 2059*4882a593Smuzhiyun #define GG82563_PSSR2_FALSE_CARRIER 0x0100 /* 1=false Carrier */ 2060*4882a593Smuzhiyun #define GG82563_PSSR2_SYMBOL_ERROR 0x0200 /* 1=Symbol Error */ 2061*4882a593Smuzhiyun #define GG82563_PSSR2_LINK_STATUS_CHANGED 0x0400 /* 1=Link Status Changed */ 2062*4882a593Smuzhiyun #define GG82563_PSSR2_AUTO_NEG_COMPLETED 0x0800 /* 1=Auto-Neg Completed */ 2063*4882a593Smuzhiyun #define GG82563_PSSR2_PAGE_RECEIVED 0x1000 /* 1=Page Received */ 2064*4882a593Smuzhiyun #define GG82563_PSSR2_DUPLEX_CHANGED 0x2000 /* 1=Duplex Changed */ 2065*4882a593Smuzhiyun #define GG82563_PSSR2_SPEED_CHANGED 0x4000 /* 1=Speed Changed */ 2066*4882a593Smuzhiyun #define GG82563_PSSR2_AUTO_NEG_ERROR 0x8000 /* 1=Auto-Neg Error */ 2067*4882a593Smuzhiyun 2068*4882a593Smuzhiyun /* PHY Specific Control Register 2 (Page 0, Register 26) */ 2069*4882a593Smuzhiyun #define GG82563_PSCR2_10BT_POLARITY_FORCE 0x0002 /* 1=Force Negative 2070*4882a593Smuzhiyun Polarity */ 2071*4882a593Smuzhiyun #define GG82563_PSCR2_1000MB_TEST_SELECT_MASK 0x000C 2072*4882a593Smuzhiyun #define GG82563_PSCR2_1000MB_TEST_SELECT_NORMAL 0x0000 /* 00,01=Normal 2073*4882a593Smuzhiyun Operation */ 2074*4882a593Smuzhiyun #define GG82563_PSCR2_1000MB_TEST_SELECT_112NS 0x0008 /* 10=Select 112ns 2075*4882a593Smuzhiyun Sequence */ 2076*4882a593Smuzhiyun #define GG82563_PSCR2_1000MB_TEST_SELECT_16NS 0x000C /* 11=Select 16ns 2077*4882a593Smuzhiyun Sequence */ 2078*4882a593Smuzhiyun #define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000 /* 1=Reverse 2079*4882a593Smuzhiyun Auto-Negotiation */ 2080*4882a593Smuzhiyun #define GG82563_PSCR2_1000BT_DISABLE 0x4000 /* 1=Disable 2081*4882a593Smuzhiyun 1000BASE-T */ 2082*4882a593Smuzhiyun #define GG82563_PSCR2_TRANSMITER_TYPE_MASK 0x8000 2083*4882a593Smuzhiyun #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_B 0x0000 /* 0=Class B */ 2084*4882a593Smuzhiyun #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_A 0x8000 /* 1=Class A */ 2085*4882a593Smuzhiyun 2086*4882a593Smuzhiyun /* MAC Specific Control Register (Page 2, Register 21) */ 2087*4882a593Smuzhiyun /* Tx clock speed for Link Down and 1000BASE-T for the following speeds */ 2088*4882a593Smuzhiyun #define GG82563_MSCR_TX_CLK_MASK 0x0007 2089*4882a593Smuzhiyun #define GG82563_MSCR_TX_CLK_10MBPS_2_5MHZ 0x0004 2090*4882a593Smuzhiyun #define GG82563_MSCR_TX_CLK_100MBPS_25MHZ 0x0005 2091*4882a593Smuzhiyun #define GG82563_MSCR_TX_CLK_1000MBPS_2_5MHZ 0x0006 2092*4882a593Smuzhiyun #define GG82563_MSCR_TX_CLK_1000MBPS_25MHZ 0x0007 2093*4882a593Smuzhiyun 2094*4882a593Smuzhiyun #define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010 /* 1=Assert */ 2095*4882a593Smuzhiyun 2096*4882a593Smuzhiyun /* DSP Distance Register (Page 5, Register 26) */ 2097*4882a593Smuzhiyun #define GG82563_DSPD_CABLE_LENGTH 0x0007 /* 0 = <50M; 2098*4882a593Smuzhiyun 1 = 50-80M; 2099*4882a593Smuzhiyun 2 = 80-110M; 2100*4882a593Smuzhiyun 3 = 110-140M; 2101*4882a593Smuzhiyun 4 = >140M */ 2102*4882a593Smuzhiyun 2103*4882a593Smuzhiyun /* Kumeran Mode Control Register (Page 193, Register 16) */ 2104*4882a593Smuzhiyun #define GG82563_KMCR_PHY_LEDS_EN 0x0020 /* 1=PHY LEDs, 2105*4882a593Smuzhiyun 0=Kumeran Inband LEDs */ 2106*4882a593Smuzhiyun #define GG82563_KMCR_FORCE_LINK_UP 0x0040 /* 1=Force Link Up */ 2107*4882a593Smuzhiyun #define GG82563_KMCR_SUPPRESS_SGMII_EPD_EXT 0x0080 2108*4882a593Smuzhiyun #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT_MASK 0x0400 2109*4882a593Smuzhiyun #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT 0x0400 /* 1=6.25MHz, 2110*4882a593Smuzhiyun 0=0.8MHz */ 2111*4882a593Smuzhiyun #define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800 2112*4882a593Smuzhiyun 2113*4882a593Smuzhiyun /* Power Management Control Register (Page 193, Register 20) */ 2114*4882a593Smuzhiyun #define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001 /* 1=Enalbe SERDES 2115*4882a593Smuzhiyun Electrical Idle */ 2116*4882a593Smuzhiyun #define GG82563_PMCR_DISABLE_PORT 0x0002 /* 1=Disable Port */ 2117*4882a593Smuzhiyun #define GG82563_PMCR_DISABLE_SERDES 0x0004 /* 1=Disable SERDES */ 2118*4882a593Smuzhiyun #define GG82563_PMCR_REVERSE_AUTO_NEG 0x0008 /* 1=Enable Reverse 2119*4882a593Smuzhiyun Auto-Negotiation */ 2120*4882a593Smuzhiyun #define GG82563_PMCR_DISABLE_1000_NON_D0 0x0010 /* 1=Disable 1000Mbps 2121*4882a593Smuzhiyun Auto-Neg in non D0 */ 2122*4882a593Smuzhiyun #define GG82563_PMCR_DISABLE_1000 0x0020 /* 1=Disable 1000Mbps 2123*4882a593Smuzhiyun Auto-Neg Always */ 2124*4882a593Smuzhiyun #define GG82563_PMCR_REVERSE_AUTO_NEG_D0A 0x0040 /* 1=Enable D0a 2125*4882a593Smuzhiyun Reverse Auto-Negotiation */ 2126*4882a593Smuzhiyun #define GG82563_PMCR_FORCE_POWER_STATE 0x0080 /* 1=Force Power State */ 2127*4882a593Smuzhiyun #define GG82563_PMCR_PROGRAMMED_POWER_STATE_MASK 0x0300 2128*4882a593Smuzhiyun #define GG82563_PMCR_PROGRAMMED_POWER_STATE_DR 0x0000 /* 00=Dr */ 2129*4882a593Smuzhiyun #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0U 0x0100 /* 01=D0u */ 2130*4882a593Smuzhiyun #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0A 0x0200 /* 10=D0a */ 2131*4882a593Smuzhiyun #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D3 0x0300 /* 11=D3 */ 2132*4882a593Smuzhiyun 2133*4882a593Smuzhiyun /* In-Band Control Register (Page 194, Register 18) */ 2134*4882a593Smuzhiyun #define GG82563_ICR_DIS_PADDING 0x0010 /* Disable Padding Use */ 2135*4882a593Smuzhiyun 2136*4882a593Smuzhiyun 2137*4882a593Smuzhiyun /* Bits... 2138*4882a593Smuzhiyun * 15-5: page 2139*4882a593Smuzhiyun * 4-0: register offset 2140*4882a593Smuzhiyun */ 2141*4882a593Smuzhiyun #define GG82563_PAGE_SHIFT 5 2142*4882a593Smuzhiyun #define GG82563_REG(page, reg) \ 2143*4882a593Smuzhiyun (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 2144*4882a593Smuzhiyun #define GG82563_MIN_ALT_REG 30 2145*4882a593Smuzhiyun 2146*4882a593Smuzhiyun /* GG82563 Specific Registers */ 2147*4882a593Smuzhiyun #define GG82563_PHY_SPEC_CTRL \ 2148*4882a593Smuzhiyun GG82563_REG(0, 16) /* PHY Specific Control */ 2149*4882a593Smuzhiyun #define GG82563_PHY_SPEC_STATUS \ 2150*4882a593Smuzhiyun GG82563_REG(0, 17) /* PHY Specific Status */ 2151*4882a593Smuzhiyun #define GG82563_PHY_INT_ENABLE \ 2152*4882a593Smuzhiyun GG82563_REG(0, 18) /* Interrupt Enable */ 2153*4882a593Smuzhiyun #define GG82563_PHY_SPEC_STATUS_2 \ 2154*4882a593Smuzhiyun GG82563_REG(0, 19) /* PHY Specific Status 2 */ 2155*4882a593Smuzhiyun #define GG82563_PHY_RX_ERR_CNTR \ 2156*4882a593Smuzhiyun GG82563_REG(0, 21) /* Receive Error Counter */ 2157*4882a593Smuzhiyun #define GG82563_PHY_PAGE_SELECT \ 2158*4882a593Smuzhiyun GG82563_REG(0, 22) /* Page Select */ 2159*4882a593Smuzhiyun #define GG82563_PHY_SPEC_CTRL_2 \ 2160*4882a593Smuzhiyun GG82563_REG(0, 26) /* PHY Specific Control 2 */ 2161*4882a593Smuzhiyun #define GG82563_PHY_PAGE_SELECT_ALT \ 2162*4882a593Smuzhiyun GG82563_REG(0, 29) /* Alternate Page Select */ 2163*4882a593Smuzhiyun #define GG82563_PHY_TEST_CLK_CTRL \ 2164*4882a593Smuzhiyun GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */ 2165*4882a593Smuzhiyun 2166*4882a593Smuzhiyun #define GG82563_PHY_MAC_SPEC_CTRL \ 2167*4882a593Smuzhiyun GG82563_REG(2, 21) /* MAC Specific Control Register */ 2168*4882a593Smuzhiyun #define GG82563_PHY_MAC_SPEC_CTRL_2 \ 2169*4882a593Smuzhiyun GG82563_REG(2, 26) /* MAC Specific Control 2 */ 2170*4882a593Smuzhiyun 2171*4882a593Smuzhiyun #define GG82563_PHY_DSP_DISTANCE \ 2172*4882a593Smuzhiyun GG82563_REG(5, 26) /* DSP Distance */ 2173*4882a593Smuzhiyun 2174*4882a593Smuzhiyun /* Page 193 - Port Control Registers */ 2175*4882a593Smuzhiyun #define GG82563_PHY_KMRN_MODE_CTRL \ 2176*4882a593Smuzhiyun GG82563_REG(193, 16) /* Kumeran Mode Control */ 2177*4882a593Smuzhiyun #define GG82563_PHY_PORT_RESET \ 2178*4882a593Smuzhiyun GG82563_REG(193, 17) /* Port Reset */ 2179*4882a593Smuzhiyun #define GG82563_PHY_REVISION_ID \ 2180*4882a593Smuzhiyun GG82563_REG(193, 18) /* Revision ID */ 2181*4882a593Smuzhiyun #define GG82563_PHY_DEVICE_ID \ 2182*4882a593Smuzhiyun GG82563_REG(193, 19) /* Device ID */ 2183*4882a593Smuzhiyun #define GG82563_PHY_PWR_MGMT_CTRL \ 2184*4882a593Smuzhiyun GG82563_REG(193, 20) /* Power Management Control */ 2185*4882a593Smuzhiyun #define GG82563_PHY_RATE_ADAPT_CTRL \ 2186*4882a593Smuzhiyun GG82563_REG(193, 25) /* Rate Adaptation Control */ 2187*4882a593Smuzhiyun 2188*4882a593Smuzhiyun /* Page 194 - KMRN Registers */ 2189*4882a593Smuzhiyun #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \ 2190*4882a593Smuzhiyun GG82563_REG(194, 16) /* FIFO's Control/Status */ 2191*4882a593Smuzhiyun #define GG82563_PHY_KMRN_CTRL \ 2192*4882a593Smuzhiyun GG82563_REG(194, 17) /* Control */ 2193*4882a593Smuzhiyun #define GG82563_PHY_INBAND_CTRL \ 2194*4882a593Smuzhiyun GG82563_REG(194, 18) /* Inband Control */ 2195*4882a593Smuzhiyun #define GG82563_PHY_KMRN_DIAGNOSTIC \ 2196*4882a593Smuzhiyun GG82563_REG(194, 19) /* Diagnostic */ 2197*4882a593Smuzhiyun #define GG82563_PHY_ACK_TIMEOUTS \ 2198*4882a593Smuzhiyun GG82563_REG(194, 20) /* Acknowledge Timeouts */ 2199*4882a593Smuzhiyun #define GG82563_PHY_ADV_ABILITY \ 2200*4882a593Smuzhiyun GG82563_REG(194, 21) /* Advertised Ability */ 2201*4882a593Smuzhiyun #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \ 2202*4882a593Smuzhiyun GG82563_REG(194, 23) /* Link Partner Advertised Ability */ 2203*4882a593Smuzhiyun #define GG82563_PHY_ADV_NEXT_PAGE \ 2204*4882a593Smuzhiyun GG82563_REG(194, 24) /* Advertised Next Page */ 2205*4882a593Smuzhiyun #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \ 2206*4882a593Smuzhiyun GG82563_REG(194, 25) /* Link Partner Advertised Next page */ 2207*4882a593Smuzhiyun #define GG82563_PHY_KMRN_MISC \ 2208*4882a593Smuzhiyun GG82563_REG(194, 26) /* Misc. */ 2209*4882a593Smuzhiyun 2210*4882a593Smuzhiyun /* PHY Control Register */ 2211*4882a593Smuzhiyun #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ 2212*4882a593Smuzhiyun #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ 2213*4882a593Smuzhiyun #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 2214*4882a593Smuzhiyun #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 2215*4882a593Smuzhiyun #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ 2216*4882a593Smuzhiyun #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 2217*4882a593Smuzhiyun #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 2218*4882a593Smuzhiyun #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ 2219*4882a593Smuzhiyun #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 2220*4882a593Smuzhiyun #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 2221*4882a593Smuzhiyun 2222*4882a593Smuzhiyun /* PHY Status Register */ 2223*4882a593Smuzhiyun #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ 2224*4882a593Smuzhiyun #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ 2225*4882a593Smuzhiyun #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 2226*4882a593Smuzhiyun #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ 2227*4882a593Smuzhiyun #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ 2228*4882a593Smuzhiyun #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 2229*4882a593Smuzhiyun #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ 2230*4882a593Smuzhiyun #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ 2231*4882a593Smuzhiyun #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ 2232*4882a593Smuzhiyun #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ 2233*4882a593Smuzhiyun #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ 2234*4882a593Smuzhiyun #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ 2235*4882a593Smuzhiyun #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ 2236*4882a593Smuzhiyun #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ 2237*4882a593Smuzhiyun #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ 2238*4882a593Smuzhiyun 2239*4882a593Smuzhiyun /* Autoneg Advertisement Register */ 2240*4882a593Smuzhiyun #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ 2241*4882a593Smuzhiyun #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 2242*4882a593Smuzhiyun #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 2243*4882a593Smuzhiyun #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 2244*4882a593Smuzhiyun #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 2245*4882a593Smuzhiyun #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ 2246*4882a593Smuzhiyun #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 2247*4882a593Smuzhiyun #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 2248*4882a593Smuzhiyun #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ 2249*4882a593Smuzhiyun #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 2250*4882a593Smuzhiyun 2251*4882a593Smuzhiyun /* Link Partner Ability Register (Base Page) */ 2252*4882a593Smuzhiyun #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ 2253*4882a593Smuzhiyun #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */ 2254*4882a593Smuzhiyun #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */ 2255*4882a593Smuzhiyun #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */ 2256*4882a593Smuzhiyun #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */ 2257*4882a593Smuzhiyun #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ 2258*4882a593Smuzhiyun #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 2259*4882a593Smuzhiyun #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 2260*4882a593Smuzhiyun #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */ 2261*4882a593Smuzhiyun #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */ 2262*4882a593Smuzhiyun #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 2263*4882a593Smuzhiyun 2264*4882a593Smuzhiyun /* Autoneg Expansion Register */ 2265*4882a593Smuzhiyun #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ 2266*4882a593Smuzhiyun #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */ 2267*4882a593Smuzhiyun #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */ 2268*4882a593Smuzhiyun #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */ 2269*4882a593Smuzhiyun #define NWAY_ER_PAR_DETECT_FAULT 0x0100 /* LP is 100TX Full Duplex Capable */ 2270*4882a593Smuzhiyun 2271*4882a593Smuzhiyun /* Next Page TX Register */ 2272*4882a593Smuzhiyun #define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ 2273*4882a593Smuzhiyun #define NPTX_TOGGLE 0x0800 /* Toggles between exchanges 2274*4882a593Smuzhiyun * of different NP 2275*4882a593Smuzhiyun */ 2276*4882a593Smuzhiyun #define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg 2277*4882a593Smuzhiyun * 0 = cannot comply with msg 2278*4882a593Smuzhiyun */ 2279*4882a593Smuzhiyun #define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ 2280*4882a593Smuzhiyun #define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow 2281*4882a593Smuzhiyun * 0 = sending last NP 2282*4882a593Smuzhiyun */ 2283*4882a593Smuzhiyun 2284*4882a593Smuzhiyun /* Link Partner Next Page Register */ 2285*4882a593Smuzhiyun #define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ 2286*4882a593Smuzhiyun #define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges 2287*4882a593Smuzhiyun * of different NP 2288*4882a593Smuzhiyun */ 2289*4882a593Smuzhiyun #define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg 2290*4882a593Smuzhiyun * 0 = cannot comply with msg 2291*4882a593Smuzhiyun */ 2292*4882a593Smuzhiyun #define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ 2293*4882a593Smuzhiyun #define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */ 2294*4882a593Smuzhiyun #define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow 2295*4882a593Smuzhiyun * 0 = sending last NP 2296*4882a593Smuzhiyun */ 2297*4882a593Smuzhiyun 2298*4882a593Smuzhiyun /* 1000BASE-T Control Register */ 2299*4882a593Smuzhiyun #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ 2300*4882a593Smuzhiyun #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 2301*4882a593Smuzhiyun #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 2302*4882a593Smuzhiyun #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */ 2303*4882a593Smuzhiyun /* 0=DTE device */ 2304*4882a593Smuzhiyun #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 2305*4882a593Smuzhiyun /* 0=Configure PHY as Slave */ 2306*4882a593Smuzhiyun #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 2307*4882a593Smuzhiyun /* 0=Automatic Master/Slave config */ 2308*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ 2309*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ 2310*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ 2311*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ 2312*4882a593Smuzhiyun #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ 2313*4882a593Smuzhiyun 2314*4882a593Smuzhiyun /* 1000BASE-T Status Register */ 2315*4882a593Smuzhiyun #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */ 2316*4882a593Smuzhiyun #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */ 2317*4882a593Smuzhiyun #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ 2318*4882a593Smuzhiyun #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ 2319*4882a593Smuzhiyun #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 2320*4882a593Smuzhiyun #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 2321*4882a593Smuzhiyun #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */ 2322*4882a593Smuzhiyun #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ 2323*4882a593Smuzhiyun #define SR_1000T_REMOTE_RX_STATUS_SHIFT 12 2324*4882a593Smuzhiyun #define SR_1000T_LOCAL_RX_STATUS_SHIFT 13 2325*4882a593Smuzhiyun 2326*4882a593Smuzhiyun /* Extended Status Register */ 2327*4882a593Smuzhiyun #define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */ 2328*4882a593Smuzhiyun #define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */ 2329*4882a593Smuzhiyun #define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */ 2330*4882a593Smuzhiyun #define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */ 2331*4882a593Smuzhiyun 2332*4882a593Smuzhiyun #define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */ 2333*4882a593Smuzhiyun #define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */ 2334*4882a593Smuzhiyun 2335*4882a593Smuzhiyun #define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */ 2336*4882a593Smuzhiyun /* (0=enable, 1=disable) */ 2337*4882a593Smuzhiyun 2338*4882a593Smuzhiyun /* M88E1000 PHY Specific Control Register */ 2339*4882a593Smuzhiyun #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */ 2340*4882a593Smuzhiyun #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ 2341*4882a593Smuzhiyun #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */ 2342*4882a593Smuzhiyun #define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low, 2343*4882a593Smuzhiyun * 0=CLK125 toggling 2344*4882a593Smuzhiyun */ 2345*4882a593Smuzhiyun #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 2346*4882a593Smuzhiyun /* Manual MDI configuration */ 2347*4882a593Smuzhiyun #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 2348*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover, 2349*4882a593Smuzhiyun * 100BASE-TX/10BASE-T: 2350*4882a593Smuzhiyun * MDI Mode 2351*4882a593Smuzhiyun */ 2352*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled 2353*4882a593Smuzhiyun * all speeds. 2354*4882a593Smuzhiyun */ 2355*4882a593Smuzhiyun #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080 2356*4882a593Smuzhiyun /* 1=Enable Extended 10BASE-T distance 2357*4882a593Smuzhiyun * (Lower 10BASE-T RX Threshold) 2358*4882a593Smuzhiyun * 0=Normal 10BASE-T RX Threshold */ 2359*4882a593Smuzhiyun #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100 2360*4882a593Smuzhiyun /* 1=5-Bit interface in 100BASE-TX 2361*4882a593Smuzhiyun * 0=MII interface in 100BASE-TX */ 2362*4882a593Smuzhiyun #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */ 2363*4882a593Smuzhiyun #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */ 2364*4882a593Smuzhiyun #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ 2365*4882a593Smuzhiyun 2366*4882a593Smuzhiyun #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1 2367*4882a593Smuzhiyun #define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5 2368*4882a593Smuzhiyun #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7 2369*4882a593Smuzhiyun 2370*4882a593Smuzhiyun /* M88E1000 PHY Specific Status Register */ 2371*4882a593Smuzhiyun #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */ 2372*4882a593Smuzhiyun #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 2373*4882a593Smuzhiyun #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 2374*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M; 2375*4882a593Smuzhiyun * 3=110-140M;4=>140M */ 2376*4882a593Smuzhiyun #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ 2377*4882a593Smuzhiyun #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ 2378*4882a593Smuzhiyun #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */ 2379*4882a593Smuzhiyun #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */ 2380*4882a593Smuzhiyun #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 2381*4882a593Smuzhiyun #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */ 2382*4882a593Smuzhiyun #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */ 2383*4882a593Smuzhiyun #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 2384*4882a593Smuzhiyun 2385*4882a593Smuzhiyun #define M88E1000_PSSR_REV_POLARITY_SHIFT 1 2386*4882a593Smuzhiyun #define M88E1000_PSSR_MDIX_SHIFT 6 2387*4882a593Smuzhiyun #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 2388*4882a593Smuzhiyun 2389*4882a593Smuzhiyun /* M88E1000 Extended PHY Specific Control Register */ 2390*4882a593Smuzhiyun #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */ 2391*4882a593Smuzhiyun #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled. 2392*4882a593Smuzhiyun * Will assert lost lock and bring 2393*4882a593Smuzhiyun * link down if idle not seen 2394*4882a593Smuzhiyun * within 1ms in 1000BASE-T 2395*4882a593Smuzhiyun */ 2396*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we 2397*4882a593Smuzhiyun * are the master */ 2398*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 2399*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 2400*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400 2401*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800 2402*4882a593Smuzhiyun #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00 2403*4882a593Smuzhiyun /* Number of times we will attempt to autonegotiate before downshifting if we 2404*4882a593Smuzhiyun * are the slave */ 2405*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 2406*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000 2407*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 2408*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200 2409*4882a593Smuzhiyun #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300 2410*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */ 2411*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 2412*4882a593Smuzhiyun #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */ 2413*4882a593Smuzhiyun 2414*4882a593Smuzhiyun /* Bit definitions for valid PHY IDs. */ 2415*4882a593Smuzhiyun #define M88E1000_E_PHY_ID 0x01410C50 2416*4882a593Smuzhiyun #define M88E1000_I_PHY_ID 0x01410C30 2417*4882a593Smuzhiyun #define M88E1011_I_PHY_ID 0x01410C20 2418*4882a593Smuzhiyun #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID 2419*4882a593Smuzhiyun #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID 2420*4882a593Smuzhiyun #define IGP01E1000_I_PHY_ID 0x02A80380 2421*4882a593Smuzhiyun #define M88E1011_I_REV_4 0x04 2422*4882a593Smuzhiyun #define M88E1111_I_PHY_ID 0x01410CC0 2423*4882a593Smuzhiyun #define L1LXT971A_PHY_ID 0x001378E0 2424*4882a593Smuzhiyun #define GG82563_E_PHY_ID 0x01410CA0 2425*4882a593Smuzhiyun 2426*4882a593Smuzhiyun #define BME1000_E_PHY_ID 0x01410CB0 2427*4882a593Smuzhiyun 2428*4882a593Smuzhiyun #define I210_I_PHY_ID 0x01410C00 2429*4882a593Smuzhiyun 2430*4882a593Smuzhiyun /* Miscellaneous PHY bit definitions. */ 2431*4882a593Smuzhiyun #define PHY_PREAMBLE 0xFFFFFFFF 2432*4882a593Smuzhiyun #define PHY_SOF 0x01 2433*4882a593Smuzhiyun #define PHY_OP_READ 0x02 2434*4882a593Smuzhiyun #define PHY_OP_WRITE 0x01 2435*4882a593Smuzhiyun #define PHY_TURNAROUND 0x02 2436*4882a593Smuzhiyun #define PHY_PREAMBLE_SIZE 32 2437*4882a593Smuzhiyun #define MII_CR_SPEED_1000 0x0040 2438*4882a593Smuzhiyun #define MII_CR_SPEED_100 0x2000 2439*4882a593Smuzhiyun #define MII_CR_SPEED_10 0x0000 2440*4882a593Smuzhiyun #define E1000_PHY_ADDRESS 0x01 2441*4882a593Smuzhiyun #define PHY_AUTO_NEG_TIME 80 /* 8.0 Seconds */ 2442*4882a593Smuzhiyun #define PHY_FORCE_TIME 20 /* 2.0 Seconds */ 2443*4882a593Smuzhiyun #define PHY_REVISION_MASK 0xFFFFFFF0 2444*4882a593Smuzhiyun #define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */ 2445*4882a593Smuzhiyun #define REG4_SPEED_MASK 0x01E0 2446*4882a593Smuzhiyun #define REG9_SPEED_MASK 0x0300 2447*4882a593Smuzhiyun #define ADVERTISE_10_HALF 0x0001 2448*4882a593Smuzhiyun #define ADVERTISE_10_FULL 0x0002 2449*4882a593Smuzhiyun #define ADVERTISE_100_HALF 0x0004 2450*4882a593Smuzhiyun #define ADVERTISE_100_FULL 0x0008 2451*4882a593Smuzhiyun #define ADVERTISE_1000_HALF 0x0010 2452*4882a593Smuzhiyun #define ADVERTISE_1000_FULL 0x0020 2453*4882a593Smuzhiyun 2454*4882a593Smuzhiyun #define ICH_FLASH_GFPREG 0x0000 2455*4882a593Smuzhiyun #define ICH_FLASH_HSFSTS 0x0004 2456*4882a593Smuzhiyun #define ICH_FLASH_HSFCTL 0x0006 2457*4882a593Smuzhiyun #define ICH_FLASH_FADDR 0x0008 2458*4882a593Smuzhiyun #define ICH_FLASH_FDATA0 0x0010 2459*4882a593Smuzhiyun #define ICH_FLASH_FRACC 0x0050 2460*4882a593Smuzhiyun #define ICH_FLASH_FREG0 0x0054 2461*4882a593Smuzhiyun #define ICH_FLASH_FREG1 0x0058 2462*4882a593Smuzhiyun #define ICH_FLASH_FREG2 0x005C 2463*4882a593Smuzhiyun #define ICH_FLASH_FREG3 0x0060 2464*4882a593Smuzhiyun #define ICH_FLASH_FPR0 0x0074 2465*4882a593Smuzhiyun #define ICH_FLASH_FPR1 0x0078 2466*4882a593Smuzhiyun #define ICH_FLASH_SSFSTS 0x0090 2467*4882a593Smuzhiyun #define ICH_FLASH_SSFCTL 0x0092 2468*4882a593Smuzhiyun #define ICH_FLASH_PREOP 0x0094 2469*4882a593Smuzhiyun #define ICH_FLASH_OPTYPE 0x0096 2470*4882a593Smuzhiyun #define ICH_FLASH_OPMENU 0x0098 2471*4882a593Smuzhiyun 2472*4882a593Smuzhiyun #define ICH_FLASH_REG_MAPSIZE 0x00A0 2473*4882a593Smuzhiyun #define ICH_FLASH_SECTOR_SIZE 4096 2474*4882a593Smuzhiyun #define ICH_GFPREG_BASE_MASK 0x1FFF 2475*4882a593Smuzhiyun #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF 2476*4882a593Smuzhiyun 2477*4882a593Smuzhiyun #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */ 2478*4882a593Smuzhiyun 2479*4882a593Smuzhiyun /* SPI EEPROM Status Register */ 2480*4882a593Smuzhiyun #define EEPROM_STATUS_RDY_SPI 0x01 2481*4882a593Smuzhiyun #define EEPROM_STATUS_WEN_SPI 0x02 2482*4882a593Smuzhiyun #define EEPROM_STATUS_BP0_SPI 0x04 2483*4882a593Smuzhiyun #define EEPROM_STATUS_BP1_SPI 0x08 2484*4882a593Smuzhiyun #define EEPROM_STATUS_WPEN_SPI 0x80 2485*4882a593Smuzhiyun 2486*4882a593Smuzhiyun /* SW Semaphore Register */ 2487*4882a593Smuzhiyun #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 2488*4882a593Smuzhiyun #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 2489*4882a593Smuzhiyun #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ 2490*4882a593Smuzhiyun #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 2491*4882a593Smuzhiyun 2492*4882a593Smuzhiyun /* FW Semaphore Register */ 2493*4882a593Smuzhiyun #define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */ 2494*4882a593Smuzhiyun #define E1000_FWSM_MODE_SHIFT 1 2495*4882a593Smuzhiyun #define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */ 2496*4882a593Smuzhiyun 2497*4882a593Smuzhiyun #define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */ 2498*4882a593Smuzhiyun #define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */ 2499*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */ 2500*4882a593Smuzhiyun #define E1000_FWSM_SKUEL_SHIFT 29 2501*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */ 2502*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */ 2503*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */ 2504*4882a593Smuzhiyun #define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */ 2505*4882a593Smuzhiyun 2506*4882a593Smuzhiyun #define E1000_GCR 0x05B00 /* PCI-Ex Control */ 2507*4882a593Smuzhiyun #define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */ 2508*4882a593Smuzhiyun #define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */ 2509*4882a593Smuzhiyun #define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */ 2510*4882a593Smuzhiyun #define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */ 2511*4882a593Smuzhiyun #define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */ 2512*4882a593Smuzhiyun #define E1000_SWSM 0x05B50 /* SW Semaphore */ 2513*4882a593Smuzhiyun #define E1000_FWSM 0x05B54 /* FW Semaphore */ 2514*4882a593Smuzhiyun #define E1000_FFLT_DBG 0x05F04 /* Debug Register */ 2515*4882a593Smuzhiyun #define E1000_HICR 0x08F00 /* Host Inteface Control */ 2516*4882a593Smuzhiyun 2517*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 2518*4882a593Smuzhiyun #define IGP_ACTIVITY_LED_ENABLE 0x0300 2519*4882a593Smuzhiyun #define IGP_LED3_MODE 0x07000000 2520*4882a593Smuzhiyun 2521*4882a593Smuzhiyun /* Mask bit for PHY class in Word 7 of the EEPROM */ 2522*4882a593Smuzhiyun #define EEPROM_PHY_CLASS_A 0x8000 2523*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */ 2524*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds*/ 2525*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds*/ 2526*4882a593Smuzhiyun 2527*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_MASK 0x0000FFFF 2528*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET 0x001F0000 2529*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_SHIFT 16 2530*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_REN 0x00200000 2531*4882a593Smuzhiyun 2532*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000 2533*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001 2534*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002 2535*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003 2536*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004 2537*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009 2538*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010 2539*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E 2540*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F 2541*4882a593Smuzhiyun 2542*4882a593Smuzhiyun /* FIFO Control */ 2543*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008 2544*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800 2545*4882a593Smuzhiyun 2546*4882a593Smuzhiyun /* In-Band Control */ 2547*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500 2548*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010 2549*4882a593Smuzhiyun 2550*4882a593Smuzhiyun /* Half-Duplex Control */ 2551*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004 2552*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000 2553*4882a593Smuzhiyun 2554*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E 2555*4882a593Smuzhiyun 2556*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000 2557*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000 2558*4882a593Smuzhiyun 2559*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_K0S_100_EN 0x2000 2560*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000 2561*4882a593Smuzhiyun #define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003 2562*4882a593Smuzhiyun 2563*4882a593Smuzhiyun #define E1000_MNG_ICH_IAMT_MODE 0x2 2564*4882a593Smuzhiyun #define E1000_MNG_IAMT_MODE 0x3 2565*4882a593Smuzhiyun #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 2566*4882a593Smuzhiyun #define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */ 2567*4882a593Smuzhiyun /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 2568*4882a593Smuzhiyun #define PHY_CFG_TIMEOUT 100 2569*4882a593Smuzhiyun #define DEFAULT_80003ES2LAN_TIPG_IPGT_10_100 0x00000009 2570*4882a593Smuzhiyun #define DEFAULT_80003ES2LAN_TIPG_IPGT_1000 0x00000008 2571*4882a593Smuzhiyun #define AUTO_ALL_MODES 0 2572*4882a593Smuzhiyun 2573*4882a593Smuzhiyun #ifndef E1000_MASTER_SLAVE 2574*4882a593Smuzhiyun /* Switch to override PHY master/slave setting */ 2575*4882a593Smuzhiyun #define E1000_MASTER_SLAVE e1000_ms_hw_default 2576*4882a593Smuzhiyun #endif 2577*4882a593Smuzhiyun /* Extended Transmit Control */ 2578*4882a593Smuzhiyun #define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */ 2579*4882a593Smuzhiyun #define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */ 2580*4882a593Smuzhiyun 2581*4882a593Smuzhiyun #define DEFAULT_80003ES2LAN_TCTL_EXT_GCEX 0x00010000 2582*4882a593Smuzhiyun 2583*4882a593Smuzhiyun #define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL 2584*4882a593Smuzhiyun 2585*4882a593Smuzhiyun #define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000 2586*4882a593Smuzhiyun #define E1000_MC_TBL_SIZE_ICH8LAN 32 2587*4882a593Smuzhiyun 2588*4882a593Smuzhiyun #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers 2589*4882a593Smuzhiyun after IMS clear */ 2590*4882a593Smuzhiyun #endif /* _E1000_HW_H_ */ 2591