1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Dave Ethernet Controller driver 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2008 Dave S.r.l. <www.dave.eu> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 7*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 8*4882a593Smuzhiyun * published by the Free Software Foundation. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __DRIVERS_DNET_H__ 12*4882a593Smuzhiyun #define __DRIVERS_DNET_H__ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define DRIVERNAME "dnet" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun struct dnet_registers { 17*4882a593Smuzhiyun /* ALL DNET FIFO REGISTERS */ 18*4882a593Smuzhiyun u32 RX_LEN_FIFO; 19*4882a593Smuzhiyun u32 RX_DATA_FIFO; 20*4882a593Smuzhiyun u32 TX_LEN_FIFO; 21*4882a593Smuzhiyun u32 TX_DATA_FIFO; 22*4882a593Smuzhiyun u32 pad1[0x3c]; 23*4882a593Smuzhiyun /* ALL DNET CONTROL/STATUS REGISTERS */ 24*4882a593Smuzhiyun u32 VERCAPS; 25*4882a593Smuzhiyun u32 INTR_SRC; 26*4882a593Smuzhiyun u32 INTR_ENB; 27*4882a593Smuzhiyun u32 RX_STATUS; 28*4882a593Smuzhiyun u32 TX_STATUS; 29*4882a593Smuzhiyun u32 RX_FRAMES_CNT; 30*4882a593Smuzhiyun u32 TX_FRAMES_CNT; 31*4882a593Smuzhiyun u32 RX_FIFO_TH; 32*4882a593Smuzhiyun u32 TX_FIFO_TH; 33*4882a593Smuzhiyun u32 SYS_CTL; 34*4882a593Smuzhiyun u32 PAUSE_TMR; 35*4882a593Smuzhiyun u32 RX_FIFO_WCNT; 36*4882a593Smuzhiyun u32 TX_FIFO_WCNT; 37*4882a593Smuzhiyun u32 pad2[0x33]; 38*4882a593Smuzhiyun /* ALL DNET MAC REGISTERS */ 39*4882a593Smuzhiyun u32 MACREG_DATA; /* Mac-Reg Data */ 40*4882a593Smuzhiyun u32 MACREG_ADDR; /* Mac-Reg Addr */ 41*4882a593Smuzhiyun u32 pad3[0x3e]; 42*4882a593Smuzhiyun /* ALL DNET RX STATISTICS COUNTERS */ 43*4882a593Smuzhiyun u32 RX_PKT_IGNR_CNT; 44*4882a593Smuzhiyun u32 RX_LEN_CHK_ERR_CNT; 45*4882a593Smuzhiyun u32 RX_LNG_FRM_CNT; 46*4882a593Smuzhiyun u32 RX_SHRT_FRM_CNT; 47*4882a593Smuzhiyun u32 RX_IPG_VIOL_CNT; 48*4882a593Smuzhiyun u32 RX_CRC_ERR_CNT; 49*4882a593Smuzhiyun u32 RX_OK_PKT_CNT; 50*4882a593Smuzhiyun u32 RX_CTL_FRM_CNT; 51*4882a593Smuzhiyun u32 RX_PAUSE_FRM_CNT; 52*4882a593Smuzhiyun u32 RX_MULTICAST_CNT; 53*4882a593Smuzhiyun u32 RX_BROADCAST_CNT; 54*4882a593Smuzhiyun u32 RX_VLAN_TAG_CNT; 55*4882a593Smuzhiyun u32 RX_PRE_SHRINK_CNT; 56*4882a593Smuzhiyun u32 RX_DRIB_NIB_CNT; 57*4882a593Smuzhiyun u32 RX_UNSUP_OPCD_CNT; 58*4882a593Smuzhiyun u32 RX_BYTE_CNT; 59*4882a593Smuzhiyun u32 pad4[0x30]; 60*4882a593Smuzhiyun /* DNET TX STATISTICS COUNTERS */ 61*4882a593Smuzhiyun u32 TX_UNICAST_CNT; 62*4882a593Smuzhiyun u32 TX_PAUSE_FRM_CNT; 63*4882a593Smuzhiyun u32 TX_MULTICAST_CNT; 64*4882a593Smuzhiyun u32 TX_BRDCAST_CNT; 65*4882a593Smuzhiyun u32 TX_VLAN_TAG_CNT; 66*4882a593Smuzhiyun u32 TX_BAD_FCS_CNT; 67*4882a593Smuzhiyun u32 TX_JUMBO_CNT; 68*4882a593Smuzhiyun u32 TX_BYTE_CNT; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* SOME INTERNAL MAC-CORE REGISTER */ 72*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_REG 0x0 73*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_REG 0x2 74*4882a593Smuzhiyun #define DNET_INTERNAL_MAX_PKT_SIZE_REG 0x4 75*4882a593Smuzhiyun #define DNET_INTERNAL_IGP_REG 0x8 76*4882a593Smuzhiyun #define DNET_INTERNAL_MAC_ADDR_0_REG 0xa 77*4882a593Smuzhiyun #define DNET_INTERNAL_MAC_ADDR_1_REG 0xc 78*4882a593Smuzhiyun #define DNET_INTERNAL_MAC_ADDR_2_REG 0xe 79*4882a593Smuzhiyun #define DNET_INTERNAL_TX_RX_STS_REG 0x12 80*4882a593Smuzhiyun #define DNET_INTERNAL_GMII_MNG_CTL_REG 0x14 81*4882a593Smuzhiyun #define DNET_INTERNAL_GMII_MNG_DAT_REG 0x16 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define DNET_INTERNAL_GMII_MNG_CMD_FIN (1 << 14) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define DNET_INTERNAL_WRITE (1 << 31) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* MAC-CORE REGISTER FIELDS */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* MAC-CORE MODE REGISTER FIELDS */ 90*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_GBITEN (1 << 0) 91*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_FCEN (1 << 1) 92*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_RXEN (1 << 2) 93*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_TXEN (1 << 3) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* MAC-CORE RXTX CONTROL REGISTER FIELDS */ 96*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXSHORTFRAME (1 << 8) 97*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST (1 << 7) 98*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST (1 << 4) 99*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXPAUSE (1 << 3) 100*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_DISTXFCS (1 << 2) 101*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS (1 << 1) 102*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_ENPROMISC (1 << 0) 103*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL (1 << 6) 104*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP (1 << 5) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* SYSTEM CONTROL REGISTER FIELDS */ 107*4882a593Smuzhiyun #define DNET_SYS_CTL_IGNORENEXTPKT (1 << 0) 108*4882a593Smuzhiyun #define DNET_SYS_CTL_SENDPAUSE (1 << 2) 109*4882a593Smuzhiyun #define DNET_SYS_CTL_RXFIFOFLUSH (1 << 3) 110*4882a593Smuzhiyun #define DNET_SYS_CTL_TXFIFOFLUSH (1 << 4) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* TX STATUS REGISTER FIELDS */ 113*4882a593Smuzhiyun #define DNET_TX_STATUS_FIFO_ALMOST_EMPTY (1 << 2) 114*4882a593Smuzhiyun #define DNET_TX_STATUS_FIFO_ALMOST_FULL (1 << 1) 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* INTERRUPT SOURCE REGISTER FIELDS */ 117*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_PKTSENT (1 << 0) 118*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_FIFOAF (1 << 1) 119*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_FIFOAE (1 << 2) 120*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_DISCFRM (1 << 3) 121*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_FIFOFULL (1 << 4) 122*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_CMDFIFOAF (1 << 8) 123*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_CMDFIFOFF (1 << 9) 124*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_DATAFIFOFF (1 << 10) 125*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_SUMMARY (1 << 16) 126*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_SUMMARY (1 << 17) 127*4882a593Smuzhiyun #define DNET_INTR_SRC_PHY (1 << 19) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* INTERRUPT ENABLE REGISTER FIELDS */ 130*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_PKTSENT (1 << 0) 131*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_FIFOAF (1 << 1) 132*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_FIFOAE (1 << 2) 133*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_DISCFRM (1 << 3) 134*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_FIFOFULL (1 << 4) 135*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_PKTRDY (1 << 8) 136*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOAF (1 << 9) 137*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOERR (1 << 10) 138*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_ERROR (1 << 11) 139*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOFULL (1 << 12) 140*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOAE (1 << 13) 141*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_SUMMARY (1 << 16) 142*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_SUMMARY (1 << 17) 143*4882a593Smuzhiyun #define DNET_INTR_ENB_GLOBAL_ENABLE (1 << 18) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* 146*4882a593Smuzhiyun * Capabilities. Used by the driver to know the capabilities that 147*4882a593Smuzhiyun * the ethernet controller inside the FPGA have. 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define DNET_HAS_MDIO (1 << 0) 151*4882a593Smuzhiyun #define DNET_HAS_IRQ (1 << 1) 152*4882a593Smuzhiyun #define DNET_HAS_GIGABIT (1 << 2) 153*4882a593Smuzhiyun #define DNET_HAS_DMA (1 << 3) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define DNET_HAS_MII (1 << 4) /* or GMII */ 156*4882a593Smuzhiyun #define DNET_HAS_RMII (1 << 5) /* or RGMII */ 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define DNET_CAPS_MASK 0xFFFF 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define DNET_FIFO_SIZE 2048 /* 2K x 32 bit */ 161*4882a593Smuzhiyun #define DNET_FIFO_TX_DATA_AF_TH (DNET_FIFO_SIZE - 384) /* 384 = 1536 / 4 */ 162*4882a593Smuzhiyun #define DNET_FIFO_TX_DATA_AE_TH (384) 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define DNET_FIFO_RX_CMD_AF_TH (1 << 16) /* just one frame inside the FIFO */ 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #endif 167