1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * dm9000 Ethernet 3*4882a593Smuzhiyun */ 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #define DM9000_ID 0x90000A46 8*4882a593Smuzhiyun #define DM9000_PKT_MAX 1536 /* Received packet max size */ 9*4882a593Smuzhiyun #define DM9000_PKT_RDY 0x01 /* Packet ready to receive */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* although the registers are 16 bit, they are 32-bit aligned. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define DM9000_NCR 0x00 15*4882a593Smuzhiyun #define DM9000_NSR 0x01 16*4882a593Smuzhiyun #define DM9000_TCR 0x02 17*4882a593Smuzhiyun #define DM9000_TSR1 0x03 18*4882a593Smuzhiyun #define DM9000_TSR2 0x04 19*4882a593Smuzhiyun #define DM9000_RCR 0x05 20*4882a593Smuzhiyun #define DM9000_RSR 0x06 21*4882a593Smuzhiyun #define DM9000_ROCR 0x07 22*4882a593Smuzhiyun #define DM9000_BPTR 0x08 23*4882a593Smuzhiyun #define DM9000_FCTR 0x09 24*4882a593Smuzhiyun #define DM9000_FCR 0x0A 25*4882a593Smuzhiyun #define DM9000_EPCR 0x0B 26*4882a593Smuzhiyun #define DM9000_EPAR 0x0C 27*4882a593Smuzhiyun #define DM9000_EPDRL 0x0D 28*4882a593Smuzhiyun #define DM9000_EPDRH 0x0E 29*4882a593Smuzhiyun #define DM9000_WCR 0x0F 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define DM9000_PAR 0x10 32*4882a593Smuzhiyun #define DM9000_MAR 0x16 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define DM9000_GPCR 0x1e 35*4882a593Smuzhiyun #define DM9000_GPR 0x1f 36*4882a593Smuzhiyun #define DM9000_TRPAL 0x22 37*4882a593Smuzhiyun #define DM9000_TRPAH 0x23 38*4882a593Smuzhiyun #define DM9000_RWPAL 0x24 39*4882a593Smuzhiyun #define DM9000_RWPAH 0x25 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define DM9000_VIDL 0x28 42*4882a593Smuzhiyun #define DM9000_VIDH 0x29 43*4882a593Smuzhiyun #define DM9000_PIDL 0x2A 44*4882a593Smuzhiyun #define DM9000_PIDH 0x2B 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define DM9000_CHIPR 0x2C 47*4882a593Smuzhiyun #define DM9000_SMCR 0x2F 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define DM9000_PHY 0x40 /* PHY address 0x01 */ 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define DM9000_MRCMDX 0xF0 52*4882a593Smuzhiyun #define DM9000_MRCMD 0xF2 53*4882a593Smuzhiyun #define DM9000_MRRL 0xF4 54*4882a593Smuzhiyun #define DM9000_MRRH 0xF5 55*4882a593Smuzhiyun #define DM9000_MWCMDX 0xF6 56*4882a593Smuzhiyun #define DM9000_MWCMD 0xF8 57*4882a593Smuzhiyun #define DM9000_MWRL 0xFA 58*4882a593Smuzhiyun #define DM9000_MWRH 0xFB 59*4882a593Smuzhiyun #define DM9000_TXPLL 0xFC 60*4882a593Smuzhiyun #define DM9000_TXPLH 0xFD 61*4882a593Smuzhiyun #define DM9000_ISR 0xFE 62*4882a593Smuzhiyun #define DM9000_IMR 0xFF 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define NCR_EXT_PHY (1<<7) 65*4882a593Smuzhiyun #define NCR_WAKEEN (1<<6) 66*4882a593Smuzhiyun #define NCR_FCOL (1<<4) 67*4882a593Smuzhiyun #define NCR_FDX (1<<3) 68*4882a593Smuzhiyun #define NCR_LBK (3<<1) 69*4882a593Smuzhiyun #define NCR_LBK_INT_MAC (1<<1) 70*4882a593Smuzhiyun #define NCR_LBK_INT_PHY (2<<1) 71*4882a593Smuzhiyun #define NCR_RST (1<<0) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define NSR_SPEED (1<<7) 74*4882a593Smuzhiyun #define NSR_LINKST (1<<6) 75*4882a593Smuzhiyun #define NSR_WAKEST (1<<5) 76*4882a593Smuzhiyun #define NSR_TX2END (1<<3) 77*4882a593Smuzhiyun #define NSR_TX1END (1<<2) 78*4882a593Smuzhiyun #define NSR_RXOV (1<<1) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define TCR_TJDIS (1<<6) 81*4882a593Smuzhiyun #define TCR_EXCECM (1<<5) 82*4882a593Smuzhiyun #define TCR_PAD_DIS2 (1<<4) 83*4882a593Smuzhiyun #define TCR_CRC_DIS2 (1<<3) 84*4882a593Smuzhiyun #define TCR_PAD_DIS1 (1<<2) 85*4882a593Smuzhiyun #define TCR_CRC_DIS1 (1<<1) 86*4882a593Smuzhiyun #define TCR_TXREQ (1<<0) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define TSR_TJTO (1<<7) 89*4882a593Smuzhiyun #define TSR_LC (1<<6) 90*4882a593Smuzhiyun #define TSR_NC (1<<5) 91*4882a593Smuzhiyun #define TSR_LCOL (1<<4) 92*4882a593Smuzhiyun #define TSR_COL (1<<3) 93*4882a593Smuzhiyun #define TSR_EC (1<<2) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define RCR_WTDIS (1<<6) 96*4882a593Smuzhiyun #define RCR_DIS_LONG (1<<5) 97*4882a593Smuzhiyun #define RCR_DIS_CRC (1<<4) 98*4882a593Smuzhiyun #define RCR_ALL (1<<3) 99*4882a593Smuzhiyun #define RCR_RUNT (1<<2) 100*4882a593Smuzhiyun #define RCR_PRMSC (1<<1) 101*4882a593Smuzhiyun #define RCR_RXEN (1<<0) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define RSR_RF (1<<7) 104*4882a593Smuzhiyun #define RSR_MF (1<<6) 105*4882a593Smuzhiyun #define RSR_LCS (1<<5) 106*4882a593Smuzhiyun #define RSR_RWTO (1<<4) 107*4882a593Smuzhiyun #define RSR_PLE (1<<3) 108*4882a593Smuzhiyun #define RSR_AE (1<<2) 109*4882a593Smuzhiyun #define RSR_CE (1<<1) 110*4882a593Smuzhiyun #define RSR_FOE (1<<0) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define EPCR_EPOS_PHY (1<<3) 113*4882a593Smuzhiyun #define EPCR_EPOS_EE (0<<3) 114*4882a593Smuzhiyun #define EPCR_ERPRR (1<<2) 115*4882a593Smuzhiyun #define EPCR_ERPRW (1<<1) 116*4882a593Smuzhiyun #define EPCR_ERRE (1<<0) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define FCTR_HWOT(ot) (( ot & 0xf ) << 4 ) 119*4882a593Smuzhiyun #define FCTR_LWOT(ot) ( ot & 0xf ) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define BPTR_BPHW(x) ((x) << 4) 122*4882a593Smuzhiyun #define BPTR_JPT_200US (0x07) 123*4882a593Smuzhiyun #define BPTR_JPT_600US (0x0f) 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define IMR_PAR (1<<7) 126*4882a593Smuzhiyun #define IMR_ROOM (1<<3) 127*4882a593Smuzhiyun #define IMR_ROM (1<<2) 128*4882a593Smuzhiyun #define IMR_PTM (1<<1) 129*4882a593Smuzhiyun #define IMR_PRM (1<<0) 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define ISR_ROOS (1<<3) 132*4882a593Smuzhiyun #define ISR_ROS (1<<2) 133*4882a593Smuzhiyun #define ISR_PTS (1<<1) 134*4882a593Smuzhiyun #define ISR_PRS (1<<0) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define GPCR_GPIO0_OUT (1<<0) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define GPR_PHY_PWROFF (1<<0) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #endif 141