xref: /OK3568_Linux_fs/u-boot/drivers/net/dm9000x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun   dm9000.c: Version 1.2 12/15/2003
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun 	A Davicom DM9000 ISA NIC fast Ethernet driver for Linux.
5*4882a593Smuzhiyun 	Copyright (C) 1997  Sten Wang
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun   (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun V0.11	06/20/2001	REG_0A bit3=1, default enable BP with DA match
12*4882a593Smuzhiyun 	06/22/2001	Support DM9801 progrmming
13*4882a593Smuzhiyun 			E3: R25 = ((R24 + NF) & 0x00ff) | 0xf000
14*4882a593Smuzhiyun 			E4: R25 = ((R24 + NF) & 0x00ff) | 0xc200
15*4882a593Smuzhiyun 		R17 = (R17 & 0xfff0) | NF + 3
16*4882a593Smuzhiyun 			E5: R25 = ((R24 + NF - 3) & 0x00ff) | 0xc200
17*4882a593Smuzhiyun 		R17 = (R17 & 0xfff0) | NF
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun v1.00			modify by simon 2001.9.5
20*4882a593Smuzhiyun 			change for kernel 2.4.x
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun v1.1   11/09/2001	fix force mode bug
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun v1.2   03/18/2003       Weilun Huang <weilun_huang@davicom.com.tw>:
25*4882a593Smuzhiyun 			Fixed phy reset.
26*4882a593Smuzhiyun 			Added tx/rx 32 bit mode.
27*4882a593Smuzhiyun 			Cleaned up for kernel merge.
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun --------------------------------------
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun        12/15/2003       Initial port to u-boot by
32*4882a593Smuzhiyun        			Sascha Hauer <saschahauer@web.de>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun        06/03/2008	Remy Bohmer <linux@bohmer.net>
35*4882a593Smuzhiyun 			- Fixed the driver to work with DM9000A.
36*4882a593Smuzhiyun 			  (check on ISR receive status bit before reading the
37*4882a593Smuzhiyun 			  FIFO as described in DM9000 programming guide and
38*4882a593Smuzhiyun 			  application notes)
39*4882a593Smuzhiyun 			- Added autodetect of databus width.
40*4882a593Smuzhiyun 			- Made debug code compile again.
41*4882a593Smuzhiyun 			- Adapt eth_send such that it matches the DM9000*
42*4882a593Smuzhiyun 			  application notes. Needed to make it work properly
43*4882a593Smuzhiyun 			  for DM9000A.
44*4882a593Smuzhiyun 			- Adapted reset procedure to match DM9000 application
45*4882a593Smuzhiyun 			  notes (i.e. double reset)
46*4882a593Smuzhiyun 			- some minor code cleanups
47*4882a593Smuzhiyun 			These changes are tested with DM9000{A,EP,E} together
48*4882a593Smuzhiyun 			with a 200MHz Atmel AT91SAM9261 core
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun TODO: external MII is not functional, only internal at the moment.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include <common.h>
54*4882a593Smuzhiyun #include <command.h>
55*4882a593Smuzhiyun #include <net.h>
56*4882a593Smuzhiyun #include <asm/io.h>
57*4882a593Smuzhiyun #include <dm9000.h>
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #include "dm9000x.h"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Board/System/Debug information/definition ---------------- */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* #define CONFIG_DM9000_DEBUG */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #ifdef CONFIG_DM9000_DEBUG
66*4882a593Smuzhiyun #define DM9000_DBG(fmt,args...) printf(fmt, ##args)
67*4882a593Smuzhiyun #define DM9000_DMP_PACKET(func,packet,length)  \
68*4882a593Smuzhiyun 	do { \
69*4882a593Smuzhiyun 		int i; 							\
70*4882a593Smuzhiyun 		printf("%s: length: %d\n", func, length);		\
71*4882a593Smuzhiyun 		for (i = 0; i < length; i++) {				\
72*4882a593Smuzhiyun 			if (i % 8 == 0)					\
73*4882a593Smuzhiyun 				printf("\n%s: %02x: ", func, i);	\
74*4882a593Smuzhiyun 			printf("%02x ", ((unsigned char *) packet)[i]);	\
75*4882a593Smuzhiyun 		} printf("\n");						\
76*4882a593Smuzhiyun 	} while(0)
77*4882a593Smuzhiyun #else
78*4882a593Smuzhiyun #define DM9000_DBG(fmt,args...)
79*4882a593Smuzhiyun #define DM9000_DMP_PACKET(func,packet,length)
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Structure/enum declaration ------------------------------- */
83*4882a593Smuzhiyun typedef struct board_info {
84*4882a593Smuzhiyun 	u32 runt_length_counter;	/* counter: RX length < 64byte */
85*4882a593Smuzhiyun 	u32 long_length_counter;	/* counter: RX length > 1514byte */
86*4882a593Smuzhiyun 	u32 reset_counter;	/* counter: RESET */
87*4882a593Smuzhiyun 	u32 reset_tx_timeout;	/* RESET caused by TX Timeout */
88*4882a593Smuzhiyun 	u32 reset_rx_status;	/* RESET caused by RX Statsus wrong */
89*4882a593Smuzhiyun 	u16 tx_pkt_cnt;
90*4882a593Smuzhiyun 	u16 queue_start_addr;
91*4882a593Smuzhiyun 	u16 dbug_cnt;
92*4882a593Smuzhiyun 	u8 phy_addr;
93*4882a593Smuzhiyun 	u8 device_wait_reset;	/* device state */
94*4882a593Smuzhiyun 	unsigned char srom[128];
95*4882a593Smuzhiyun 	void (*outblk)(volatile void *data_ptr, int count);
96*4882a593Smuzhiyun 	void (*inblk)(void *data_ptr, int count);
97*4882a593Smuzhiyun 	void (*rx_status)(u16 *RxStatus, u16 *RxLen);
98*4882a593Smuzhiyun 	struct eth_device netdev;
99*4882a593Smuzhiyun } board_info_t;
100*4882a593Smuzhiyun static board_info_t dm9000_info;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* function declaration ------------------------------------- */
104*4882a593Smuzhiyun static int dm9000_probe(void);
105*4882a593Smuzhiyun static u16 dm9000_phy_read(int);
106*4882a593Smuzhiyun static void dm9000_phy_write(int, u16);
107*4882a593Smuzhiyun static u8 DM9000_ior(int);
108*4882a593Smuzhiyun static void DM9000_iow(int reg, u8 value);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* DM9000 network board routine ---------------------------- */
111*4882a593Smuzhiyun #ifndef CONFIG_DM9000_BYTE_SWAPPED
112*4882a593Smuzhiyun #define DM9000_outb(d,r) writeb(d, (volatile u8 *)(r))
113*4882a593Smuzhiyun #define DM9000_outw(d,r) writew(d, (volatile u16 *)(r))
114*4882a593Smuzhiyun #define DM9000_outl(d,r) writel(d, (volatile u32 *)(r))
115*4882a593Smuzhiyun #define DM9000_inb(r) readb((volatile u8 *)(r))
116*4882a593Smuzhiyun #define DM9000_inw(r) readw((volatile u16 *)(r))
117*4882a593Smuzhiyun #define DM9000_inl(r) readl((volatile u32 *)(r))
118*4882a593Smuzhiyun #else
119*4882a593Smuzhiyun #define DM9000_outb(d, r) __raw_writeb(d, r)
120*4882a593Smuzhiyun #define DM9000_outw(d, r) __raw_writew(d, r)
121*4882a593Smuzhiyun #define DM9000_outl(d, r) __raw_writel(d, r)
122*4882a593Smuzhiyun #define DM9000_inb(r) __raw_readb(r)
123*4882a593Smuzhiyun #define DM9000_inw(r) __raw_readw(r)
124*4882a593Smuzhiyun #define DM9000_inl(r) __raw_readl(r)
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #ifdef CONFIG_DM9000_DEBUG
128*4882a593Smuzhiyun static void
dump_regs(void)129*4882a593Smuzhiyun dump_regs(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	DM9000_DBG("\n");
132*4882a593Smuzhiyun 	DM9000_DBG("NCR   (0x00): %02x\n", DM9000_ior(0));
133*4882a593Smuzhiyun 	DM9000_DBG("NSR   (0x01): %02x\n", DM9000_ior(1));
134*4882a593Smuzhiyun 	DM9000_DBG("TCR   (0x02): %02x\n", DM9000_ior(2));
135*4882a593Smuzhiyun 	DM9000_DBG("TSRI  (0x03): %02x\n", DM9000_ior(3));
136*4882a593Smuzhiyun 	DM9000_DBG("TSRII (0x04): %02x\n", DM9000_ior(4));
137*4882a593Smuzhiyun 	DM9000_DBG("RCR   (0x05): %02x\n", DM9000_ior(5));
138*4882a593Smuzhiyun 	DM9000_DBG("RSR   (0x06): %02x\n", DM9000_ior(6));
139*4882a593Smuzhiyun 	DM9000_DBG("ISR   (0xFE): %02x\n", DM9000_ior(DM9000_ISR));
140*4882a593Smuzhiyun 	DM9000_DBG("\n");
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun 
dm9000_outblk_8bit(volatile void * data_ptr,int count)144*4882a593Smuzhiyun static void dm9000_outblk_8bit(volatile void *data_ptr, int count)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	int i;
147*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
148*4882a593Smuzhiyun 		DM9000_outb((((u8 *) data_ptr)[i] & 0xff), DM9000_DATA);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
dm9000_outblk_16bit(volatile void * data_ptr,int count)151*4882a593Smuzhiyun static void dm9000_outblk_16bit(volatile void *data_ptr, int count)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	int i;
154*4882a593Smuzhiyun 	u32 tmplen = (count + 1) / 2;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	for (i = 0; i < tmplen; i++)
157*4882a593Smuzhiyun 		DM9000_outw(((u16 *) data_ptr)[i], DM9000_DATA);
158*4882a593Smuzhiyun }
dm9000_outblk_32bit(volatile void * data_ptr,int count)159*4882a593Smuzhiyun static void dm9000_outblk_32bit(volatile void *data_ptr, int count)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	int i;
162*4882a593Smuzhiyun 	u32 tmplen = (count + 3) / 4;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	for (i = 0; i < tmplen; i++)
165*4882a593Smuzhiyun 		DM9000_outl(((u32 *) data_ptr)[i], DM9000_DATA);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
dm9000_inblk_8bit(void * data_ptr,int count)168*4882a593Smuzhiyun static void dm9000_inblk_8bit(void *data_ptr, int count)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	int i;
171*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
172*4882a593Smuzhiyun 		((u8 *) data_ptr)[i] = DM9000_inb(DM9000_DATA);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
dm9000_inblk_16bit(void * data_ptr,int count)175*4882a593Smuzhiyun static void dm9000_inblk_16bit(void *data_ptr, int count)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	int i;
178*4882a593Smuzhiyun 	u32 tmplen = (count + 1) / 2;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	for (i = 0; i < tmplen; i++)
181*4882a593Smuzhiyun 		((u16 *) data_ptr)[i] = DM9000_inw(DM9000_DATA);
182*4882a593Smuzhiyun }
dm9000_inblk_32bit(void * data_ptr,int count)183*4882a593Smuzhiyun static void dm9000_inblk_32bit(void *data_ptr, int count)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int i;
186*4882a593Smuzhiyun 	u32 tmplen = (count + 3) / 4;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	for (i = 0; i < tmplen; i++)
189*4882a593Smuzhiyun 		((u32 *) data_ptr)[i] = DM9000_inl(DM9000_DATA);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
dm9000_rx_status_32bit(u16 * RxStatus,u16 * RxLen)192*4882a593Smuzhiyun static void dm9000_rx_status_32bit(u16 *RxStatus, u16 *RxLen)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u32 tmpdata;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	DM9000_outb(DM9000_MRCMD, DM9000_IO);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	tmpdata = DM9000_inl(DM9000_DATA);
199*4882a593Smuzhiyun 	*RxStatus = __le16_to_cpu(tmpdata);
200*4882a593Smuzhiyun 	*RxLen = __le16_to_cpu(tmpdata >> 16);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
dm9000_rx_status_16bit(u16 * RxStatus,u16 * RxLen)203*4882a593Smuzhiyun static void dm9000_rx_status_16bit(u16 *RxStatus, u16 *RxLen)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	DM9000_outb(DM9000_MRCMD, DM9000_IO);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	*RxStatus = __le16_to_cpu(DM9000_inw(DM9000_DATA));
208*4882a593Smuzhiyun 	*RxLen = __le16_to_cpu(DM9000_inw(DM9000_DATA));
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
dm9000_rx_status_8bit(u16 * RxStatus,u16 * RxLen)211*4882a593Smuzhiyun static void dm9000_rx_status_8bit(u16 *RxStatus, u16 *RxLen)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	DM9000_outb(DM9000_MRCMD, DM9000_IO);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	*RxStatus =
216*4882a593Smuzhiyun 	    __le16_to_cpu(DM9000_inb(DM9000_DATA) +
217*4882a593Smuzhiyun 			  (DM9000_inb(DM9000_DATA) << 8));
218*4882a593Smuzhiyun 	*RxLen =
219*4882a593Smuzhiyun 	    __le16_to_cpu(DM9000_inb(DM9000_DATA) +
220*4882a593Smuzhiyun 			  (DM9000_inb(DM9000_DATA) << 8));
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun   Search DM9000 board, allocate space and register it
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun int
dm9000_probe(void)227*4882a593Smuzhiyun dm9000_probe(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	u32 id_val;
230*4882a593Smuzhiyun 	id_val = DM9000_ior(DM9000_VIDL);
231*4882a593Smuzhiyun 	id_val |= DM9000_ior(DM9000_VIDH) << 8;
232*4882a593Smuzhiyun 	id_val |= DM9000_ior(DM9000_PIDL) << 16;
233*4882a593Smuzhiyun 	id_val |= DM9000_ior(DM9000_PIDH) << 24;
234*4882a593Smuzhiyun 	if (id_val == DM9000_ID) {
235*4882a593Smuzhiyun 		printf("dm9000 i/o: 0x%x, id: 0x%x \n", CONFIG_DM9000_BASE,
236*4882a593Smuzhiyun 		       id_val);
237*4882a593Smuzhiyun 		return 0;
238*4882a593Smuzhiyun 	} else {
239*4882a593Smuzhiyun 		printf("dm9000 not found at 0x%08x id: 0x%08x\n",
240*4882a593Smuzhiyun 		       CONFIG_DM9000_BASE, id_val);
241*4882a593Smuzhiyun 		return -1;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* General Purpose dm9000 reset routine */
246*4882a593Smuzhiyun static void
dm9000_reset(void)247*4882a593Smuzhiyun dm9000_reset(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	DM9000_DBG("resetting DM9000\n");
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Reset DM9000,
252*4882a593Smuzhiyun 	   see DM9000 Application Notes V1.22 Jun 11, 2004 page 29 */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* DEBUG: Make all GPIO0 outputs, all others inputs */
255*4882a593Smuzhiyun 	DM9000_iow(DM9000_GPCR, GPCR_GPIO0_OUT);
256*4882a593Smuzhiyun 	/* Step 1: Power internal PHY by writing 0 to GPIO0 pin */
257*4882a593Smuzhiyun 	DM9000_iow(DM9000_GPR, 0);
258*4882a593Smuzhiyun 	/* Step 2: Software reset */
259*4882a593Smuzhiyun 	DM9000_iow(DM9000_NCR, (NCR_LBK_INT_MAC | NCR_RST));
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	do {
262*4882a593Smuzhiyun 		DM9000_DBG("resetting the DM9000, 1st reset\n");
263*4882a593Smuzhiyun 		udelay(25); /* Wait at least 20 us */
264*4882a593Smuzhiyun 	} while (DM9000_ior(DM9000_NCR) & 1);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	DM9000_iow(DM9000_NCR, 0);
267*4882a593Smuzhiyun 	DM9000_iow(DM9000_NCR, (NCR_LBK_INT_MAC | NCR_RST)); /* Issue a second reset */
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	do {
270*4882a593Smuzhiyun 		DM9000_DBG("resetting the DM9000, 2nd reset\n");
271*4882a593Smuzhiyun 		udelay(25); /* Wait at least 20 us */
272*4882a593Smuzhiyun 	} while (DM9000_ior(DM9000_NCR) & 1);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* Check whether the ethernet controller is present */
275*4882a593Smuzhiyun 	if ((DM9000_ior(DM9000_PIDL) != 0x0) ||
276*4882a593Smuzhiyun 	    (DM9000_ior(DM9000_PIDH) != 0x90))
277*4882a593Smuzhiyun 		printf("ERROR: resetting DM9000 -> not responding\n");
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* Initialize dm9000 board
281*4882a593Smuzhiyun */
dm9000_init(struct eth_device * dev,bd_t * bd)282*4882a593Smuzhiyun static int dm9000_init(struct eth_device *dev, bd_t *bd)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	int i, oft, lnk;
285*4882a593Smuzhiyun 	u8 io_mode;
286*4882a593Smuzhiyun 	struct board_info *db = &dm9000_info;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	DM9000_DBG("%s\n", __func__);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* RESET device */
291*4882a593Smuzhiyun 	dm9000_reset();
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (dm9000_probe() < 0)
294*4882a593Smuzhiyun 		return -1;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Auto-detect 8/16/32 bit mode, ISR Bit 6+7 indicate bus width */
297*4882a593Smuzhiyun 	io_mode = DM9000_ior(DM9000_ISR) >> 6;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	switch (io_mode) {
300*4882a593Smuzhiyun 	case 0x0:  /* 16-bit mode */
301*4882a593Smuzhiyun 		printf("DM9000: running in 16 bit mode\n");
302*4882a593Smuzhiyun 		db->outblk    = dm9000_outblk_16bit;
303*4882a593Smuzhiyun 		db->inblk     = dm9000_inblk_16bit;
304*4882a593Smuzhiyun 		db->rx_status = dm9000_rx_status_16bit;
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 	case 0x01:  /* 32-bit mode */
307*4882a593Smuzhiyun 		printf("DM9000: running in 32 bit mode\n");
308*4882a593Smuzhiyun 		db->outblk    = dm9000_outblk_32bit;
309*4882a593Smuzhiyun 		db->inblk     = dm9000_inblk_32bit;
310*4882a593Smuzhiyun 		db->rx_status = dm9000_rx_status_32bit;
311*4882a593Smuzhiyun 		break;
312*4882a593Smuzhiyun 	case 0x02: /* 8 bit mode */
313*4882a593Smuzhiyun 		printf("DM9000: running in 8 bit mode\n");
314*4882a593Smuzhiyun 		db->outblk    = dm9000_outblk_8bit;
315*4882a593Smuzhiyun 		db->inblk     = dm9000_inblk_8bit;
316*4882a593Smuzhiyun 		db->rx_status = dm9000_rx_status_8bit;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	default:
319*4882a593Smuzhiyun 		/* Assume 8 bit mode, will probably not work anyway */
320*4882a593Smuzhiyun 		printf("DM9000: Undefined IO-mode:0x%x\n", io_mode);
321*4882a593Smuzhiyun 		db->outblk    = dm9000_outblk_8bit;
322*4882a593Smuzhiyun 		db->inblk     = dm9000_inblk_8bit;
323*4882a593Smuzhiyun 		db->rx_status = dm9000_rx_status_8bit;
324*4882a593Smuzhiyun 		break;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Program operating register, only internal phy supported */
328*4882a593Smuzhiyun 	DM9000_iow(DM9000_NCR, 0x0);
329*4882a593Smuzhiyun 	/* TX Polling clear */
330*4882a593Smuzhiyun 	DM9000_iow(DM9000_TCR, 0);
331*4882a593Smuzhiyun 	/* Less 3Kb, 200us */
332*4882a593Smuzhiyun 	DM9000_iow(DM9000_BPTR, BPTR_BPHW(3) | BPTR_JPT_600US);
333*4882a593Smuzhiyun 	/* Flow Control : High/Low Water */
334*4882a593Smuzhiyun 	DM9000_iow(DM9000_FCTR, FCTR_HWOT(3) | FCTR_LWOT(8));
335*4882a593Smuzhiyun 	/* SH FIXME: This looks strange! Flow Control */
336*4882a593Smuzhiyun 	DM9000_iow(DM9000_FCR, 0x0);
337*4882a593Smuzhiyun 	/* Special Mode */
338*4882a593Smuzhiyun 	DM9000_iow(DM9000_SMCR, 0);
339*4882a593Smuzhiyun 	/* clear TX status */
340*4882a593Smuzhiyun 	DM9000_iow(DM9000_NSR, NSR_WAKEST | NSR_TX2END | NSR_TX1END);
341*4882a593Smuzhiyun 	/* Clear interrupt status */
342*4882a593Smuzhiyun 	DM9000_iow(DM9000_ISR, ISR_ROOS | ISR_ROS | ISR_PTS | ISR_PRS);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	printf("MAC: %pM\n", dev->enetaddr);
345*4882a593Smuzhiyun 	if (!is_valid_ethaddr(dev->enetaddr)) {
346*4882a593Smuzhiyun 		printf("WARNING: Bad MAC address (uninitialized EEPROM?)\n");
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* fill device MAC address registers */
350*4882a593Smuzhiyun 	for (i = 0, oft = DM9000_PAR; i < 6; i++, oft++)
351*4882a593Smuzhiyun 		DM9000_iow(oft, dev->enetaddr[i]);
352*4882a593Smuzhiyun 	for (i = 0, oft = 0x16; i < 8; i++, oft++)
353*4882a593Smuzhiyun 		DM9000_iow(oft, 0xff);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* read back mac, just to be sure */
356*4882a593Smuzhiyun 	for (i = 0, oft = 0x10; i < 6; i++, oft++)
357*4882a593Smuzhiyun 		DM9000_DBG("%02x:", DM9000_ior(oft));
358*4882a593Smuzhiyun 	DM9000_DBG("\n");
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* Activate DM9000 */
361*4882a593Smuzhiyun 	/* RX enable */
362*4882a593Smuzhiyun 	DM9000_iow(DM9000_RCR, RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN);
363*4882a593Smuzhiyun 	/* Enable TX/RX interrupt mask */
364*4882a593Smuzhiyun 	DM9000_iow(DM9000_IMR, IMR_PAR);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	i = 0;
367*4882a593Smuzhiyun 	while (!(dm9000_phy_read(1) & 0x20)) {	/* autonegation complete bit */
368*4882a593Smuzhiyun 		udelay(1000);
369*4882a593Smuzhiyun 		i++;
370*4882a593Smuzhiyun 		if (i == 10000) {
371*4882a593Smuzhiyun 			printf("could not establish link\n");
372*4882a593Smuzhiyun 			return 0;
373*4882a593Smuzhiyun 		}
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* see what we've got */
377*4882a593Smuzhiyun 	lnk = dm9000_phy_read(17) >> 12;
378*4882a593Smuzhiyun 	printf("operating at ");
379*4882a593Smuzhiyun 	switch (lnk) {
380*4882a593Smuzhiyun 	case 1:
381*4882a593Smuzhiyun 		printf("10M half duplex ");
382*4882a593Smuzhiyun 		break;
383*4882a593Smuzhiyun 	case 2:
384*4882a593Smuzhiyun 		printf("10M full duplex ");
385*4882a593Smuzhiyun 		break;
386*4882a593Smuzhiyun 	case 4:
387*4882a593Smuzhiyun 		printf("100M half duplex ");
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	case 8:
390*4882a593Smuzhiyun 		printf("100M full duplex ");
391*4882a593Smuzhiyun 		break;
392*4882a593Smuzhiyun 	default:
393*4882a593Smuzhiyun 		printf("unknown: %d ", lnk);
394*4882a593Smuzhiyun 		break;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 	printf("mode\n");
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun   Hardware start transmission.
402*4882a593Smuzhiyun   Send a packet to media from the upper layer.
403*4882a593Smuzhiyun */
dm9000_send(struct eth_device * netdev,void * packet,int length)404*4882a593Smuzhiyun static int dm9000_send(struct eth_device *netdev, void *packet, int length)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	int tmo;
407*4882a593Smuzhiyun 	struct board_info *db = &dm9000_info;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	DM9000_DMP_PACKET(__func__ , packet, length);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	DM9000_iow(DM9000_ISR, IMR_PTM); /* Clear Tx bit in ISR */
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* Move data to DM9000 TX RAM */
414*4882a593Smuzhiyun 	DM9000_outb(DM9000_MWCMD, DM9000_IO); /* Prepare for TX-data */
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* push the data to the TX-fifo */
417*4882a593Smuzhiyun 	(db->outblk)(packet, length);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Set TX length to DM9000 */
420*4882a593Smuzhiyun 	DM9000_iow(DM9000_TXPLL, length & 0xff);
421*4882a593Smuzhiyun 	DM9000_iow(DM9000_TXPLH, (length >> 8) & 0xff);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Issue TX polling command */
424*4882a593Smuzhiyun 	DM9000_iow(DM9000_TCR, TCR_TXREQ); /* Cleared after TX complete */
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* wait for end of transmission */
427*4882a593Smuzhiyun 	tmo = get_timer(0) + 5 * CONFIG_SYS_HZ;
428*4882a593Smuzhiyun 	while ( !(DM9000_ior(DM9000_NSR) & (NSR_TX1END | NSR_TX2END)) ||
429*4882a593Smuzhiyun 		!(DM9000_ior(DM9000_ISR) & IMR_PTM) ) {
430*4882a593Smuzhiyun 		if (get_timer(0) >= tmo) {
431*4882a593Smuzhiyun 			printf("transmission timeout\n");
432*4882a593Smuzhiyun 			break;
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 	DM9000_iow(DM9000_ISR, IMR_PTM); /* Clear Tx bit in ISR */
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	DM9000_DBG("transmit done\n\n");
438*4882a593Smuzhiyun 	return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun   Stop the interface.
443*4882a593Smuzhiyun   The interface is stopped when it is brought.
444*4882a593Smuzhiyun */
dm9000_halt(struct eth_device * netdev)445*4882a593Smuzhiyun static void dm9000_halt(struct eth_device *netdev)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	DM9000_DBG("%s\n", __func__);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* RESET devie */
450*4882a593Smuzhiyun 	dm9000_phy_write(0, 0x8000);	/* PHY RESET */
451*4882a593Smuzhiyun 	DM9000_iow(DM9000_GPR, 0x01);	/* Power-Down PHY */
452*4882a593Smuzhiyun 	DM9000_iow(DM9000_IMR, 0x80);	/* Disable all interrupt */
453*4882a593Smuzhiyun 	DM9000_iow(DM9000_RCR, 0x00);	/* Disable RX */
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun   Received a packet and pass to upper layer
458*4882a593Smuzhiyun */
dm9000_rx(struct eth_device * netdev)459*4882a593Smuzhiyun static int dm9000_rx(struct eth_device *netdev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	u8 rxbyte;
462*4882a593Smuzhiyun 	u8 *rdptr = (u8 *)net_rx_packets[0];
463*4882a593Smuzhiyun 	u16 RxStatus, RxLen = 0;
464*4882a593Smuzhiyun 	struct board_info *db = &dm9000_info;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* Check packet ready or not, we must check
467*4882a593Smuzhiyun 	   the ISR status first for DM9000A */
468*4882a593Smuzhiyun 	if (!(DM9000_ior(DM9000_ISR) & 0x01)) /* Rx-ISR bit must be set. */
469*4882a593Smuzhiyun 		return 0;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	DM9000_iow(DM9000_ISR, 0x01); /* clear PR status latched in bit 0 */
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* There is _at least_ 1 package in the fifo, read them all */
474*4882a593Smuzhiyun 	for (;;) {
475*4882a593Smuzhiyun 		DM9000_ior(DM9000_MRCMDX);	/* Dummy read */
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		/* Get most updated data,
478*4882a593Smuzhiyun 		   only look at bits 0:1, See application notes DM9000 */
479*4882a593Smuzhiyun 		rxbyte = DM9000_inb(DM9000_DATA) & 0x03;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		/* Status check: this byte must be 0 or 1 */
482*4882a593Smuzhiyun 		if (rxbyte > DM9000_PKT_RDY) {
483*4882a593Smuzhiyun 			DM9000_iow(DM9000_RCR, 0x00);	/* Stop Device */
484*4882a593Smuzhiyun 			DM9000_iow(DM9000_ISR, 0x80);	/* Stop INT request */
485*4882a593Smuzhiyun 			printf("DM9000 error: status check fail: 0x%x\n",
486*4882a593Smuzhiyun 				rxbyte);
487*4882a593Smuzhiyun 			return 0;
488*4882a593Smuzhiyun 		}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		if (rxbyte != DM9000_PKT_RDY)
491*4882a593Smuzhiyun 			return 0; /* No packet received, ignore */
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		DM9000_DBG("receiving packet\n");
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		/* A packet ready now  & Get status/length */
496*4882a593Smuzhiyun 		(db->rx_status)(&RxStatus, &RxLen);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		DM9000_DBG("rx status: 0x%04x rx len: %d\n", RxStatus, RxLen);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 		/* Move data from DM9000 */
501*4882a593Smuzhiyun 		/* Read received packet from RX SRAM */
502*4882a593Smuzhiyun 		(db->inblk)(rdptr, RxLen);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		if ((RxStatus & 0xbf00) || (RxLen < 0x40)
505*4882a593Smuzhiyun 			|| (RxLen > DM9000_PKT_MAX)) {
506*4882a593Smuzhiyun 			if (RxStatus & 0x100) {
507*4882a593Smuzhiyun 				printf("rx fifo error\n");
508*4882a593Smuzhiyun 			}
509*4882a593Smuzhiyun 			if (RxStatus & 0x200) {
510*4882a593Smuzhiyun 				printf("rx crc error\n");
511*4882a593Smuzhiyun 			}
512*4882a593Smuzhiyun 			if (RxStatus & 0x8000) {
513*4882a593Smuzhiyun 				printf("rx length error\n");
514*4882a593Smuzhiyun 			}
515*4882a593Smuzhiyun 			if (RxLen > DM9000_PKT_MAX) {
516*4882a593Smuzhiyun 				printf("rx length too big\n");
517*4882a593Smuzhiyun 				dm9000_reset();
518*4882a593Smuzhiyun 			}
519*4882a593Smuzhiyun 		} else {
520*4882a593Smuzhiyun 			DM9000_DMP_PACKET(__func__ , rdptr, RxLen);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 			DM9000_DBG("passing packet to upper layer\n");
523*4882a593Smuzhiyun 			net_process_received_packet(net_rx_packets[0], RxLen);
524*4882a593Smuzhiyun 		}
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 	return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun   Read a word data from SROM
531*4882a593Smuzhiyun */
532*4882a593Smuzhiyun #if !defined(CONFIG_DM9000_NO_SROM)
dm9000_read_srom_word(int offset,u8 * to)533*4882a593Smuzhiyun void dm9000_read_srom_word(int offset, u8 *to)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPAR, offset);
536*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0x4);
537*4882a593Smuzhiyun 	udelay(8000);
538*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0x0);
539*4882a593Smuzhiyun 	to[0] = DM9000_ior(DM9000_EPDRL);
540*4882a593Smuzhiyun 	to[1] = DM9000_ior(DM9000_EPDRH);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
dm9000_write_srom_word(int offset,u16 val)543*4882a593Smuzhiyun void dm9000_write_srom_word(int offset, u16 val)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPAR, offset);
546*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPDRH, ((val >> 8) & 0xff));
547*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPDRL, (val & 0xff));
548*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0x12);
549*4882a593Smuzhiyun 	udelay(8000);
550*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun 
dm9000_get_enetaddr(struct eth_device * dev)554*4882a593Smuzhiyun static void dm9000_get_enetaddr(struct eth_device *dev)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun #if !defined(CONFIG_DM9000_NO_SROM)
557*4882a593Smuzhiyun 	int i;
558*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
559*4882a593Smuzhiyun 		dm9000_read_srom_word(i, dev->enetaddr + (2 * i));
560*4882a593Smuzhiyun #endif
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun    Read a byte from I/O port
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun static u8
DM9000_ior(int reg)567*4882a593Smuzhiyun DM9000_ior(int reg)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	DM9000_outb(reg, DM9000_IO);
570*4882a593Smuzhiyun 	return DM9000_inb(DM9000_DATA);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /*
574*4882a593Smuzhiyun    Write a byte to I/O port
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun static void
DM9000_iow(int reg,u8 value)577*4882a593Smuzhiyun DM9000_iow(int reg, u8 value)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	DM9000_outb(reg, DM9000_IO);
580*4882a593Smuzhiyun 	DM9000_outb(value, DM9000_DATA);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun /*
584*4882a593Smuzhiyun    Read a word from phyxcer
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun static u16
dm9000_phy_read(int reg)587*4882a593Smuzhiyun dm9000_phy_read(int reg)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	u16 val;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Fill the phyxcer register into REG_0C */
592*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPAR, DM9000_PHY | reg);
593*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0xc);	/* Issue phyxcer read command */
594*4882a593Smuzhiyun 	udelay(100);			/* Wait read complete */
595*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0x0);	/* Clear phyxcer read command */
596*4882a593Smuzhiyun 	val = (DM9000_ior(DM9000_EPDRH) << 8) | DM9000_ior(DM9000_EPDRL);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* The read data keeps on REG_0D & REG_0E */
599*4882a593Smuzhiyun 	DM9000_DBG("dm9000_phy_read(0x%x): 0x%x\n", reg, val);
600*4882a593Smuzhiyun 	return val;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun /*
604*4882a593Smuzhiyun    Write a word to phyxcer
605*4882a593Smuzhiyun */
606*4882a593Smuzhiyun static void
dm9000_phy_write(int reg,u16 value)607*4882a593Smuzhiyun dm9000_phy_write(int reg, u16 value)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Fill the phyxcer register into REG_0C */
611*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPAR, DM9000_PHY | reg);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* Fill the written data into REG_0D & REG_0E */
614*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPDRL, (value & 0xff));
615*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPDRH, ((value >> 8) & 0xff));
616*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0xa);	/* Issue phyxcer write command */
617*4882a593Smuzhiyun 	udelay(500);			/* Wait write complete */
618*4882a593Smuzhiyun 	DM9000_iow(DM9000_EPCR, 0x0);	/* Clear phyxcer write command */
619*4882a593Smuzhiyun 	DM9000_DBG("dm9000_phy_write(reg:0x%x, value:0x%x)\n", reg, value);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
dm9000_initialize(bd_t * bis)622*4882a593Smuzhiyun int dm9000_initialize(bd_t *bis)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct eth_device *dev = &(dm9000_info.netdev);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* Load MAC address from EEPROM */
627*4882a593Smuzhiyun 	dm9000_get_enetaddr(dev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	dev->init = dm9000_init;
630*4882a593Smuzhiyun 	dev->halt = dm9000_halt;
631*4882a593Smuzhiyun 	dev->send = dm9000_send;
632*4882a593Smuzhiyun 	dev->recv = dm9000_rx;
633*4882a593Smuzhiyun 	strcpy(dev->name, "dm9000");
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	eth_register(dev);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return 0;
638*4882a593Smuzhiyun }
639