xref: /OK3568_Linux_fs/u-boot/drivers/net/davinci_emac.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on: mach-davinci/emac_defs.h
5*4882a593Smuzhiyun  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _DAVINCI_EMAC_H_
11*4882a593Smuzhiyun #define _DAVINCI_EMAC_H_
12*4882a593Smuzhiyun /* Ethernet Min/Max packet size */
13*4882a593Smuzhiyun #define EMAC_MIN_ETHERNET_PKT_SIZE	60
14*4882a593Smuzhiyun #define EMAC_MAX_ETHERNET_PKT_SIZE	1518
15*4882a593Smuzhiyun /* Buffer size (should be aligned on 32 byte and cache line) */
16*4882a593Smuzhiyun #define EMAC_RXBUF_SIZE	ALIGN(ALIGN(EMAC_MAX_ETHERNET_PKT_SIZE, 32),\
17*4882a593Smuzhiyun 				ARCH_DMA_MINALIGN)
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Number of RX packet buffers
20*4882a593Smuzhiyun  * NOTE: Only 1 buffer supported as of now
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #define EMAC_MAX_RX_BUFFERS		10
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /***********************************************
26*4882a593Smuzhiyun  ******** Internally used macros ***************
27*4882a593Smuzhiyun  ***********************************************/
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define EMAC_CH_TX			1
30*4882a593Smuzhiyun #define EMAC_CH_RX			0
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Each descriptor occupies 4 words, lets start RX desc's at 0 and
33*4882a593Smuzhiyun  * reserve space for 64 descriptors max
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define EMAC_RX_DESC_BASE		0x0
36*4882a593Smuzhiyun #define EMAC_TX_DESC_BASE		0x1000
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* EMAC Teardown value */
39*4882a593Smuzhiyun #define EMAC_TEARDOWN_VALUE		0xfffffffc
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* MII Status Register */
42*4882a593Smuzhiyun #define MII_STATUS_REG			1
43*4882a593Smuzhiyun /* PHY Configuration register */
44*4882a593Smuzhiyun #define PHY_CONF_TXCLKEN		(1 << 5)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Number of statistics registers */
47*4882a593Smuzhiyun #define EMAC_NUM_STATS			36
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* EMAC Descriptor */
51*4882a593Smuzhiyun typedef volatile struct _emac_desc
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	u_int32_t	next;		/* Pointer to next descriptor
54*4882a593Smuzhiyun 					   in chain */
55*4882a593Smuzhiyun 	u_int8_t	*buffer;	/* Pointer to data buffer */
56*4882a593Smuzhiyun 	u_int32_t	buff_off_len;	/* Buffer Offset(MSW) and Length(LSW) */
57*4882a593Smuzhiyun 	u_int32_t	pkt_flag_len;	/* Packet Flags(MSW) and Length(LSW) */
58*4882a593Smuzhiyun } emac_desc;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* CPPI bit positions */
61*4882a593Smuzhiyun #define EMAC_CPPI_SOP_BIT		(0x80000000)
62*4882a593Smuzhiyun #define EMAC_CPPI_EOP_BIT		(0x40000000)
63*4882a593Smuzhiyun #define EMAC_CPPI_OWNERSHIP_BIT		(0x20000000)
64*4882a593Smuzhiyun #define EMAC_CPPI_EOQ_BIT		(0x10000000)
65*4882a593Smuzhiyun #define EMAC_CPPI_TEARDOWN_COMPLETE_BIT	(0x08000000)
66*4882a593Smuzhiyun #define EMAC_CPPI_PASS_CRC_BIT		(0x04000000)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define EMAC_CPPI_RX_ERROR_FRAME	(0x03fc0000)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define EMAC_MACCONTROL_MIIEN_ENABLE		(0x20)
71*4882a593Smuzhiyun #define EMAC_MACCONTROL_FULLDUPLEX_ENABLE	(0x1)
72*4882a593Smuzhiyun #define EMAC_MACCONTROL_GIGABIT_ENABLE		(1 << 7)
73*4882a593Smuzhiyun #define EMAC_MACCONTROL_GIGFORCE		(1 << 17)
74*4882a593Smuzhiyun #define EMAC_MACCONTROL_RMIISPEED_100		(1 << 15)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define EMAC_MAC_ADDR_MATCH		(1 << 19)
77*4882a593Smuzhiyun #define EMAC_MAC_ADDR_IS_VALID		(1 << 20)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define EMAC_RXMBPENABLE_RXCAFEN_ENABLE	(0x200000)
80*4882a593Smuzhiyun #define EMAC_RXMBPENABLE_RXBROADEN	(0x2000)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define MDIO_CONTROL_IDLE		(0x80000000)
84*4882a593Smuzhiyun #define MDIO_CONTROL_ENABLE		(0x40000000)
85*4882a593Smuzhiyun #define MDIO_CONTROL_FAULT_ENABLE	(0x40000)
86*4882a593Smuzhiyun #define MDIO_CONTROL_FAULT		(0x80000)
87*4882a593Smuzhiyun #define MDIO_USERACCESS0_GO		(0x80000000)
88*4882a593Smuzhiyun #define MDIO_USERACCESS0_WRITE_READ	(0x0)
89*4882a593Smuzhiyun #define MDIO_USERACCESS0_WRITE_WRITE	(0x40000000)
90*4882a593Smuzhiyun #define MDIO_USERACCESS0_ACK		(0x20000000)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Ethernet MAC Registers Structure */
93*4882a593Smuzhiyun typedef struct  {
94*4882a593Smuzhiyun 	dv_reg		TXIDVER;
95*4882a593Smuzhiyun 	dv_reg		TXCONTROL;
96*4882a593Smuzhiyun 	dv_reg		TXTEARDOWN;
97*4882a593Smuzhiyun 	u_int8_t	RSVD0[4];
98*4882a593Smuzhiyun 	dv_reg		RXIDVER;
99*4882a593Smuzhiyun 	dv_reg		RXCONTROL;
100*4882a593Smuzhiyun 	dv_reg		RXTEARDOWN;
101*4882a593Smuzhiyun 	u_int8_t	RSVD1[100];
102*4882a593Smuzhiyun 	dv_reg		TXINTSTATRAW;
103*4882a593Smuzhiyun 	dv_reg		TXINTSTATMASKED;
104*4882a593Smuzhiyun 	dv_reg		TXINTMASKSET;
105*4882a593Smuzhiyun 	dv_reg		TXINTMASKCLEAR;
106*4882a593Smuzhiyun 	dv_reg		MACINVECTOR;
107*4882a593Smuzhiyun 	u_int8_t	RSVD2[12];
108*4882a593Smuzhiyun 	dv_reg		RXINTSTATRAW;
109*4882a593Smuzhiyun 	dv_reg		RXINTSTATMASKED;
110*4882a593Smuzhiyun 	dv_reg		RXINTMASKSET;
111*4882a593Smuzhiyun 	dv_reg		RXINTMASKCLEAR;
112*4882a593Smuzhiyun 	dv_reg		MACINTSTATRAW;
113*4882a593Smuzhiyun 	dv_reg		MACINTSTATMASKED;
114*4882a593Smuzhiyun 	dv_reg		MACINTMASKSET;
115*4882a593Smuzhiyun 	dv_reg		MACINTMASKCLEAR;
116*4882a593Smuzhiyun 	u_int8_t	RSVD3[64];
117*4882a593Smuzhiyun 	dv_reg		RXMBPENABLE;
118*4882a593Smuzhiyun 	dv_reg		RXUNICASTSET;
119*4882a593Smuzhiyun 	dv_reg		RXUNICASTCLEAR;
120*4882a593Smuzhiyun 	dv_reg		RXMAXLEN;
121*4882a593Smuzhiyun 	dv_reg		RXBUFFEROFFSET;
122*4882a593Smuzhiyun 	dv_reg		RXFILTERLOWTHRESH;
123*4882a593Smuzhiyun 	u_int8_t	RSVD4[8];
124*4882a593Smuzhiyun 	dv_reg		RX0FLOWTHRESH;
125*4882a593Smuzhiyun 	dv_reg		RX1FLOWTHRESH;
126*4882a593Smuzhiyun 	dv_reg		RX2FLOWTHRESH;
127*4882a593Smuzhiyun 	dv_reg		RX3FLOWTHRESH;
128*4882a593Smuzhiyun 	dv_reg		RX4FLOWTHRESH;
129*4882a593Smuzhiyun 	dv_reg		RX5FLOWTHRESH;
130*4882a593Smuzhiyun 	dv_reg		RX6FLOWTHRESH;
131*4882a593Smuzhiyun 	dv_reg		RX7FLOWTHRESH;
132*4882a593Smuzhiyun 	dv_reg		RX0FREEBUFFER;
133*4882a593Smuzhiyun 	dv_reg		RX1FREEBUFFER;
134*4882a593Smuzhiyun 	dv_reg		RX2FREEBUFFER;
135*4882a593Smuzhiyun 	dv_reg		RX3FREEBUFFER;
136*4882a593Smuzhiyun 	dv_reg		RX4FREEBUFFER;
137*4882a593Smuzhiyun 	dv_reg		RX5FREEBUFFER;
138*4882a593Smuzhiyun 	dv_reg		RX6FREEBUFFER;
139*4882a593Smuzhiyun 	dv_reg		RX7FREEBUFFER;
140*4882a593Smuzhiyun 	dv_reg		MACCONTROL;
141*4882a593Smuzhiyun 	dv_reg		MACSTATUS;
142*4882a593Smuzhiyun 	dv_reg		EMCONTROL;
143*4882a593Smuzhiyun 	dv_reg		FIFOCONTROL;
144*4882a593Smuzhiyun 	dv_reg		MACCONFIG;
145*4882a593Smuzhiyun 	dv_reg		SOFTRESET;
146*4882a593Smuzhiyun 	u_int8_t	RSVD5[88];
147*4882a593Smuzhiyun 	dv_reg		MACSRCADDRLO;
148*4882a593Smuzhiyun 	dv_reg		MACSRCADDRHI;
149*4882a593Smuzhiyun 	dv_reg		MACHASH1;
150*4882a593Smuzhiyun 	dv_reg		MACHASH2;
151*4882a593Smuzhiyun 	dv_reg		BOFFTEST;
152*4882a593Smuzhiyun 	dv_reg		TPACETEST;
153*4882a593Smuzhiyun 	dv_reg		RXPAUSE;
154*4882a593Smuzhiyun 	dv_reg		TXPAUSE;
155*4882a593Smuzhiyun 	u_int8_t	RSVD6[16];
156*4882a593Smuzhiyun 	dv_reg		RXGOODFRAMES;
157*4882a593Smuzhiyun 	dv_reg		RXBCASTFRAMES;
158*4882a593Smuzhiyun 	dv_reg		RXMCASTFRAMES;
159*4882a593Smuzhiyun 	dv_reg		RXPAUSEFRAMES;
160*4882a593Smuzhiyun 	dv_reg		RXCRCERRORS;
161*4882a593Smuzhiyun 	dv_reg		RXALIGNCODEERRORS;
162*4882a593Smuzhiyun 	dv_reg		RXOVERSIZED;
163*4882a593Smuzhiyun 	dv_reg		RXJABBER;
164*4882a593Smuzhiyun 	dv_reg		RXUNDERSIZED;
165*4882a593Smuzhiyun 	dv_reg		RXFRAGMENTS;
166*4882a593Smuzhiyun 	dv_reg		RXFILTERED;
167*4882a593Smuzhiyun 	dv_reg		RXQOSFILTERED;
168*4882a593Smuzhiyun 	dv_reg		RXOCTETS;
169*4882a593Smuzhiyun 	dv_reg		TXGOODFRAMES;
170*4882a593Smuzhiyun 	dv_reg		TXBCASTFRAMES;
171*4882a593Smuzhiyun 	dv_reg		TXMCASTFRAMES;
172*4882a593Smuzhiyun 	dv_reg		TXPAUSEFRAMES;
173*4882a593Smuzhiyun 	dv_reg		TXDEFERRED;
174*4882a593Smuzhiyun 	dv_reg		TXCOLLISION;
175*4882a593Smuzhiyun 	dv_reg		TXSINGLECOLL;
176*4882a593Smuzhiyun 	dv_reg		TXMULTICOLL;
177*4882a593Smuzhiyun 	dv_reg		TXEXCESSIVECOLL;
178*4882a593Smuzhiyun 	dv_reg		TXLATECOLL;
179*4882a593Smuzhiyun 	dv_reg		TXUNDERRUN;
180*4882a593Smuzhiyun 	dv_reg		TXCARRIERSENSE;
181*4882a593Smuzhiyun 	dv_reg		TXOCTETS;
182*4882a593Smuzhiyun 	dv_reg		FRAME64;
183*4882a593Smuzhiyun 	dv_reg		FRAME65T127;
184*4882a593Smuzhiyun 	dv_reg		FRAME128T255;
185*4882a593Smuzhiyun 	dv_reg		FRAME256T511;
186*4882a593Smuzhiyun 	dv_reg		FRAME512T1023;
187*4882a593Smuzhiyun 	dv_reg		FRAME1024TUP;
188*4882a593Smuzhiyun 	dv_reg		NETOCTETS;
189*4882a593Smuzhiyun 	dv_reg		RXSOFOVERRUNS;
190*4882a593Smuzhiyun 	dv_reg		RXMOFOVERRUNS;
191*4882a593Smuzhiyun 	dv_reg		RXDMAOVERRUNS;
192*4882a593Smuzhiyun 	u_int8_t	RSVD7[624];
193*4882a593Smuzhiyun 	dv_reg		MACADDRLO;
194*4882a593Smuzhiyun 	dv_reg		MACADDRHI;
195*4882a593Smuzhiyun 	dv_reg		MACINDEX;
196*4882a593Smuzhiyun 	u_int8_t	RSVD8[244];
197*4882a593Smuzhiyun 	dv_reg		TX0HDP;
198*4882a593Smuzhiyun 	dv_reg		TX1HDP;
199*4882a593Smuzhiyun 	dv_reg		TX2HDP;
200*4882a593Smuzhiyun 	dv_reg		TX3HDP;
201*4882a593Smuzhiyun 	dv_reg		TX4HDP;
202*4882a593Smuzhiyun 	dv_reg		TX5HDP;
203*4882a593Smuzhiyun 	dv_reg		TX6HDP;
204*4882a593Smuzhiyun 	dv_reg		TX7HDP;
205*4882a593Smuzhiyun 	dv_reg		RX0HDP;
206*4882a593Smuzhiyun 	dv_reg		RX1HDP;
207*4882a593Smuzhiyun 	dv_reg		RX2HDP;
208*4882a593Smuzhiyun 	dv_reg		RX3HDP;
209*4882a593Smuzhiyun 	dv_reg		RX4HDP;
210*4882a593Smuzhiyun 	dv_reg		RX5HDP;
211*4882a593Smuzhiyun 	dv_reg		RX6HDP;
212*4882a593Smuzhiyun 	dv_reg		RX7HDP;
213*4882a593Smuzhiyun 	dv_reg		TX0CP;
214*4882a593Smuzhiyun 	dv_reg		TX1CP;
215*4882a593Smuzhiyun 	dv_reg		TX2CP;
216*4882a593Smuzhiyun 	dv_reg		TX3CP;
217*4882a593Smuzhiyun 	dv_reg		TX4CP;
218*4882a593Smuzhiyun 	dv_reg		TX5CP;
219*4882a593Smuzhiyun 	dv_reg		TX6CP;
220*4882a593Smuzhiyun 	dv_reg		TX7CP;
221*4882a593Smuzhiyun 	dv_reg		RX0CP;
222*4882a593Smuzhiyun 	dv_reg		RX1CP;
223*4882a593Smuzhiyun 	dv_reg		RX2CP;
224*4882a593Smuzhiyun 	dv_reg		RX3CP;
225*4882a593Smuzhiyun 	dv_reg		RX4CP;
226*4882a593Smuzhiyun 	dv_reg		RX5CP;
227*4882a593Smuzhiyun 	dv_reg		RX6CP;
228*4882a593Smuzhiyun 	dv_reg		RX7CP;
229*4882a593Smuzhiyun } emac_regs;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* EMAC Wrapper Registers Structure */
232*4882a593Smuzhiyun typedef struct  {
233*4882a593Smuzhiyun #ifdef DAVINCI_EMAC_VERSION2
234*4882a593Smuzhiyun 	dv_reg		idver;
235*4882a593Smuzhiyun 	dv_reg		softrst;
236*4882a593Smuzhiyun 	dv_reg		emctrl;
237*4882a593Smuzhiyun 	dv_reg		c0rxthreshen;
238*4882a593Smuzhiyun 	dv_reg		c0rxen;
239*4882a593Smuzhiyun 	dv_reg		c0txen;
240*4882a593Smuzhiyun 	dv_reg		c0miscen;
241*4882a593Smuzhiyun 	dv_reg		c1rxthreshen;
242*4882a593Smuzhiyun 	dv_reg		c1rxen;
243*4882a593Smuzhiyun 	dv_reg		c1txen;
244*4882a593Smuzhiyun 	dv_reg		c1miscen;
245*4882a593Smuzhiyun 	dv_reg		c2rxthreshen;
246*4882a593Smuzhiyun 	dv_reg		c2rxen;
247*4882a593Smuzhiyun 	dv_reg		c2txen;
248*4882a593Smuzhiyun 	dv_reg		c2miscen;
249*4882a593Smuzhiyun 	dv_reg		c0rxthreshstat;
250*4882a593Smuzhiyun 	dv_reg		c0rxstat;
251*4882a593Smuzhiyun 	dv_reg		c0txstat;
252*4882a593Smuzhiyun 	dv_reg		c0miscstat;
253*4882a593Smuzhiyun 	dv_reg		c1rxthreshstat;
254*4882a593Smuzhiyun 	dv_reg		c1rxstat;
255*4882a593Smuzhiyun 	dv_reg		c1txstat;
256*4882a593Smuzhiyun 	dv_reg		c1miscstat;
257*4882a593Smuzhiyun 	dv_reg		c2rxthreshstat;
258*4882a593Smuzhiyun 	dv_reg		c2rxstat;
259*4882a593Smuzhiyun 	dv_reg		c2txstat;
260*4882a593Smuzhiyun 	dv_reg		c2miscstat;
261*4882a593Smuzhiyun 	dv_reg		c0rximax;
262*4882a593Smuzhiyun 	dv_reg		c0tximax;
263*4882a593Smuzhiyun 	dv_reg		c1rximax;
264*4882a593Smuzhiyun 	dv_reg		c1tximax;
265*4882a593Smuzhiyun 	dv_reg		c2rximax;
266*4882a593Smuzhiyun 	dv_reg		c2tximax;
267*4882a593Smuzhiyun #else
268*4882a593Smuzhiyun 	u_int8_t	RSVD0[4100];
269*4882a593Smuzhiyun 	dv_reg		EWCTL;
270*4882a593Smuzhiyun 	dv_reg		EWINTTCNT;
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun } ewrap_regs;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* EMAC MDIO Registers Structure */
275*4882a593Smuzhiyun typedef struct  {
276*4882a593Smuzhiyun 	dv_reg		VERSION;
277*4882a593Smuzhiyun 	dv_reg		CONTROL;
278*4882a593Smuzhiyun 	dv_reg		ALIVE;
279*4882a593Smuzhiyun 	dv_reg		LINK;
280*4882a593Smuzhiyun 	dv_reg		LINKINTRAW;
281*4882a593Smuzhiyun 	dv_reg		LINKINTMASKED;
282*4882a593Smuzhiyun 	u_int8_t	RSVD0[8];
283*4882a593Smuzhiyun 	dv_reg		USERINTRAW;
284*4882a593Smuzhiyun 	dv_reg		USERINTMASKED;
285*4882a593Smuzhiyun 	dv_reg		USERINTMASKSET;
286*4882a593Smuzhiyun 	dv_reg		USERINTMASKCLEAR;
287*4882a593Smuzhiyun 	u_int8_t	RSVD1[80];
288*4882a593Smuzhiyun 	dv_reg		USERACCESS0;
289*4882a593Smuzhiyun 	dv_reg		USERPHYSEL0;
290*4882a593Smuzhiyun 	dv_reg		USERACCESS1;
291*4882a593Smuzhiyun 	dv_reg		USERPHYSEL1;
292*4882a593Smuzhiyun } mdio_regs;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data);
295*4882a593Smuzhiyun int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun typedef struct {
298*4882a593Smuzhiyun 	char	name[64];
299*4882a593Smuzhiyun 	int	(*init)(int phy_addr);
300*4882a593Smuzhiyun 	int	(*is_phy_connected)(int phy_addr);
301*4882a593Smuzhiyun 	int	(*get_link_speed)(int phy_addr);
302*4882a593Smuzhiyun 	int	(*auto_negotiate)(int phy_addr);
303*4882a593Smuzhiyun } phy_t;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #endif /* _DAVINCI_EMAC_H_ */
306