1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Ethernet driver for TI TMS320DM644x (DaVinci) chips.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright
7*4882a593Smuzhiyun * follows:
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * ----------------------------------------------------------------------------
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * dm644x_emac.c
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Copyright (C) 2005 Texas Instruments.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * ----------------------------------------------------------------------------
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Modifications:
22*4882a593Smuzhiyun * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot.
23*4882a593Smuzhiyun * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun #include <common.h>
26*4882a593Smuzhiyun #include <command.h>
27*4882a593Smuzhiyun #include <net.h>
28*4882a593Smuzhiyun #include <miiphy.h>
29*4882a593Smuzhiyun #include <malloc.h>
30*4882a593Smuzhiyun #include <netdev.h>
31*4882a593Smuzhiyun #include <linux/compiler.h>
32*4882a593Smuzhiyun #include <asm/arch/emac_defs.h>
33*4882a593Smuzhiyun #include <asm/io.h>
34*4882a593Smuzhiyun #include "davinci_emac.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun unsigned int emac_dbg = 0;
37*4882a593Smuzhiyun #define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifdef EMAC_HW_RAM_ADDR
BD_TO_HW(unsigned long x)40*4882a593Smuzhiyun static inline unsigned long BD_TO_HW(unsigned long x)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun if (x == 0)
43*4882a593Smuzhiyun return 0;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun return x - EMAC_WRAPPER_RAM_ADDR + EMAC_HW_RAM_ADDR;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
HW_TO_BD(unsigned long x)48*4882a593Smuzhiyun static inline unsigned long HW_TO_BD(unsigned long x)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun if (x == 0)
51*4882a593Smuzhiyun return 0;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return x - EMAC_HW_RAM_ADDR + EMAC_WRAPPER_RAM_ADDR;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun #else
56*4882a593Smuzhiyun #define BD_TO_HW(x) (x)
57*4882a593Smuzhiyun #define HW_TO_BD(x) (x)
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #ifdef DAVINCI_EMAC_GIG_ENABLE
61*4882a593Smuzhiyun #define emac_gigabit_enable(phy_addr) davinci_eth_gigabit_enable(phy_addr)
62*4882a593Smuzhiyun #else
63*4882a593Smuzhiyun #define emac_gigabit_enable(phy_addr) /* no gigabit to enable */
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #if !defined(CONFIG_SYS_EMAC_TI_CLKDIV)
67*4882a593Smuzhiyun #define CONFIG_SYS_EMAC_TI_CLKDIV ((EMAC_MDIO_BUS_FREQ / \
68*4882a593Smuzhiyun EMAC_MDIO_CLOCK_FREQ) - 1)
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static void davinci_eth_mdio_enable(void);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static int gen_init_phy(int phy_addr);
74*4882a593Smuzhiyun static int gen_is_phy_connected(int phy_addr);
75*4882a593Smuzhiyun static int gen_get_link_speed(int phy_addr);
76*4882a593Smuzhiyun static int gen_auto_negotiate(int phy_addr);
77*4882a593Smuzhiyun
eth_mdio_enable(void)78*4882a593Smuzhiyun void eth_mdio_enable(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun davinci_eth_mdio_enable();
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* EMAC Addresses */
84*4882a593Smuzhiyun static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR;
85*4882a593Smuzhiyun static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR;
86*4882a593Smuzhiyun static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* EMAC descriptors */
89*4882a593Smuzhiyun static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE);
90*4882a593Smuzhiyun static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE);
91*4882a593Smuzhiyun static volatile emac_desc *emac_rx_active_head = 0;
92*4882a593Smuzhiyun static volatile emac_desc *emac_rx_active_tail = 0;
93*4882a593Smuzhiyun static int emac_rx_queue_active = 0;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Receive packet buffers */
96*4882a593Smuzhiyun static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * EMAC_RXBUF_SIZE]
97*4882a593Smuzhiyun __aligned(ARCH_DMA_MINALIGN);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #ifndef CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT
100*4882a593Smuzhiyun #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 3
101*4882a593Smuzhiyun #endif
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* PHY address for a discovered PHY (0xff - not found) */
104*4882a593Smuzhiyun static u_int8_t active_phy_addr[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT];
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* number of PHY found active */
107*4882a593Smuzhiyun static u_int8_t num_phy;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun phy_t phy[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT];
110*4882a593Smuzhiyun
davinci_eth_set_mac_addr(struct eth_device * dev)111*4882a593Smuzhiyun static int davinci_eth_set_mac_addr(struct eth_device *dev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun unsigned long mac_hi;
114*4882a593Smuzhiyun unsigned long mac_lo;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast
118*4882a593Smuzhiyun * receive)
119*4882a593Smuzhiyun * Using channel 0 only - other channels are disabled
120*4882a593Smuzhiyun * */
121*4882a593Smuzhiyun writel(0, &adap_emac->MACINDEX);
122*4882a593Smuzhiyun mac_hi = (dev->enetaddr[3] << 24) |
123*4882a593Smuzhiyun (dev->enetaddr[2] << 16) |
124*4882a593Smuzhiyun (dev->enetaddr[1] << 8) |
125*4882a593Smuzhiyun (dev->enetaddr[0]);
126*4882a593Smuzhiyun mac_lo = (dev->enetaddr[5] << 8) |
127*4882a593Smuzhiyun (dev->enetaddr[4]);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun writel(mac_hi, &adap_emac->MACADDRHI);
130*4882a593Smuzhiyun #if defined(DAVINCI_EMAC_VERSION2)
131*4882a593Smuzhiyun writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH,
132*4882a593Smuzhiyun &adap_emac->MACADDRLO);
133*4882a593Smuzhiyun #else
134*4882a593Smuzhiyun writel(mac_lo, &adap_emac->MACADDRLO);
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun writel(0, &adap_emac->MACHASH1);
138*4882a593Smuzhiyun writel(0, &adap_emac->MACHASH2);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Set source MAC address - REQUIRED */
141*4882a593Smuzhiyun writel(mac_hi, &adap_emac->MACSRCADDRHI);
142*4882a593Smuzhiyun writel(mac_lo, &adap_emac->MACSRCADDRLO);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
davinci_eth_mdio_enable(void)148*4882a593Smuzhiyun static void davinci_eth_mdio_enable(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun u_int32_t clkdiv;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun writel((clkdiv & 0xff) |
155*4882a593Smuzhiyun MDIO_CONTROL_ENABLE |
156*4882a593Smuzhiyun MDIO_CONTROL_FAULT |
157*4882a593Smuzhiyun MDIO_CONTROL_FAULT_ENABLE,
158*4882a593Smuzhiyun &adap_mdio->CONTROL);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE)
161*4882a593Smuzhiyun ;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Tries to find an active connected PHY. Returns 1 if address if found.
166*4882a593Smuzhiyun * If no active PHY (or more than one PHY) found returns 0.
167*4882a593Smuzhiyun * Sets active_phy_addr variable.
168*4882a593Smuzhiyun */
davinci_eth_phy_detect(void)169*4882a593Smuzhiyun static int davinci_eth_phy_detect(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u_int32_t phy_act_state;
172*4882a593Smuzhiyun int i;
173*4882a593Smuzhiyun int j;
174*4882a593Smuzhiyun unsigned int count = 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT; i++)
177*4882a593Smuzhiyun active_phy_addr[i] = 0xff;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun udelay(1000);
180*4882a593Smuzhiyun phy_act_state = readl(&adap_mdio->ALIVE);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (phy_act_state == 0)
183*4882a593Smuzhiyun return 0; /* No active PHYs */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun for (i = 0, j = 0; i < 32; i++)
188*4882a593Smuzhiyun if (phy_act_state & (1 << i)) {
189*4882a593Smuzhiyun count++;
190*4882a593Smuzhiyun if (count <= CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT) {
191*4882a593Smuzhiyun active_phy_addr[j++] = i;
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun printf("%s: to many PHYs detected.\n",
194*4882a593Smuzhiyun __func__);
195*4882a593Smuzhiyun count = 0;
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun num_phy = count;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return count;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */
davinci_eth_phy_read(u_int8_t phy_addr,u_int8_t reg_num,u_int16_t * data)207*4882a593Smuzhiyun int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun int tmp;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
212*4882a593Smuzhiyun ;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun writel(MDIO_USERACCESS0_GO |
215*4882a593Smuzhiyun MDIO_USERACCESS0_WRITE_READ |
216*4882a593Smuzhiyun ((reg_num & 0x1f) << 21) |
217*4882a593Smuzhiyun ((phy_addr & 0x1f) << 16),
218*4882a593Smuzhiyun &adap_mdio->USERACCESS0);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Wait for command to complete */
221*4882a593Smuzhiyun while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO)
222*4882a593Smuzhiyun ;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (tmp & MDIO_USERACCESS0_ACK) {
225*4882a593Smuzhiyun *data = tmp & 0xffff;
226*4882a593Smuzhiyun return 1;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */
davinci_eth_phy_write(u_int8_t phy_addr,u_int8_t reg_num,u_int16_t data)233*4882a593Smuzhiyun int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
237*4882a593Smuzhiyun ;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun writel(MDIO_USERACCESS0_GO |
240*4882a593Smuzhiyun MDIO_USERACCESS0_WRITE_WRITE |
241*4882a593Smuzhiyun ((reg_num & 0x1f) << 21) |
242*4882a593Smuzhiyun ((phy_addr & 0x1f) << 16) |
243*4882a593Smuzhiyun (data & 0xffff),
244*4882a593Smuzhiyun &adap_mdio->USERACCESS0);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Wait for command to complete */
247*4882a593Smuzhiyun while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
248*4882a593Smuzhiyun ;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 1;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* PHY functions for a generic PHY */
gen_init_phy(int phy_addr)254*4882a593Smuzhiyun static int gen_init_phy(int phy_addr)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun int ret = 1;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (gen_get_link_speed(phy_addr)) {
259*4882a593Smuzhiyun /* Try another time */
260*4882a593Smuzhiyun ret = gen_get_link_speed(phy_addr);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return(ret);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
gen_is_phy_connected(int phy_addr)266*4882a593Smuzhiyun static int gen_is_phy_connected(int phy_addr)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun u_int16_t dummy;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
get_active_phy(void)273*4882a593Smuzhiyun static int get_active_phy(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun int i;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun for (i = 0; i < num_phy; i++)
278*4882a593Smuzhiyun if (phy[i].get_link_speed(active_phy_addr[i]))
279*4882a593Smuzhiyun return i;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return -1; /* Return error if no link */
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
gen_get_link_speed(int phy_addr)284*4882a593Smuzhiyun static int gen_get_link_speed(int phy_addr)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun u_int16_t tmp;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) &&
289*4882a593Smuzhiyun (tmp & 0x04)) {
290*4882a593Smuzhiyun #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
291*4882a593Smuzhiyun defined(CONFIG_MACH_DAVINCI_DA850_EVM)
292*4882a593Smuzhiyun davinci_eth_phy_read(phy_addr, MII_LPA, &tmp);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Speed doesn't matter, there is no setting for it in EMAC. */
295*4882a593Smuzhiyun if (tmp & (LPA_100FULL | LPA_10FULL)) {
296*4882a593Smuzhiyun /* set EMAC for Full Duplex */
297*4882a593Smuzhiyun writel(EMAC_MACCONTROL_MIIEN_ENABLE |
298*4882a593Smuzhiyun EMAC_MACCONTROL_FULLDUPLEX_ENABLE,
299*4882a593Smuzhiyun &adap_emac->MACCONTROL);
300*4882a593Smuzhiyun } else {
301*4882a593Smuzhiyun /*set EMAC for Half Duplex */
302*4882a593Smuzhiyun writel(EMAC_MACCONTROL_MIIEN_ENABLE,
303*4882a593Smuzhiyun &adap_emac->MACCONTROL);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (tmp & (LPA_100FULL | LPA_100HALF))
307*4882a593Smuzhiyun writel(readl(&adap_emac->MACCONTROL) |
308*4882a593Smuzhiyun EMAC_MACCONTROL_RMIISPEED_100,
309*4882a593Smuzhiyun &adap_emac->MACCONTROL);
310*4882a593Smuzhiyun else
311*4882a593Smuzhiyun writel(readl(&adap_emac->MACCONTROL) &
312*4882a593Smuzhiyun ~EMAC_MACCONTROL_RMIISPEED_100,
313*4882a593Smuzhiyun &adap_emac->MACCONTROL);
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun return(1);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return(0);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
gen_auto_negotiate(int phy_addr)321*4882a593Smuzhiyun static int gen_auto_negotiate(int phy_addr)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun u_int16_t tmp;
324*4882a593Smuzhiyun u_int16_t val;
325*4882a593Smuzhiyun unsigned long cntr = 0;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
328*4882a593Smuzhiyun return 0;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE |
331*4882a593Smuzhiyun BMCR_SPEED100;
332*4882a593Smuzhiyun davinci_eth_phy_write(phy_addr, MII_BMCR, val);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val))
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL |
338*4882a593Smuzhiyun ADVERTISE_10HALF);
339*4882a593Smuzhiyun davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
342*4882a593Smuzhiyun return(0);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun #ifdef DAVINCI_EMAC_GIG_ENABLE
345*4882a593Smuzhiyun davinci_eth_phy_read(phy_addr, MII_CTRL1000, &val);
346*4882a593Smuzhiyun val |= PHY_1000BTCR_1000FD;
347*4882a593Smuzhiyun val &= ~PHY_1000BTCR_1000HD;
348*4882a593Smuzhiyun davinci_eth_phy_write(phy_addr, MII_CTRL1000, val);
349*4882a593Smuzhiyun davinci_eth_phy_read(phy_addr, MII_CTRL1000, &val);
350*4882a593Smuzhiyun #endif
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Restart Auto_negotiation */
353*4882a593Smuzhiyun tmp |= BMCR_ANRESTART;
354*4882a593Smuzhiyun davinci_eth_phy_write(phy_addr, MII_BMCR, tmp);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /*check AutoNegotiate complete */
357*4882a593Smuzhiyun do {
358*4882a593Smuzhiyun udelay(40000);
359*4882a593Smuzhiyun if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (tmp & BMSR_ANEGCOMPLETE)
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun cntr++;
366*4882a593Smuzhiyun } while (cntr < 200);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
369*4882a593Smuzhiyun return(0);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!(tmp & BMSR_ANEGCOMPLETE))
372*4882a593Smuzhiyun return(0);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return(gen_get_link_speed(phy_addr));
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun /* End of generic PHY functions */
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
davinci_mii_phy_read(struct mii_dev * bus,int addr,int devad,int reg)380*4882a593Smuzhiyun static int davinci_mii_phy_read(struct mii_dev *bus, int addr, int devad,
381*4882a593Smuzhiyun int reg)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun unsigned short value = 0;
384*4882a593Smuzhiyun int retval = davinci_eth_phy_read(addr, reg, &value);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return retval ? value : -EIO;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
davinci_mii_phy_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)389*4882a593Smuzhiyun static int davinci_mii_phy_write(struct mii_dev *bus, int addr, int devad,
390*4882a593Smuzhiyun int reg, u16 value)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun return davinci_eth_phy_write(addr, reg, value) ? 0 : 1;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun
davinci_eth_gigabit_enable(int phy_addr)396*4882a593Smuzhiyun static void __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun u_int16_t data;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (davinci_eth_phy_read(phy_addr, 0, &data)) {
401*4882a593Smuzhiyun if (data & (1 << 6)) { /* speed selection MSB */
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun * Check if link detected is giga-bit
404*4882a593Smuzhiyun * If Gigabit mode detected, enable gigbit in MAC
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun writel(readl(&adap_emac->MACCONTROL) |
407*4882a593Smuzhiyun EMAC_MACCONTROL_GIGFORCE |
408*4882a593Smuzhiyun EMAC_MACCONTROL_GIGABIT_ENABLE,
409*4882a593Smuzhiyun &adap_emac->MACCONTROL);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* Eth device open */
davinci_eth_open(struct eth_device * dev,bd_t * bis)415*4882a593Smuzhiyun static int davinci_eth_open(struct eth_device *dev, bd_t *bis)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun dv_reg_p addr;
418*4882a593Smuzhiyun u_int32_t clkdiv, cnt, mac_control;
419*4882a593Smuzhiyun uint16_t __maybe_unused lpa_val;
420*4882a593Smuzhiyun volatile emac_desc *rx_desc;
421*4882a593Smuzhiyun int index;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun debug_emac("+ emac_open\n");
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Reset EMAC module and disable interrupts in wrapper */
426*4882a593Smuzhiyun writel(1, &adap_emac->SOFTRESET);
427*4882a593Smuzhiyun while (readl(&adap_emac->SOFTRESET) != 0)
428*4882a593Smuzhiyun ;
429*4882a593Smuzhiyun #if defined(DAVINCI_EMAC_VERSION2)
430*4882a593Smuzhiyun writel(1, &adap_ewrap->softrst);
431*4882a593Smuzhiyun while (readl(&adap_ewrap->softrst) != 0)
432*4882a593Smuzhiyun ;
433*4882a593Smuzhiyun #else
434*4882a593Smuzhiyun writel(0, &adap_ewrap->EWCTL);
435*4882a593Smuzhiyun for (cnt = 0; cnt < 5; cnt++) {
436*4882a593Smuzhiyun clkdiv = readl(&adap_ewrap->EWCTL);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun #endif
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
441*4882a593Smuzhiyun defined(CONFIG_MACH_DAVINCI_DA850_EVM)
442*4882a593Smuzhiyun adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
443*4882a593Smuzhiyun adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
444*4882a593Smuzhiyun adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun rx_desc = emac_rx_desc;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun writel(1, &adap_emac->TXCONTROL);
449*4882a593Smuzhiyun writel(1, &adap_emac->RXCONTROL);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun davinci_eth_set_mac_addr(dev);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Set DMA 8 TX / 8 RX Head pointers to 0 */
454*4882a593Smuzhiyun addr = &adap_emac->TX0HDP;
455*4882a593Smuzhiyun for (cnt = 0; cnt < 8; cnt++)
456*4882a593Smuzhiyun writel(0, addr++);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun addr = &adap_emac->RX0HDP;
459*4882a593Smuzhiyun for (cnt = 0; cnt < 8; cnt++)
460*4882a593Smuzhiyun writel(0, addr++);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Clear Statistics (do this before setting MacControl register) */
463*4882a593Smuzhiyun addr = &adap_emac->RXGOODFRAMES;
464*4882a593Smuzhiyun for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++)
465*4882a593Smuzhiyun writel(0, addr++);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* No multicast addressing */
468*4882a593Smuzhiyun writel(0, &adap_emac->MACHASH1);
469*4882a593Smuzhiyun writel(0, &adap_emac->MACHASH2);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Create RX queue and set receive process in place */
472*4882a593Smuzhiyun emac_rx_active_head = emac_rx_desc;
473*4882a593Smuzhiyun for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) {
474*4882a593Smuzhiyun rx_desc->next = BD_TO_HW((u_int32_t)(rx_desc + 1));
475*4882a593Smuzhiyun rx_desc->buffer = &emac_rx_buffers[cnt * EMAC_RXBUF_SIZE];
476*4882a593Smuzhiyun rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
477*4882a593Smuzhiyun rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
478*4882a593Smuzhiyun rx_desc++;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* Finalize the rx desc list */
482*4882a593Smuzhiyun rx_desc--;
483*4882a593Smuzhiyun rx_desc->next = 0;
484*4882a593Smuzhiyun emac_rx_active_tail = rx_desc;
485*4882a593Smuzhiyun emac_rx_queue_active = 1;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Enable TX/RX */
488*4882a593Smuzhiyun writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN);
489*4882a593Smuzhiyun writel(0, &adap_emac->RXBUFFEROFFSET);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /*
492*4882a593Smuzhiyun * No fancy configs - Use this for promiscous debug
493*4882a593Smuzhiyun * - EMAC_RXMBPENABLE_RXCAFEN_ENABLE
494*4882a593Smuzhiyun */
495*4882a593Smuzhiyun writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Enable ch 0 only */
498*4882a593Smuzhiyun writel(1, &adap_emac->RXUNICASTSET);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* Init MDIO & get link state */
501*4882a593Smuzhiyun clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV;
502*4882a593Smuzhiyun writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT,
503*4882a593Smuzhiyun &adap_mdio->CONTROL);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* We need to wait for MDIO to start */
506*4882a593Smuzhiyun udelay(1000);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun index = get_active_phy();
509*4882a593Smuzhiyun if (index == -1)
510*4882a593Smuzhiyun return(0);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Enable MII interface */
513*4882a593Smuzhiyun mac_control = EMAC_MACCONTROL_MIIEN_ENABLE;
514*4882a593Smuzhiyun #ifdef DAVINCI_EMAC_GIG_ENABLE
515*4882a593Smuzhiyun davinci_eth_phy_read(active_phy_addr[index], MII_STAT1000, &lpa_val);
516*4882a593Smuzhiyun if (lpa_val & PHY_1000BTSR_1000FD) {
517*4882a593Smuzhiyun debug_emac("eth_open : gigabit negotiated\n");
518*4882a593Smuzhiyun mac_control |= EMAC_MACCONTROL_FULLDUPLEX_ENABLE;
519*4882a593Smuzhiyun mac_control |= EMAC_MACCONTROL_GIGABIT_ENABLE;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun #endif
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun davinci_eth_phy_read(active_phy_addr[index], MII_LPA, &lpa_val);
524*4882a593Smuzhiyun if (lpa_val & (LPA_100FULL | LPA_10FULL))
525*4882a593Smuzhiyun /* set EMAC for Full Duplex */
526*4882a593Smuzhiyun mac_control |= EMAC_MACCONTROL_FULLDUPLEX_ENABLE;
527*4882a593Smuzhiyun #if defined(CONFIG_SOC_DA8XX) || \
528*4882a593Smuzhiyun (defined(CONFIG_OMAP34XX) && defined(CONFIG_DRIVER_TI_EMAC_USE_RMII))
529*4882a593Smuzhiyun mac_control |= EMAC_MACCONTROL_RMIISPEED_100;
530*4882a593Smuzhiyun #endif
531*4882a593Smuzhiyun writel(mac_control, &adap_emac->MACCONTROL);
532*4882a593Smuzhiyun /* Start receive process */
533*4882a593Smuzhiyun writel(BD_TO_HW((u_int32_t)emac_rx_desc), &adap_emac->RX0HDP);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun debug_emac("- emac_open\n");
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return(1);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* EMAC Channel Teardown */
davinci_eth_ch_teardown(int ch)541*4882a593Smuzhiyun static void davinci_eth_ch_teardown(int ch)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun dv_reg dly = 0xff;
544*4882a593Smuzhiyun dv_reg cnt;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun debug_emac("+ emac_ch_teardown\n");
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (ch == EMAC_CH_TX) {
549*4882a593Smuzhiyun /* Init TX channel teardown */
550*4882a593Smuzhiyun writel(0, &adap_emac->TXTEARDOWN);
551*4882a593Smuzhiyun do {
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * Wait here for Tx teardown completion interrupt to
554*4882a593Smuzhiyun * occur. Note: A task delay can be called here to pend
555*4882a593Smuzhiyun * rather than occupying CPU cycles - anyway it has
556*4882a593Smuzhiyun * been found that teardown takes very few cpu cycles
557*4882a593Smuzhiyun * and does not affect functionality
558*4882a593Smuzhiyun */
559*4882a593Smuzhiyun dly--;
560*4882a593Smuzhiyun udelay(1);
561*4882a593Smuzhiyun if (dly == 0)
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun cnt = readl(&adap_emac->TX0CP);
564*4882a593Smuzhiyun } while (cnt != 0xfffffffc);
565*4882a593Smuzhiyun writel(cnt, &adap_emac->TX0CP);
566*4882a593Smuzhiyun writel(0, &adap_emac->TX0HDP);
567*4882a593Smuzhiyun } else {
568*4882a593Smuzhiyun /* Init RX channel teardown */
569*4882a593Smuzhiyun writel(0, &adap_emac->RXTEARDOWN);
570*4882a593Smuzhiyun do {
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * Wait here for Rx teardown completion interrupt to
573*4882a593Smuzhiyun * occur. Note: A task delay can be called here to pend
574*4882a593Smuzhiyun * rather than occupying CPU cycles - anyway it has
575*4882a593Smuzhiyun * been found that teardown takes very few cpu cycles
576*4882a593Smuzhiyun * and does not affect functionality
577*4882a593Smuzhiyun */
578*4882a593Smuzhiyun dly--;
579*4882a593Smuzhiyun udelay(1);
580*4882a593Smuzhiyun if (dly == 0)
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun cnt = readl(&adap_emac->RX0CP);
583*4882a593Smuzhiyun } while (cnt != 0xfffffffc);
584*4882a593Smuzhiyun writel(cnt, &adap_emac->RX0CP);
585*4882a593Smuzhiyun writel(0, &adap_emac->RX0HDP);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun debug_emac("- emac_ch_teardown\n");
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Eth device close */
davinci_eth_close(struct eth_device * dev)592*4882a593Smuzhiyun static void davinci_eth_close(struct eth_device *dev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun debug_emac("+ emac_close\n");
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */
597*4882a593Smuzhiyun if (readl(&adap_emac->RXCONTROL) & 1)
598*4882a593Smuzhiyun davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Reset EMAC module and disable interrupts in wrapper */
601*4882a593Smuzhiyun writel(1, &adap_emac->SOFTRESET);
602*4882a593Smuzhiyun #if defined(DAVINCI_EMAC_VERSION2)
603*4882a593Smuzhiyun writel(1, &adap_ewrap->softrst);
604*4882a593Smuzhiyun #else
605*4882a593Smuzhiyun writel(0, &adap_ewrap->EWCTL);
606*4882a593Smuzhiyun #endif
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
609*4882a593Smuzhiyun defined(CONFIG_MACH_DAVINCI_DA850_EVM)
610*4882a593Smuzhiyun adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
611*4882a593Smuzhiyun adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
612*4882a593Smuzhiyun adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
613*4882a593Smuzhiyun #endif
614*4882a593Smuzhiyun debug_emac("- emac_close\n");
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static int tx_send_loop = 0;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * This function sends a single packet on the network and returns
621*4882a593Smuzhiyun * positive number (number of bytes transmitted) or negative for error
622*4882a593Smuzhiyun */
davinci_eth_send_packet(struct eth_device * dev,void * packet,int length)623*4882a593Smuzhiyun static int davinci_eth_send_packet (struct eth_device *dev,
624*4882a593Smuzhiyun void *packet, int length)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun int ret_status = -1;
627*4882a593Smuzhiyun int index;
628*4882a593Smuzhiyun tx_send_loop = 0;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun index = get_active_phy();
631*4882a593Smuzhiyun if (index == -1) {
632*4882a593Smuzhiyun printf(" WARN: emac_send_packet: No link\n");
633*4882a593Smuzhiyun return (ret_status);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */
637*4882a593Smuzhiyun if (length < EMAC_MIN_ETHERNET_PKT_SIZE) {
638*4882a593Smuzhiyun length = EMAC_MIN_ETHERNET_PKT_SIZE;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Populate the TX descriptor */
642*4882a593Smuzhiyun emac_tx_desc->next = 0;
643*4882a593Smuzhiyun emac_tx_desc->buffer = (u_int8_t *) packet;
644*4882a593Smuzhiyun emac_tx_desc->buff_off_len = (length & 0xffff);
645*4882a593Smuzhiyun emac_tx_desc->pkt_flag_len = ((length & 0xffff) |
646*4882a593Smuzhiyun EMAC_CPPI_SOP_BIT |
647*4882a593Smuzhiyun EMAC_CPPI_OWNERSHIP_BIT |
648*4882a593Smuzhiyun EMAC_CPPI_EOP_BIT);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun flush_dcache_range((unsigned long)packet,
651*4882a593Smuzhiyun (unsigned long)packet + ALIGN(length, PKTALIGN));
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Send the packet */
654*4882a593Smuzhiyun writel(BD_TO_HW((unsigned long)emac_tx_desc), &adap_emac->TX0HDP);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* Wait for packet to complete or link down */
657*4882a593Smuzhiyun while (1) {
658*4882a593Smuzhiyun if (!phy[index].get_link_speed(active_phy_addr[index])) {
659*4882a593Smuzhiyun davinci_eth_ch_teardown (EMAC_CH_TX);
660*4882a593Smuzhiyun return (ret_status);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (readl(&adap_emac->TXINTSTATRAW) & 0x01) {
664*4882a593Smuzhiyun ret_status = length;
665*4882a593Smuzhiyun break;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun tx_send_loop++;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return (ret_status);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /*
674*4882a593Smuzhiyun * This function handles receipt of a packet from the network
675*4882a593Smuzhiyun */
davinci_eth_rcv_packet(struct eth_device * dev)676*4882a593Smuzhiyun static int davinci_eth_rcv_packet (struct eth_device *dev)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun volatile emac_desc *rx_curr_desc;
679*4882a593Smuzhiyun volatile emac_desc *curr_desc;
680*4882a593Smuzhiyun volatile emac_desc *tail_desc;
681*4882a593Smuzhiyun int status, ret = -1;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun rx_curr_desc = emac_rx_active_head;
684*4882a593Smuzhiyun if (!rx_curr_desc)
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun status = rx_curr_desc->pkt_flag_len;
687*4882a593Smuzhiyun if ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0) {
688*4882a593Smuzhiyun if (status & EMAC_CPPI_RX_ERROR_FRAME) {
689*4882a593Smuzhiyun /* Error in packet - discard it and requeue desc */
690*4882a593Smuzhiyun printf ("WARN: emac_rcv_pkt: Error in packet\n");
691*4882a593Smuzhiyun } else {
692*4882a593Smuzhiyun unsigned long tmp = (unsigned long)rx_curr_desc->buffer;
693*4882a593Smuzhiyun unsigned short len =
694*4882a593Smuzhiyun rx_curr_desc->buff_off_len & 0xffff;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun invalidate_dcache_range(tmp, tmp + ALIGN(len, PKTALIGN));
697*4882a593Smuzhiyun net_process_received_packet(rx_curr_desc->buffer, len);
698*4882a593Smuzhiyun ret = len;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* Ack received packet descriptor */
702*4882a593Smuzhiyun writel(BD_TO_HW((ulong)rx_curr_desc), &adap_emac->RX0CP);
703*4882a593Smuzhiyun curr_desc = rx_curr_desc;
704*4882a593Smuzhiyun emac_rx_active_head =
705*4882a593Smuzhiyun (volatile emac_desc *) (HW_TO_BD(rx_curr_desc->next));
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (status & EMAC_CPPI_EOQ_BIT) {
708*4882a593Smuzhiyun if (emac_rx_active_head) {
709*4882a593Smuzhiyun writel(BD_TO_HW((ulong)emac_rx_active_head),
710*4882a593Smuzhiyun &adap_emac->RX0HDP);
711*4882a593Smuzhiyun } else {
712*4882a593Smuzhiyun emac_rx_queue_active = 0;
713*4882a593Smuzhiyun printf ("INFO:emac_rcv_packet: RX Queue not active\n");
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Recycle RX descriptor */
718*4882a593Smuzhiyun rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
719*4882a593Smuzhiyun rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
720*4882a593Smuzhiyun rx_curr_desc->next = 0;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (emac_rx_active_head == 0) {
723*4882a593Smuzhiyun printf ("INFO: emac_rcv_pkt: active queue head = 0\n");
724*4882a593Smuzhiyun emac_rx_active_head = curr_desc;
725*4882a593Smuzhiyun emac_rx_active_tail = curr_desc;
726*4882a593Smuzhiyun if (emac_rx_queue_active != 0) {
727*4882a593Smuzhiyun writel(BD_TO_HW((ulong)emac_rx_active_head),
728*4882a593Smuzhiyun &adap_emac->RX0HDP);
729*4882a593Smuzhiyun printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n");
730*4882a593Smuzhiyun emac_rx_queue_active = 1;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun } else {
733*4882a593Smuzhiyun tail_desc = emac_rx_active_tail;
734*4882a593Smuzhiyun emac_rx_active_tail = curr_desc;
735*4882a593Smuzhiyun tail_desc->next = BD_TO_HW((ulong) curr_desc);
736*4882a593Smuzhiyun status = tail_desc->pkt_flag_len;
737*4882a593Smuzhiyun if (status & EMAC_CPPI_EOQ_BIT) {
738*4882a593Smuzhiyun writel(BD_TO_HW((ulong)curr_desc),
739*4882a593Smuzhiyun &adap_emac->RX0HDP);
740*4882a593Smuzhiyun status &= ~EMAC_CPPI_EOQ_BIT;
741*4882a593Smuzhiyun tail_desc->pkt_flag_len = status;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun return (ret);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun return (0);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun * This function initializes the emac hardware. It does NOT initialize
751*4882a593Smuzhiyun * EMAC modules power or pin multiplexors, that is done by board_init()
752*4882a593Smuzhiyun * much earlier in bootup process. Returns 1 on success, 0 otherwise.
753*4882a593Smuzhiyun */
davinci_emac_initialize(void)754*4882a593Smuzhiyun int davinci_emac_initialize(void)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun u_int32_t phy_id;
757*4882a593Smuzhiyun u_int16_t tmp;
758*4882a593Smuzhiyun int i;
759*4882a593Smuzhiyun int ret;
760*4882a593Smuzhiyun struct eth_device *dev;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun dev = malloc(sizeof *dev);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (dev == NULL)
765*4882a593Smuzhiyun return -1;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun memset(dev, 0, sizeof *dev);
768*4882a593Smuzhiyun strcpy(dev->name, "DaVinci-EMAC");
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun dev->iobase = 0;
771*4882a593Smuzhiyun dev->init = davinci_eth_open;
772*4882a593Smuzhiyun dev->halt = davinci_eth_close;
773*4882a593Smuzhiyun dev->send = davinci_eth_send_packet;
774*4882a593Smuzhiyun dev->recv = davinci_eth_rcv_packet;
775*4882a593Smuzhiyun dev->write_hwaddr = davinci_eth_set_mac_addr;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun eth_register(dev);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun davinci_eth_mdio_enable();
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* let the EMAC detect the PHYs */
782*4882a593Smuzhiyun udelay(5000);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
785*4882a593Smuzhiyun if (readl(&adap_mdio->ALIVE))
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun udelay(1000);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (i >= 256) {
791*4882a593Smuzhiyun printf("No ETH PHY detected!!!\n");
792*4882a593Smuzhiyun return(0);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* Find if PHY(s) is/are connected */
796*4882a593Smuzhiyun ret = davinci_eth_phy_detect();
797*4882a593Smuzhiyun if (!ret)
798*4882a593Smuzhiyun return(0);
799*4882a593Smuzhiyun else
800*4882a593Smuzhiyun debug_emac(" %d ETH PHY detected\n", ret);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* Get PHY ID and initialize phy_ops for a detected PHY */
803*4882a593Smuzhiyun for (i = 0; i < num_phy; i++) {
804*4882a593Smuzhiyun if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1,
805*4882a593Smuzhiyun &tmp)) {
806*4882a593Smuzhiyun active_phy_addr[i] = 0xff;
807*4882a593Smuzhiyun continue;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun phy_id = (tmp << 16) & 0xffff0000;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2,
813*4882a593Smuzhiyun &tmp)) {
814*4882a593Smuzhiyun active_phy_addr[i] = 0xff;
815*4882a593Smuzhiyun continue;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun phy_id |= tmp & 0x0000ffff;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun switch (phy_id) {
821*4882a593Smuzhiyun #ifdef PHY_KSZ8873
822*4882a593Smuzhiyun case PHY_KSZ8873:
823*4882a593Smuzhiyun sprintf(phy[i].name, "KSZ8873 @ 0x%02x",
824*4882a593Smuzhiyun active_phy_addr[i]);
825*4882a593Smuzhiyun phy[i].init = ksz8873_init_phy;
826*4882a593Smuzhiyun phy[i].is_phy_connected = ksz8873_is_phy_connected;
827*4882a593Smuzhiyun phy[i].get_link_speed = ksz8873_get_link_speed;
828*4882a593Smuzhiyun phy[i].auto_negotiate = ksz8873_auto_negotiate;
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun #endif
831*4882a593Smuzhiyun #ifdef PHY_LXT972
832*4882a593Smuzhiyun case PHY_LXT972:
833*4882a593Smuzhiyun sprintf(phy[i].name, "LXT972 @ 0x%02x",
834*4882a593Smuzhiyun active_phy_addr[i]);
835*4882a593Smuzhiyun phy[i].init = lxt972_init_phy;
836*4882a593Smuzhiyun phy[i].is_phy_connected = lxt972_is_phy_connected;
837*4882a593Smuzhiyun phy[i].get_link_speed = lxt972_get_link_speed;
838*4882a593Smuzhiyun phy[i].auto_negotiate = lxt972_auto_negotiate;
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun #endif
841*4882a593Smuzhiyun #ifdef PHY_DP83848
842*4882a593Smuzhiyun case PHY_DP83848:
843*4882a593Smuzhiyun sprintf(phy[i].name, "DP83848 @ 0x%02x",
844*4882a593Smuzhiyun active_phy_addr[i]);
845*4882a593Smuzhiyun phy[i].init = dp83848_init_phy;
846*4882a593Smuzhiyun phy[i].is_phy_connected = dp83848_is_phy_connected;
847*4882a593Smuzhiyun phy[i].get_link_speed = dp83848_get_link_speed;
848*4882a593Smuzhiyun phy[i].auto_negotiate = dp83848_auto_negotiate;
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun #endif
851*4882a593Smuzhiyun #ifdef PHY_ET1011C
852*4882a593Smuzhiyun case PHY_ET1011C:
853*4882a593Smuzhiyun sprintf(phy[i].name, "ET1011C @ 0x%02x",
854*4882a593Smuzhiyun active_phy_addr[i]);
855*4882a593Smuzhiyun phy[i].init = gen_init_phy;
856*4882a593Smuzhiyun phy[i].is_phy_connected = gen_is_phy_connected;
857*4882a593Smuzhiyun phy[i].get_link_speed = et1011c_get_link_speed;
858*4882a593Smuzhiyun phy[i].auto_negotiate = gen_auto_negotiate;
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun #endif
861*4882a593Smuzhiyun default:
862*4882a593Smuzhiyun sprintf(phy[i].name, "GENERIC @ 0x%02x",
863*4882a593Smuzhiyun active_phy_addr[i]);
864*4882a593Smuzhiyun phy[i].init = gen_init_phy;
865*4882a593Smuzhiyun phy[i].is_phy_connected = gen_is_phy_connected;
866*4882a593Smuzhiyun phy[i].get_link_speed = gen_get_link_speed;
867*4882a593Smuzhiyun phy[i].auto_negotiate = gen_auto_negotiate;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun debug("Ethernet PHY: %s\n", phy[i].name);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun int retval;
873*4882a593Smuzhiyun struct mii_dev *mdiodev = mdio_alloc();
874*4882a593Smuzhiyun if (!mdiodev)
875*4882a593Smuzhiyun return -ENOMEM;
876*4882a593Smuzhiyun strncpy(mdiodev->name, phy[i].name, MDIO_NAME_LEN);
877*4882a593Smuzhiyun mdiodev->read = davinci_mii_phy_read;
878*4882a593Smuzhiyun mdiodev->write = davinci_mii_phy_write;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun retval = mdio_register(mdiodev);
881*4882a593Smuzhiyun if (retval < 0)
882*4882a593Smuzhiyun return retval;
883*4882a593Smuzhiyun #ifdef DAVINCI_EMAC_GIG_ENABLE
884*4882a593Smuzhiyun #define PHY_CONF_REG 22
885*4882a593Smuzhiyun /* Enable PHY to clock out TX_CLK */
886*4882a593Smuzhiyun davinci_eth_phy_read(active_phy_addr[i], PHY_CONF_REG, &tmp);
887*4882a593Smuzhiyun tmp |= PHY_CONF_TXCLKEN;
888*4882a593Smuzhiyun davinci_eth_phy_write(active_phy_addr[i], PHY_CONF_REG, tmp);
889*4882a593Smuzhiyun davinci_eth_phy_read(active_phy_addr[i], PHY_CONF_REG, &tmp);
890*4882a593Smuzhiyun #endif
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun #if defined(CONFIG_TI816X) || (defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
894*4882a593Smuzhiyun defined(CONFIG_MACH_DAVINCI_DA850_EVM) && \
895*4882a593Smuzhiyun !defined(CONFIG_DRIVER_TI_EMAC_RMII_NO_NEGOTIATE))
896*4882a593Smuzhiyun for (i = 0; i < num_phy; i++) {
897*4882a593Smuzhiyun if (phy[i].is_phy_connected(i))
898*4882a593Smuzhiyun phy[i].auto_negotiate(i);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun #endif
901*4882a593Smuzhiyun return(1);
902*4882a593Smuzhiyun }
903