xref: /OK3568_Linux_fs/u-boot/drivers/net/bcm-sf2-eth-gmac.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Broadcom Corporation.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _BCM_SF2_ETH_GMAC_H_
8*4882a593Smuzhiyun #define _BCM_SF2_ETH_GMAC_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define BCM_SF2_ETH_MAC_NAME	"gmac"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef ETHHW_PORT_INT
13*4882a593Smuzhiyun #define ETHHW_PORT_INT		8
14*4882a593Smuzhiyun #endif
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define GMAC0_REG_BASE			0x18042000
17*4882a593Smuzhiyun #define GMAC0_DEV_CTRL_ADDR		GMAC0_REG_BASE
18*4882a593Smuzhiyun #define GMAC0_INT_STATUS_ADDR		(GMAC0_REG_BASE + 0x020)
19*4882a593Smuzhiyun #define GMAC0_INTR_RECV_LAZY_ADDR	(GMAC0_REG_BASE + 0x100)
20*4882a593Smuzhiyun #define GMAC0_PHY_CTRL_ADDR		(GMAC0_REG_BASE + 0x188)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define GMAC_DMA_PTR_OFFSET		0x04
24*4882a593Smuzhiyun #define GMAC_DMA_ADDR_LOW_OFFSET	0x08
25*4882a593Smuzhiyun #define GMAC_DMA_ADDR_HIGH_OFFSET	0x0c
26*4882a593Smuzhiyun #define GMAC_DMA_STATUS0_OFFSET		0x10
27*4882a593Smuzhiyun #define GMAC_DMA_STATUS1_OFFSET		0x14
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define GMAC0_DMA_TX_CTRL_ADDR		(GMAC0_REG_BASE + 0x200)
30*4882a593Smuzhiyun #define GMAC0_DMA_TX_PTR_ADDR \
31*4882a593Smuzhiyun 		(GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_PTR_OFFSET)
32*4882a593Smuzhiyun #define GMAC0_DMA_TX_ADDR_LOW_ADDR \
33*4882a593Smuzhiyun 		(GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_ADDR_LOW_OFFSET)
34*4882a593Smuzhiyun #define GMAC0_DMA_TX_ADDR_HIGH_ADDR \
35*4882a593Smuzhiyun 		(GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_ADDR_HIGH_OFFSET)
36*4882a593Smuzhiyun #define GMAC0_DMA_TX_STATUS0_ADDR \
37*4882a593Smuzhiyun 		(GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_STATUS0_OFFSET)
38*4882a593Smuzhiyun #define GMAC0_DMA_TX_STATUS1_ADDR \
39*4882a593Smuzhiyun 		(GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_STATUS1_OFFSET)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define GMAC0_DMA_RX_CTRL_ADDR		(GMAC0_REG_BASE + 0x220)
42*4882a593Smuzhiyun #define GMAC0_DMA_RX_PTR_ADDR \
43*4882a593Smuzhiyun 		(GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_PTR_OFFSET)
44*4882a593Smuzhiyun #define GMAC0_DMA_RX_ADDR_LOW_ADDR \
45*4882a593Smuzhiyun 		(GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_ADDR_LOW_OFFSET)
46*4882a593Smuzhiyun #define GMAC0_DMA_RX_ADDR_HIGH_ADDR \
47*4882a593Smuzhiyun 		(GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_ADDR_HIGH_OFFSET)
48*4882a593Smuzhiyun #define GMAC0_DMA_RX_STATUS0_ADDR \
49*4882a593Smuzhiyun 		(GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_STATUS0_OFFSET)
50*4882a593Smuzhiyun #define GMAC0_DMA_RX_STATUS1_ADDR \
51*4882a593Smuzhiyun 		(GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_STATUS1_OFFSET)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define UNIMAC0_CMD_CFG_ADDR		(GMAC0_REG_BASE + 0x808)
54*4882a593Smuzhiyun #define UNIMAC0_MAC_MSB_ADDR		(GMAC0_REG_BASE + 0x80c)
55*4882a593Smuzhiyun #define UNIMAC0_MAC_LSB_ADDR		(GMAC0_REG_BASE + 0x810)
56*4882a593Smuzhiyun #define UNIMAC0_FRM_LENGTH_ADDR		(GMAC0_REG_BASE + 0x814)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define GMAC0_IRL_FRAMECOUNT_SHIFT	24
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* transmit channel control */
61*4882a593Smuzhiyun /* transmit enable */
62*4882a593Smuzhiyun #define D64_XC_XE		0x00000001
63*4882a593Smuzhiyun /* transmit suspend request */
64*4882a593Smuzhiyun #define D64_XC_SE		0x00000002
65*4882a593Smuzhiyun /* parity check disable */
66*4882a593Smuzhiyun #define D64_XC_PD		0x00000800
67*4882a593Smuzhiyun /* BurstLen bits */
68*4882a593Smuzhiyun #define D64_XC_BL_MASK		0x001C0000
69*4882a593Smuzhiyun #define D64_XC_BL_SHIFT		18
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* transmit descriptor table pointer */
72*4882a593Smuzhiyun /* last valid descriptor */
73*4882a593Smuzhiyun #define D64_XP_LD_MASK		0x00001fff
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* transmit channel status */
76*4882a593Smuzhiyun /* transmit state */
77*4882a593Smuzhiyun #define D64_XS0_XS_MASK		0xf0000000
78*4882a593Smuzhiyun #define D64_XS0_XS_SHIFT	28
79*4882a593Smuzhiyun #define D64_XS0_XS_DISABLED	0x00000000
80*4882a593Smuzhiyun #define D64_XS0_XS_ACTIVE	0x10000000
81*4882a593Smuzhiyun #define D64_XS0_XS_IDLE		0x20000000
82*4882a593Smuzhiyun #define D64_XS0_XS_STOPPED	0x30000000
83*4882a593Smuzhiyun #define D64_XS0_XS_SUSP		0x40000000
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* receive channel control */
86*4882a593Smuzhiyun /* receive enable */
87*4882a593Smuzhiyun #define D64_RC_RE		0x00000001
88*4882a593Smuzhiyun /* address extension bits */
89*4882a593Smuzhiyun #define D64_RC_AE		0x00030000
90*4882a593Smuzhiyun /* overflow continue */
91*4882a593Smuzhiyun #define D64_RC_OC		0x00000400
92*4882a593Smuzhiyun /* parity check disable */
93*4882a593Smuzhiyun #define D64_RC_PD		0x00000800
94*4882a593Smuzhiyun /* receive frame offset */
95*4882a593Smuzhiyun #define D64_RC_RO_MASK		0x000000fe
96*4882a593Smuzhiyun #define D64_RC_RO_SHIFT		1
97*4882a593Smuzhiyun /* BurstLen bits */
98*4882a593Smuzhiyun #define D64_RC_BL_MASK		0x001C0000
99*4882a593Smuzhiyun #define D64_RC_BL_SHIFT		18
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* flags for dma controller */
102*4882a593Smuzhiyun /* partity enable */
103*4882a593Smuzhiyun #define DMA_CTRL_PEN		(1 << 0)
104*4882a593Smuzhiyun /* rx overflow continue */
105*4882a593Smuzhiyun #define DMA_CTRL_ROC		(1 << 1)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* receive descriptor table pointer */
108*4882a593Smuzhiyun /* last valid descriptor */
109*4882a593Smuzhiyun #define D64_RP_LD_MASK		0x00001fff
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* receive channel status */
112*4882a593Smuzhiyun /* current descriptor pointer */
113*4882a593Smuzhiyun #define D64_RS0_CD_MASK		0x00001fff
114*4882a593Smuzhiyun /* receive state */
115*4882a593Smuzhiyun #define D64_RS0_RS_MASK		0xf0000000
116*4882a593Smuzhiyun #define D64_RS0_RS_SHIFT	28
117*4882a593Smuzhiyun #define D64_RS0_RS_DISABLED	0x00000000
118*4882a593Smuzhiyun #define D64_RS0_RS_ACTIVE	0x10000000
119*4882a593Smuzhiyun #define D64_RS0_RS_IDLE		0x20000000
120*4882a593Smuzhiyun #define D64_RS0_RS_STOPPED	0x30000000
121*4882a593Smuzhiyun #define D64_RS0_RS_SUSP		0x40000000
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* descriptor control flags 1 */
124*4882a593Smuzhiyun /* core specific flags */
125*4882a593Smuzhiyun #define D64_CTRL_COREFLAGS	0x0ff00000
126*4882a593Smuzhiyun /* end of descriptor table */
127*4882a593Smuzhiyun #define D64_CTRL1_EOT		((uint32_t)1 << 28)
128*4882a593Smuzhiyun /* interrupt on completion */
129*4882a593Smuzhiyun #define D64_CTRL1_IOC		((uint32_t)1 << 29)
130*4882a593Smuzhiyun /* end of frame */
131*4882a593Smuzhiyun #define D64_CTRL1_EOF		((uint32_t)1 << 30)
132*4882a593Smuzhiyun /* start of frame */
133*4882a593Smuzhiyun #define D64_CTRL1_SOF		((uint32_t)1 << 31)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* descriptor control flags 2 */
136*4882a593Smuzhiyun /* buffer byte count. real data len must <= 16KB */
137*4882a593Smuzhiyun #define D64_CTRL2_BC_MASK	0x00007fff
138*4882a593Smuzhiyun /* address extension bits */
139*4882a593Smuzhiyun #define D64_CTRL2_AE		0x00030000
140*4882a593Smuzhiyun #define D64_CTRL2_AE_SHIFT	16
141*4882a593Smuzhiyun /* parity bit */
142*4882a593Smuzhiyun #define D64_CTRL2_PARITY	0x00040000
143*4882a593Smuzhiyun /* control flags in the range [27:20] are core-specific and not defined here */
144*4882a593Smuzhiyun #define D64_CTRL_CORE_MASK	0x0ff00000
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define DC_MROR		0x00000010
147*4882a593Smuzhiyun #define PC_MTE		0x00800000
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* command config */
150*4882a593Smuzhiyun #define CC_TE		0x00000001
151*4882a593Smuzhiyun #define CC_RE		0x00000002
152*4882a593Smuzhiyun #define CC_ES_MASK	0x0000000c
153*4882a593Smuzhiyun #define CC_ES_SHIFT	2
154*4882a593Smuzhiyun #define CC_PROM		0x00000010
155*4882a593Smuzhiyun #define CC_PAD_EN	0x00000020
156*4882a593Smuzhiyun #define CC_CF		0x00000040
157*4882a593Smuzhiyun #define CC_PF		0x00000080
158*4882a593Smuzhiyun #define CC_RPI		0x00000100
159*4882a593Smuzhiyun #define CC_TAI		0x00000200
160*4882a593Smuzhiyun #define CC_HD		0x00000400
161*4882a593Smuzhiyun #define CC_HD_SHIFT	10
162*4882a593Smuzhiyun #define CC_SR		0x00002000
163*4882a593Smuzhiyun #define CC_ML		0x00008000
164*4882a593Smuzhiyun #define CC_AE		0x00400000
165*4882a593Smuzhiyun #define CC_CFE		0x00800000
166*4882a593Smuzhiyun #define CC_NLC		0x01000000
167*4882a593Smuzhiyun #define CC_RL		0x02000000
168*4882a593Smuzhiyun #define CC_RED		0x04000000
169*4882a593Smuzhiyun #define CC_PE		0x08000000
170*4882a593Smuzhiyun #define CC_TPI		0x10000000
171*4882a593Smuzhiyun #define CC_AT		0x20000000
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define I_PDEE		0x00000400
174*4882a593Smuzhiyun #define I_PDE		0x00000800
175*4882a593Smuzhiyun #define I_DE		0x00001000
176*4882a593Smuzhiyun #define I_RDU		0x00002000
177*4882a593Smuzhiyun #define I_RFO		0x00004000
178*4882a593Smuzhiyun #define I_XFU		0x00008000
179*4882a593Smuzhiyun #define I_RI		0x00010000
180*4882a593Smuzhiyun #define I_XI0		0x01000000
181*4882a593Smuzhiyun #define I_XI1		0x02000000
182*4882a593Smuzhiyun #define I_XI2		0x04000000
183*4882a593Smuzhiyun #define I_XI3		0x08000000
184*4882a593Smuzhiyun #define I_ERRORS	(I_PDEE | I_PDE | I_DE | I_RDU | I_RFO | I_XFU)
185*4882a593Smuzhiyun #define DEF_INTMASK	(I_XI0 | I_XI1 | I_XI2 | I_XI3 | I_RI | I_ERRORS)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define I_INTMASK	0x0f01fcff
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define CHIP_DRU_BASE				0x0301d000
190*4882a593Smuzhiyun #define CRMU_CHIP_IO_PAD_CONTROL_ADDR		(CHIP_DRU_BASE + 0x0bc)
191*4882a593Smuzhiyun #define SWITCH_GLOBAL_CONFIG_ADDR		(CHIP_DRU_BASE + 0x194)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define CDRU_IOMUX_FORCE_PAD_IN_SHIFT		0
194*4882a593Smuzhiyun #define CDRU_SWITCH_BYPASS_SWITCH_SHIFT		13
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define AMAC0_IDM_RESET_ADDR			0x18110800
197*4882a593Smuzhiyun #define AMAC0_IO_CTRL_DIRECT_ADDR		0x18110408
198*4882a593Smuzhiyun #define AMAC0_IO_CTRL_CLK_250_SEL_SHIFT		6
199*4882a593Smuzhiyun #define AMAC0_IO_CTRL_GMII_MODE_SHIFT		5
200*4882a593Smuzhiyun #define AMAC0_IO_CTRL_DEST_SYNC_MODE_EN_SHIFT	3
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define CHIPA_CHIP_ID_ADDR			0x18000000
203*4882a593Smuzhiyun #define CHIPID		(readl(CHIPA_CHIP_ID_ADDR) & 0xFFFF)
204*4882a593Smuzhiyun #define CHIPREV		(((readl(CHIPA_CHIP_ID_ADDR) >> 16) & 0xF)
205*4882a593Smuzhiyun #define CHIPSKU		(((readl(CHIPA_CHIP_ID_ADDR) >> 20) & 0xF)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define GMAC_MII_CTRL_ADDR		0x18002000
208*4882a593Smuzhiyun #define GMAC_MII_CTRL_BYP_SHIFT		10
209*4882a593Smuzhiyun #define GMAC_MII_CTRL_EXT_SHIFT		9
210*4882a593Smuzhiyun #define GMAC_MII_DATA_ADDR		0x18002004
211*4882a593Smuzhiyun #define GMAC_MII_DATA_READ_CMD		0x60020000
212*4882a593Smuzhiyun #define GMAC_MII_DATA_WRITE_CMD		0x50020000
213*4882a593Smuzhiyun #define GMAC_MII_BUSY_SHIFT		8
214*4882a593Smuzhiyun #define GMAC_MII_PHY_ADDR_SHIFT		23
215*4882a593Smuzhiyun #define GMAC_MII_PHY_REG_SHIFT		18
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define GMAC_RESET_DELAY		2
218*4882a593Smuzhiyun #define HWRXOFF				30
219*4882a593Smuzhiyun #define MAXNAMEL			8
220*4882a593Smuzhiyun #define NUMTXQ				4
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun int gmac_add(struct eth_device *dev);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #endif /* _BCM_SF2_ETH_GMAC_H_ */
225