xref: /OK3568_Linux_fs/u-boot/drivers/net/ax88180.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* ax88180.h: ASIX AX88180 Non-PCI Gigabit Ethernet u-boot driver */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  This program is free software; you can distribute it and/or modify it
5*4882a593Smuzhiyun  *  under the terms of the GNU General Public License (Version 2) as
6*4882a593Smuzhiyun  *  published by the Free Software Foundation.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  This program is distributed in the hope it will be useful, but WITHOUT
9*4882a593Smuzhiyun  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10*4882a593Smuzhiyun  *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
11*4882a593Smuzhiyun  *  for more details.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *  You should have received a copy of the GNU General Public License along
14*4882a593Smuzhiyun  *  with this program; if not, write to the Free Software Foundation, Inc.,
15*4882a593Smuzhiyun  *  59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef _AX88180_H_
20*4882a593Smuzhiyun #define _AX88180_H_
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/types.h>
24*4882a593Smuzhiyun #include <config.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun typedef enum _ax88180_link_state {
27*4882a593Smuzhiyun 	INS_LINK_DOWN,
28*4882a593Smuzhiyun 	INS_LINK_UP,
29*4882a593Smuzhiyun 	INS_LINK_UNKNOWN
30*4882a593Smuzhiyun } ax88180_link_state;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct ax88180_private {
33*4882a593Smuzhiyun 	unsigned char BusWidth;
34*4882a593Smuzhiyun 	unsigned char PadSize;
35*4882a593Smuzhiyun 	unsigned short PhyAddr;
36*4882a593Smuzhiyun 	unsigned short PhyID0;
37*4882a593Smuzhiyun 	unsigned short PhyID1;
38*4882a593Smuzhiyun 	unsigned short FirstTxDesc;
39*4882a593Smuzhiyun 	unsigned short NextTxDesc;
40*4882a593Smuzhiyun 	ax88180_link_state LinkState;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define BUS_WIDTH_16			1
44*4882a593Smuzhiyun #define BUS_WIDTH_32			2
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define ENABLE_JUMBO			1
47*4882a593Smuzhiyun #define DISABLE_JUMBO			0
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define ENABLE_BURST			1
50*4882a593Smuzhiyun #define DISABLE_BURST			0
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define NORMAL_RX_MODE		0
53*4882a593Smuzhiyun #define RX_LOOPBACK_MODE		1
54*4882a593Smuzhiyun #define RX_INIFINIT_LOOP_MODE		2
55*4882a593Smuzhiyun #define TX_INIFINIT_LOOP_MODE		3
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define DEFAULT_ETH_MTU		1500
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Jumbo packet size 4086 bytes included 4 bytes CRC*/
60*4882a593Smuzhiyun #define MAX_JUMBO_MTU		4072
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Max Tx Jumbo size 4086 bytes included 4 bytes CRC */
63*4882a593Smuzhiyun #define MAX_TX_JUMBO_SIZE		4086
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Max Rx Jumbo size is 15K Bytes */
66*4882a593Smuzhiyun #define MAX_RX_SIZE			0x3C00
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MARVELL_ALASKA_PHYSID0	0x141
69*4882a593Smuzhiyun #define MARVELL_88E1118_PHYSID1	0xE40
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define CICADA_CIS8201_PHYSID0		0x000F
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MEDIA_AUTO			0
74*4882a593Smuzhiyun #define MEDIA_1000FULL			1
75*4882a593Smuzhiyun #define MEDIA_1000HALF			2
76*4882a593Smuzhiyun #define MEDIA_100FULL			3
77*4882a593Smuzhiyun #define MEDIA_100HALF			4
78*4882a593Smuzhiyun #define MEDIA_10FULL			5
79*4882a593Smuzhiyun #define MEDIA_10HALF			6
80*4882a593Smuzhiyun #define MEDIA_UNKNOWN		7
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define AUTO_MEDIA			0
83*4882a593Smuzhiyun #define FORCE_MEDIA			1
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define TXDP_MASK			3
86*4882a593Smuzhiyun #define TXDP0				0
87*4882a593Smuzhiyun #define TXDP1				1
88*4882a593Smuzhiyun #define TXDP2				2
89*4882a593Smuzhiyun #define TXDP3				3
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define CMD_MAP_SIZE			0x100
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #if defined (CONFIG_DRIVER_AX88180_16BIT)
94*4882a593Smuzhiyun   #define AX88180_MEMORY_SIZE		0x00004000
95*4882a593Smuzhiyun   #define START_BASE			0x1000
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun   #define RX_BUF_SIZE			0x1000
98*4882a593Smuzhiyun   #define TX_BUF_SIZE			0x0F00
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun   #define TX_BASE			START_BASE
101*4882a593Smuzhiyun   #define CMD_BASE			(TX_BASE + TX_BUF_SIZE)
102*4882a593Smuzhiyun   #define RX_BASE			(CMD_BASE + CMD_MAP_SIZE)
103*4882a593Smuzhiyun #else
104*4882a593Smuzhiyun   #define AX88180_MEMORY_SIZE	0x00010000
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun   #define RX_BUF_SIZE			0x8000
107*4882a593Smuzhiyun   #define TX_BUF_SIZE			0x7C00
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun   #define RX_BASE			0x0000
110*4882a593Smuzhiyun   #define TX_BASE			(RX_BASE + RX_BUF_SIZE)
111*4882a593Smuzhiyun   #define CMD_BASE			(TX_BASE + TX_BUF_SIZE)
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* AX88180 Memory Mapping Definition */
115*4882a593Smuzhiyun #define RXBUFFER_START			RX_BASE
116*4882a593Smuzhiyun   #define RX_PACKET_LEN_OFFSET	0
117*4882a593Smuzhiyun   #define RX_PAGE_NUM_MASK		0x7FF	/* RX pages 0~7FFh */
118*4882a593Smuzhiyun #define TXBUFFER_START			TX_BASE
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* AX88180 MAC Register Definition */
121*4882a593Smuzhiyun #define DECODE		(0)
122*4882a593Smuzhiyun   #define DECODE_EN		0x00000001
123*4882a593Smuzhiyun #define BASE		(6)
124*4882a593Smuzhiyun #define CMD		(CMD_BASE + 0x0000)
125*4882a593Smuzhiyun   #define WAKEMOD		0x00000001
126*4882a593Smuzhiyun   #define TXEN			0x00000100
127*4882a593Smuzhiyun   #define RXEN			0x00000200
128*4882a593Smuzhiyun   #define DEFAULT_CMD		WAKEMOD
129*4882a593Smuzhiyun #define IMR		(CMD_BASE + 0x0004)
130*4882a593Smuzhiyun   #define IMR_RXBUFFOVR	0x00000001
131*4882a593Smuzhiyun   #define IMR_WATCHDOG	0x00000002
132*4882a593Smuzhiyun   #define IMR_TX		0x00000008
133*4882a593Smuzhiyun   #define IMR_RX		0x00000010
134*4882a593Smuzhiyun   #define IMR_PHY		0x00000020
135*4882a593Smuzhiyun   #define CLEAR_IMR		0x00000000
136*4882a593Smuzhiyun   #define DEFAULT_IMR		(IMR_PHY | IMR_RX | IMR_TX |\
137*4882a593Smuzhiyun 					 IMR_RXBUFFOVR | IMR_WATCHDOG)
138*4882a593Smuzhiyun #define ISR		(CMD_BASE + 0x0008)
139*4882a593Smuzhiyun   #define ISR_RXBUFFOVR	0x00000001
140*4882a593Smuzhiyun   #define ISR_WATCHDOG	0x00000002
141*4882a593Smuzhiyun   #define ISR_TX			0x00000008
142*4882a593Smuzhiyun   #define ISR_RX			0x00000010
143*4882a593Smuzhiyun   #define ISR_PHY		0x00000020
144*4882a593Smuzhiyun #define TXCFG		(CMD_BASE + 0x0010)
145*4882a593Smuzhiyun   #define AUTOPAD_CRC		0x00000050
146*4882a593Smuzhiyun   #define DEFAULT_TXCFG	AUTOPAD_CRC
147*4882a593Smuzhiyun #define TXCMD		(CMD_BASE + 0x0014)
148*4882a593Smuzhiyun   #define TXCMD_TXDP_MASK	0x00006000
149*4882a593Smuzhiyun   #define TXCMD_TXDP0		0x00000000
150*4882a593Smuzhiyun   #define TXCMD_TXDP1		0x00002000
151*4882a593Smuzhiyun   #define TXCMD_TXDP2		0x00004000
152*4882a593Smuzhiyun   #define TXCMD_TXDP3		0x00006000
153*4882a593Smuzhiyun   #define TX_START_WRITE	0x00008000
154*4882a593Smuzhiyun   #define TX_STOP_WRITE		0x00000000
155*4882a593Smuzhiyun   #define DEFAULT_TXCMD	0x00000000
156*4882a593Smuzhiyun #define TXBS		(CMD_BASE + 0x0018)
157*4882a593Smuzhiyun   #define TXDP0_USED		0x00000001
158*4882a593Smuzhiyun   #define TXDP1_USED		0x00000002
159*4882a593Smuzhiyun   #define TXDP2_USED		0x00000004
160*4882a593Smuzhiyun   #define TXDP3_USED		0x00000008
161*4882a593Smuzhiyun   #define DEFAULT_TXBS		0x00000000
162*4882a593Smuzhiyun #define TXDES0		(CMD_BASE + 0x0020)
163*4882a593Smuzhiyun   #define TXDPx_ENABLE		0x00008000
164*4882a593Smuzhiyun   #define TXDPx_LEN_MASK	0x00001FFF
165*4882a593Smuzhiyun   #define DEFAULT_TXDES0	0x00000000
166*4882a593Smuzhiyun #define TXDES1		(CMD_BASE + 0x0024)
167*4882a593Smuzhiyun   #define TXDPx_ENABLE		0x00008000
168*4882a593Smuzhiyun   #define TXDPx_LEN_MASK	0x00001FFF
169*4882a593Smuzhiyun   #define DEFAULT_TXDES1	0x00000000
170*4882a593Smuzhiyun #define TXDES2		(CMD_BASE + 0x0028)
171*4882a593Smuzhiyun   #define TXDPx_ENABLE		0x00008000
172*4882a593Smuzhiyun   #define TXDPx_LEN_MASK	0x00001FFF
173*4882a593Smuzhiyun   #define DEFAULT_TXDES2	0x00000000
174*4882a593Smuzhiyun #define TXDES3		(CMD_BASE + 0x002C)
175*4882a593Smuzhiyun   #define TXDPx_ENABLE		0x00008000
176*4882a593Smuzhiyun   #define TXDPx_LEN_MASK	0x00001FFF
177*4882a593Smuzhiyun   #define DEFAULT_TXDES3	0x00000000
178*4882a593Smuzhiyun #define RXCFG		(CMD_BASE + 0x0030)
179*4882a593Smuzhiyun   #define RXBUFF_PROTECT	0x00000001
180*4882a593Smuzhiyun   #define RXTCPCRC_CHECK	0x00000010
181*4882a593Smuzhiyun   #define RXFLOW_ENABLE	0x00000100
182*4882a593Smuzhiyun   #define DEFAULT_RXCFG	RXBUFF_PROTECT
183*4882a593Smuzhiyun #define RXCURT		(CMD_BASE + 0x0034)
184*4882a593Smuzhiyun   #define DEFAULT_RXCURT	0x00000000
185*4882a593Smuzhiyun #define RXBOUND	(CMD_BASE + 0x0038)
186*4882a593Smuzhiyun   #define DEFAULT_RXBOUND	0x7FF		/* RX pages 0~7FFh */
187*4882a593Smuzhiyun #define MACCFG0	(CMD_BASE + 0x0040)
188*4882a593Smuzhiyun   #define MACCFG0_BIT3_0	0x00000007
189*4882a593Smuzhiyun   #define IPGT_VAL		0x00000150
190*4882a593Smuzhiyun   #define TXFLOW_ENABLE	0x00001000
191*4882a593Smuzhiyun   #define SPEED100		0x00008000
192*4882a593Smuzhiyun   #define DEFAULT_MACCFG0	(IPGT_VAL | MACCFG0_BIT3_0)
193*4882a593Smuzhiyun #define MACCFG1	(CMD_BASE + 0x0044)
194*4882a593Smuzhiyun   #define RGMII_EN		0x00000002
195*4882a593Smuzhiyun   #define RXFLOW_EN		0x00000020
196*4882a593Smuzhiyun   #define FULLDUPLEX		0x00000040
197*4882a593Smuzhiyun   #define MAX_JUMBO_LEN	0x00000780
198*4882a593Smuzhiyun   #define RXJUMBO_EN		0x00000800
199*4882a593Smuzhiyun   #define GIGA_MODE_EN	0x00001000
200*4882a593Smuzhiyun   #define RXCRC_CHECK		0x00002000
201*4882a593Smuzhiyun   #define RXPAUSE_DA_CHECK	0x00004000
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun   #define JUMBO_LEN_4K		0x00000200
204*4882a593Smuzhiyun   #define JUMBO_LEN_15K	0x00000780
205*4882a593Smuzhiyun   #define DEFAULT_MACCFG1	(RXCRC_CHECK | RXPAUSE_DA_CHECK | \
206*4882a593Smuzhiyun 				 RGMII_EN)
207*4882a593Smuzhiyun   #define CICADA_DEFAULT_MACCFG1	(RXCRC_CHECK | RXPAUSE_DA_CHECK)
208*4882a593Smuzhiyun #define MACCFG2		(CMD_BASE + 0x0048)
209*4882a593Smuzhiyun   #define MACCFG2_BIT15_8	0x00000100
210*4882a593Smuzhiyun   #define JAM_LIMIT_MASK	0x000000FC
211*4882a593Smuzhiyun   #define DEFAULT_JAM_LIMIT	0x00000064
212*4882a593Smuzhiyun   #define DEFAULT_MACCFG2	MACCFG2_BIT15_8
213*4882a593Smuzhiyun #define MACCFG3		(CMD_BASE + 0x004C)
214*4882a593Smuzhiyun   #define IPGR2_VAL		0x0000000E
215*4882a593Smuzhiyun   #define IPGR1_VAL		0x00000600
216*4882a593Smuzhiyun   #define NOABORT		0x00008000
217*4882a593Smuzhiyun   #define DEFAULT_MACCFG3	(IPGR1_VAL | IPGR2_VAL)
218*4882a593Smuzhiyun #define TXPAUT		(CMD_BASE + 0x0054)
219*4882a593Smuzhiyun   #define DEFAULT_TXPAUT	0x001FE000
220*4882a593Smuzhiyun #define RXBTHD0		(CMD_BASE + 0x0058)
221*4882a593Smuzhiyun   #define DEFAULT_RXBTHD0	0x00000300
222*4882a593Smuzhiyun #define RXBTHD1		(CMD_BASE + 0x005C)
223*4882a593Smuzhiyun   #define DEFAULT_RXBTHD1	0x00000600
224*4882a593Smuzhiyun #define RXFULTHD	(CMD_BASE + 0x0060)
225*4882a593Smuzhiyun   #define DEFAULT_RXFULTHD	0x00000100
226*4882a593Smuzhiyun #define MISC		(CMD_BASE + 0x0068)
227*4882a593Smuzhiyun   /* Normal operation mode */
228*4882a593Smuzhiyun   #define MISC_NORMAL		0x00000003
229*4882a593Smuzhiyun   /* Clear bit 0 to reset MAC */
230*4882a593Smuzhiyun   #define MISC_RESET_MAC	0x00000002
231*4882a593Smuzhiyun   /* Clear bit 1 to reset PHY */
232*4882a593Smuzhiyun   #define MISC_RESET_PHY	0x00000001
233*4882a593Smuzhiyun   /* Clear bit 0 and 1 to reset MAC and PHY */
234*4882a593Smuzhiyun   #define MISC_RESET_MAC_PHY	0x00000000
235*4882a593Smuzhiyun   #define DEFAULT_MISC		MISC_NORMAL
236*4882a593Smuzhiyun #define MACID0		(CMD_BASE + 0x0070)
237*4882a593Smuzhiyun #define MACID1		(CMD_BASE + 0x0074)
238*4882a593Smuzhiyun #define MACID2		(CMD_BASE + 0x0078)
239*4882a593Smuzhiyun #define TXLEN		(CMD_BASE + 0x007C)
240*4882a593Smuzhiyun   #define DEFAULT_TXLEN	0x000005FC
241*4882a593Smuzhiyun #define RXFILTER	(CMD_BASE + 0x0080)
242*4882a593Smuzhiyun   #define RX_RXANY		0x00000001
243*4882a593Smuzhiyun   #define RX_MULTICAST		0x00000002
244*4882a593Smuzhiyun   #define RX_UNICAST		0x00000004
245*4882a593Smuzhiyun   #define RX_BROADCAST	0x00000008
246*4882a593Smuzhiyun   #define RX_MULTI_HASH	0x00000010
247*4882a593Smuzhiyun   #define DISABLE_RXFILTER	0x00000000
248*4882a593Smuzhiyun   #define DEFAULT_RXFILTER	(RX_BROADCAST + RX_UNICAST)
249*4882a593Smuzhiyun #define MDIOCTRL	(CMD_BASE + 0x0084)
250*4882a593Smuzhiyun   #define PHY_ADDR_MASK	0x0000001F
251*4882a593Smuzhiyun   #define REG_ADDR_MASK	0x00001F00
252*4882a593Smuzhiyun   #define READ_PHY		0x00004000
253*4882a593Smuzhiyun   #define WRITE_PHY		0x00008000
254*4882a593Smuzhiyun #define MDIODP		(CMD_BASE + 0x0088)
255*4882a593Smuzhiyun #define GPIOCTRL	(CMD_BASE + 0x008C)
256*4882a593Smuzhiyun #define RXINDICATOR	(CMD_BASE + 0x0090)
257*4882a593Smuzhiyun   #define RX_START_READ	0x00000001
258*4882a593Smuzhiyun   #define RX_STOP_READ		0x00000000
259*4882a593Smuzhiyun   #define DEFAULT_RXINDICATOR	RX_STOP_READ
260*4882a593Smuzhiyun #define TXST		(CMD_BASE + 0x0094)
261*4882a593Smuzhiyun #define MDCCLKPAT	(CMD_BASE + 0x00A0)
262*4882a593Smuzhiyun #define RXIPCRCCNT	(CMD_BASE + 0x00A4)
263*4882a593Smuzhiyun #define RXCRCCNT	(CMD_BASE + 0x00A8)
264*4882a593Smuzhiyun #define TXFAILCNT	(CMD_BASE + 0x00AC)
265*4882a593Smuzhiyun #define PROMDP		(CMD_BASE + 0x00B0)
266*4882a593Smuzhiyun #define PROMCTRL	(CMD_BASE + 0x00B4)
267*4882a593Smuzhiyun   #define RELOAD_EEPROM	0x00000200
268*4882a593Smuzhiyun #define MAXRXLEN	(CMD_BASE + 0x00B8)
269*4882a593Smuzhiyun #define HASHTAB0	(CMD_BASE + 0x00C0)
270*4882a593Smuzhiyun #define HASHTAB1	(CMD_BASE + 0x00C4)
271*4882a593Smuzhiyun #define HASHTAB2	(CMD_BASE + 0x00C8)
272*4882a593Smuzhiyun #define HASHTAB3	(CMD_BASE + 0x00CC)
273*4882a593Smuzhiyun #define DOGTHD0	(CMD_BASE + 0x00E0)
274*4882a593Smuzhiyun   #define DEFAULT_DOGTHD0	0x0000FFFF
275*4882a593Smuzhiyun #define DOGTHD1	(CMD_BASE + 0x00E4)
276*4882a593Smuzhiyun   #define START_WATCHDOG_TIMER	0x00008000
277*4882a593Smuzhiyun   #define DEFAULT_DOGTHD1		0x00000FFF
278*4882a593Smuzhiyun #define SOFTRST		(CMD_BASE + 0x00EC)
279*4882a593Smuzhiyun   #define SOFTRST_NORMAL	0x00000003
280*4882a593Smuzhiyun   #define SOFTRST_RESET_MAC	0x00000002
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* Marvell 88E1111 Gigabit PHY Register Definition */
283*4882a593Smuzhiyun #define M88_SSR		0x0011
284*4882a593Smuzhiyun   #define SSR_SPEED_MASK	0xC000
285*4882a593Smuzhiyun   #define SSR_SPEED_1000		0x8000
286*4882a593Smuzhiyun   #define SSR_SPEED_100		0x4000
287*4882a593Smuzhiyun   #define SSR_SPEED_10		0x0000
288*4882a593Smuzhiyun   #define SSR_DUPLEX		0x2000
289*4882a593Smuzhiyun   #define SSR_MEDIA_RESOLVED_OK	0x0800
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun   #define SSR_MEDIA_MASK	(SSR_SPEED_MASK | SSR_DUPLEX)
292*4882a593Smuzhiyun   #define SSR_1000FULL		(SSR_SPEED_1000 | SSR_DUPLEX)
293*4882a593Smuzhiyun   #define SSR_1000HALF		SSR_SPEED_1000
294*4882a593Smuzhiyun   #define SSR_100FULL		(SSR_SPEED_100 | SSR_DUPLEX)
295*4882a593Smuzhiyun   #define SSR_100HALF		SSR_SPEED_100
296*4882a593Smuzhiyun   #define SSR_10FULL		(SSR_SPEED_10 | SSR_DUPLEX)
297*4882a593Smuzhiyun   #define SSR_10HALF		SSR_SPEED_10
298*4882a593Smuzhiyun #define M88_IER		0x0012
299*4882a593Smuzhiyun   #define LINK_CHANGE_INT	0x0400
300*4882a593Smuzhiyun #define M88_ISR		0x0013
301*4882a593Smuzhiyun   #define LINK_CHANGE_STATUS	0x0400
302*4882a593Smuzhiyun #define M88E1111_EXT_SCR	0x0014
303*4882a593Smuzhiyun   #define RGMII_RXCLK_DELAY	0x0080
304*4882a593Smuzhiyun   #define RGMII_TXCLK_DELAY	0x0002
305*4882a593Smuzhiyun   #define DEFAULT_EXT_SCR	(RGMII_TXCLK_DELAY | RGMII_RXCLK_DELAY)
306*4882a593Smuzhiyun #define M88E1111_EXT_SSR	0x001B
307*4882a593Smuzhiyun   #define HWCFG_MODE_MASK	0x000F
308*4882a593Smuzhiyun   #define RGMII_COPPER_MODE	0x000B
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* Marvell 88E1118 Gigabit PHY Register Definition */
311*4882a593Smuzhiyun #define M88E1118_CR			0x14
312*4882a593Smuzhiyun   #define M88E1118_CR_RGMII_RXCLK_DELAY	0x0020
313*4882a593Smuzhiyun   #define M88E1118_CR_RGMII_TXCLK_DELAY	0x0010
314*4882a593Smuzhiyun   #define M88E1118_CR_DEFAULT		(M88E1118_CR_RGMII_TXCLK_DELAY | \
315*4882a593Smuzhiyun 					 M88E1118_CR_RGMII_RXCLK_DELAY)
316*4882a593Smuzhiyun #define M88E1118_LEDCTL		0x10		/* Reg 16 on page 3 */
317*4882a593Smuzhiyun   #define M88E1118_LEDCTL_LED2INT			0x200
318*4882a593Smuzhiyun   #define M88E1118_LEDCTL_LED2BLNK			0x400
319*4882a593Smuzhiyun   #define M88E1118_LEDCTL_LED0DUALMODE1	0xc
320*4882a593Smuzhiyun   #define M88E1118_LEDCTL_LED0DUALMODE2	0xd
321*4882a593Smuzhiyun   #define M88E1118_LEDCTL_LED0DUALMODE3	0xe
322*4882a593Smuzhiyun   #define M88E1118_LEDCTL_LED0DUALMODE4	0xf
323*4882a593Smuzhiyun   #define M88E1118_LEDCTL_DEFAULT	(M88E1118_LEDCTL_LED2BLNK | \
324*4882a593Smuzhiyun 					 M88E1118_LEDCTL_LED0DUALMODE4)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define M88E1118_LEDMIX		0x11		/* Reg 17 on page 3 */
327*4882a593Smuzhiyun   #define M88E1118_LEDMIX_LED050				0x4
328*4882a593Smuzhiyun   #define M88E1118_LEDMIX_LED150				0x8
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define M88E1118_PAGE_SEL	0x16		/* Reg page select */
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /* CICADA CIS8201 Gigabit PHY Register Definition */
333*4882a593Smuzhiyun #define CIS_IMR		0x0019
334*4882a593Smuzhiyun   #define CIS_INT_ENABLE	0x8000
335*4882a593Smuzhiyun   #define CIS_LINK_CHANGE_INT	0x2000
336*4882a593Smuzhiyun #define CIS_ISR		0x001A
337*4882a593Smuzhiyun   #define CIS_INT_PENDING	0x8000
338*4882a593Smuzhiyun   #define CIS_LINK_CHANGE_STATUS	0x2000
339*4882a593Smuzhiyun #define CIS_AUX_CTRL_STATUS	0x001C
340*4882a593Smuzhiyun   #define CIS_AUTONEG_COMPLETE	0x8000
341*4882a593Smuzhiyun   #define CIS_SPEED_MASK	0x0018
342*4882a593Smuzhiyun   #define CIS_SPEED_1000		0x0010
343*4882a593Smuzhiyun   #define CIS_SPEED_100		0x0008
344*4882a593Smuzhiyun   #define CIS_SPEED_10		0x0000
345*4882a593Smuzhiyun   #define CIS_DUPLEX		0x0020
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun   #define CIS_MEDIA_MASK	(CIS_SPEED_MASK | CIS_DUPLEX)
348*4882a593Smuzhiyun   #define CIS_1000FULL		(CIS_SPEED_1000 | CIS_DUPLEX)
349*4882a593Smuzhiyun   #define CIS_1000HALF		CIS_SPEED_1000
350*4882a593Smuzhiyun   #define CIS_100FULL		(CIS_SPEED_100 | CIS_DUPLEX)
351*4882a593Smuzhiyun   #define CIS_100HALF		CIS_SPEED_100
352*4882a593Smuzhiyun   #define CIS_10FULL		(CIS_SPEED_10 | CIS_DUPLEX)
353*4882a593Smuzhiyun   #define CIS_10HALF		CIS_SPEED_10
354*4882a593Smuzhiyun   #define CIS_SMI_PRIORITY	0x0004
355*4882a593Smuzhiyun 
INW(struct eth_device * dev,unsigned long addr)356*4882a593Smuzhiyun static inline unsigned short INW (struct eth_device *dev, unsigned long addr)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	return le16_to_cpu(readw(addr + (void *)dev->iobase));
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  Access RXBUFFER_START/TXBUFFER_START to read RX buffer/write TX buffer
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun #if defined (CONFIG_DRIVER_AX88180_16BIT)
OUTW(struct eth_device * dev,unsigned short command,unsigned long addr)365*4882a593Smuzhiyun static inline void OUTW (struct eth_device *dev, unsigned short command, unsigned long addr)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	writew(cpu_to_le16(command), addr + (void *)dev->iobase);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
READ_RXBUF(struct eth_device * dev)370*4882a593Smuzhiyun static inline unsigned short READ_RXBUF (struct eth_device *dev)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	return le16_to_cpu(readw(RXBUFFER_START + (void *)dev->iobase));
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
WRITE_TXBUF(struct eth_device * dev,unsigned short data)375*4882a593Smuzhiyun static inline void WRITE_TXBUF (struct eth_device *dev, unsigned short data)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	writew(cpu_to_le16(data), TXBUFFER_START + (void *)dev->iobase);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun #else
OUTW(struct eth_device * dev,unsigned short command,unsigned long addr)380*4882a593Smuzhiyun static inline void OUTW (struct eth_device *dev, unsigned short command, unsigned long addr)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	writel(cpu_to_le32(command), addr + (void *)dev->iobase);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
READ_RXBUF(struct eth_device * dev)385*4882a593Smuzhiyun static inline unsigned long READ_RXBUF (struct eth_device *dev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	return le32_to_cpu(readl(RXBUFFER_START + (void *)dev->iobase));
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
WRITE_TXBUF(struct eth_device * dev,unsigned long data)390*4882a593Smuzhiyun static inline void WRITE_TXBUF (struct eth_device *dev, unsigned long data)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	writel(cpu_to_le32(data), TXBUFFER_START + (void *)dev->iobase);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #endif /* _AX88180_H_ */
397