1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2009 BuS Elektronik GmbH & Co. KG
3*4882a593Smuzhiyun * Jens Scharsig (esw@bus-elektronik.de)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2003
6*4882a593Smuzhiyun * Author : Hamid Ikdoumi (Atmel)
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/hardware.h>
14*4882a593Smuzhiyun #include <asm/arch/at91_emac.h>
15*4882a593Smuzhiyun #include <asm/arch/clk.h>
16*4882a593Smuzhiyun #include <asm/arch/at91_pio.h>
17*4882a593Smuzhiyun #include <net.h>
18*4882a593Smuzhiyun #include <netdev.h>
19*4882a593Smuzhiyun #include <malloc.h>
20*4882a593Smuzhiyun #include <miiphy.h>
21*4882a593Smuzhiyun #include <linux/mii.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #undef MII_DEBUG
24*4882a593Smuzhiyun #undef ET_DEBUG
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #if (CONFIG_SYS_RX_ETH_BUFFER > 1024)
27*4882a593Smuzhiyun #error AT91 EMAC supports max 1024 RX buffers. \
28*4882a593Smuzhiyun Please decrease the CONFIG_SYS_RX_ETH_BUFFER value
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #ifndef CONFIG_DRIVER_AT91EMAC_PHYADDR
32*4882a593Smuzhiyun #define CONFIG_DRIVER_AT91EMAC_PHYADDR 0
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* MDIO clock must not exceed 2.5 MHz, so enable MCK divider */
36*4882a593Smuzhiyun #if (AT91C_MASTER_CLOCK > 80000000)
37*4882a593Smuzhiyun #define HCLK_DIV AT91_EMAC_CFG_MCLK_64
38*4882a593Smuzhiyun #elif (AT91C_MASTER_CLOCK > 40000000)
39*4882a593Smuzhiyun #define HCLK_DIV AT91_EMAC_CFG_MCLK_32
40*4882a593Smuzhiyun #elif (AT91C_MASTER_CLOCK > 20000000)
41*4882a593Smuzhiyun #define HCLK_DIV AT91_EMAC_CFG_MCLK_16
42*4882a593Smuzhiyun #else
43*4882a593Smuzhiyun #define HCLK_DIV AT91_EMAC_CFG_MCLK_8
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #ifdef ET_DEBUG
47*4882a593Smuzhiyun #define DEBUG_AT91EMAC 1
48*4882a593Smuzhiyun #else
49*4882a593Smuzhiyun #define DEBUG_AT91EMAC 0
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #ifdef MII_DEBUG
53*4882a593Smuzhiyun #define DEBUG_AT91PHY 1
54*4882a593Smuzhiyun #else
55*4882a593Smuzhiyun #define DEBUG_AT91PHY 0
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #ifndef CONFIG_DRIVER_AT91EMAC_QUIET
59*4882a593Smuzhiyun #define VERBOSEP 1
60*4882a593Smuzhiyun #else
61*4882a593Smuzhiyun #define VERBOSEP 0
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define RBF_ADDR 0xfffffffc
65*4882a593Smuzhiyun #define RBF_OWNER (1<<0)
66*4882a593Smuzhiyun #define RBF_WRAP (1<<1)
67*4882a593Smuzhiyun #define RBF_BROADCAST (1<<31)
68*4882a593Smuzhiyun #define RBF_MULTICAST (1<<30)
69*4882a593Smuzhiyun #define RBF_UNICAST (1<<29)
70*4882a593Smuzhiyun #define RBF_EXTERNAL (1<<28)
71*4882a593Smuzhiyun #define RBF_UNKNOWN (1<<27)
72*4882a593Smuzhiyun #define RBF_SIZE 0x07ff
73*4882a593Smuzhiyun #define RBF_LOCAL4 (1<<26)
74*4882a593Smuzhiyun #define RBF_LOCAL3 (1<<25)
75*4882a593Smuzhiyun #define RBF_LOCAL2 (1<<24)
76*4882a593Smuzhiyun #define RBF_LOCAL1 (1<<23)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define RBF_FRAMEMAX CONFIG_SYS_RX_ETH_BUFFER
79*4882a593Smuzhiyun #define RBF_FRAMELEN 0x600
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun typedef struct {
82*4882a593Smuzhiyun unsigned long addr, size;
83*4882a593Smuzhiyun } rbf_t;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun typedef struct {
86*4882a593Smuzhiyun rbf_t rbfdt[RBF_FRAMEMAX];
87*4882a593Smuzhiyun unsigned long rbindex;
88*4882a593Smuzhiyun } emac_device;
89*4882a593Smuzhiyun
at91emac_EnableMDIO(at91_emac_t * at91mac)90*4882a593Smuzhiyun void at91emac_EnableMDIO(at91_emac_t *at91mac)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun /* Mac CTRL reg set for MDIO enable */
93*4882a593Smuzhiyun writel(readl(&at91mac->ctl) | AT91_EMAC_CTL_MPE, &at91mac->ctl);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
at91emac_DisableMDIO(at91_emac_t * at91mac)96*4882a593Smuzhiyun void at91emac_DisableMDIO(at91_emac_t *at91mac)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun /* Mac CTRL reg set for MDIO disable */
99*4882a593Smuzhiyun writel(readl(&at91mac->ctl) & ~AT91_EMAC_CTL_MPE, &at91mac->ctl);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
at91emac_read(at91_emac_t * at91mac,unsigned char addr,unsigned char reg,unsigned short * value)102*4882a593Smuzhiyun int at91emac_read(at91_emac_t *at91mac, unsigned char addr,
103*4882a593Smuzhiyun unsigned char reg, unsigned short *value)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun unsigned long netstat;
106*4882a593Smuzhiyun at91emac_EnableMDIO(at91mac);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_R |
109*4882a593Smuzhiyun AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 |
110*4882a593Smuzhiyun AT91_EMAC_MAN_PHYA(addr),
111*4882a593Smuzhiyun &at91mac->man);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun do {
114*4882a593Smuzhiyun netstat = readl(&at91mac->sr);
115*4882a593Smuzhiyun debug_cond(DEBUG_AT91PHY, "poll SR %08lx\n", netstat);
116*4882a593Smuzhiyun } while (!(netstat & AT91_EMAC_SR_IDLE));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun *value = readl(&at91mac->man) & AT91_EMAC_MAN_DATA_MASK;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun at91emac_DisableMDIO(at91mac);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun debug_cond(DEBUG_AT91PHY,
123*4882a593Smuzhiyun "AT91PHY read %p REG(%d)=%x\n", at91mac, reg, *value);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
at91emac_write(at91_emac_t * at91mac,unsigned char addr,unsigned char reg,unsigned short value)128*4882a593Smuzhiyun int at91emac_write(at91_emac_t *at91mac, unsigned char addr,
129*4882a593Smuzhiyun unsigned char reg, unsigned short value)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun unsigned long netstat;
132*4882a593Smuzhiyun debug_cond(DEBUG_AT91PHY,
133*4882a593Smuzhiyun "AT91PHY write %p REG(%d)=%p\n", at91mac, reg, &value);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun at91emac_EnableMDIO(at91mac);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_W |
138*4882a593Smuzhiyun AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 |
139*4882a593Smuzhiyun AT91_EMAC_MAN_PHYA(addr) | (value & AT91_EMAC_MAN_DATA_MASK),
140*4882a593Smuzhiyun &at91mac->man);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun do {
143*4882a593Smuzhiyun netstat = readl(&at91mac->sr);
144*4882a593Smuzhiyun debug_cond(DEBUG_AT91PHY, "poll SR %08lx\n", netstat);
145*4882a593Smuzhiyun } while (!(netstat & AT91_EMAC_SR_IDLE));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun at91emac_DisableMDIO(at91mac);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
153*4882a593Smuzhiyun
get_emacbase_by_name(const char * devname)154*4882a593Smuzhiyun at91_emac_t *get_emacbase_by_name(const char *devname)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct eth_device *netdev;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun netdev = eth_get_dev_by_name(devname);
159*4882a593Smuzhiyun return (at91_emac_t *) netdev->iobase;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
at91emac_mii_read(struct mii_dev * bus,int addr,int devad,int reg)162*4882a593Smuzhiyun int at91emac_mii_read(struct mii_dev *bus, int addr, int devad, int reg)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun unsigned short value = 0;
165*4882a593Smuzhiyun at91_emac_t *emac;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun emac = get_emacbase_by_name(bus->name);
168*4882a593Smuzhiyun at91emac_read(emac , addr, reg, &value);
169*4882a593Smuzhiyun return value;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun
at91emac_mii_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)173*4882a593Smuzhiyun int at91emac_mii_write(struct mii_dev *bus, int addr, int devad, int reg,
174*4882a593Smuzhiyun u16 value)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun at91_emac_t *emac;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun emac = get_emacbase_by_name(bus->name);
179*4882a593Smuzhiyun at91emac_write(emac, addr, reg, value);
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun
at91emac_phy_reset(struct eth_device * netdev)185*4882a593Smuzhiyun static int at91emac_phy_reset(struct eth_device *netdev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun int i;
188*4882a593Smuzhiyun u16 status, adv;
189*4882a593Smuzhiyun at91_emac_t *emac;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun emac = (at91_emac_t *) netdev->iobase;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun adv = ADVERTISE_CSMA | ADVERTISE_ALL;
194*4882a593Smuzhiyun at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
195*4882a593Smuzhiyun MII_ADVERTISE, adv);
196*4882a593Smuzhiyun debug_cond(VERBOSEP, "%s: Starting autonegotiation...\n", netdev->name);
197*4882a593Smuzhiyun at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMCR,
198*4882a593Smuzhiyun (BMCR_ANENABLE | BMCR_ANRESTART));
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun for (i = 0; i < 30000; i++) {
201*4882a593Smuzhiyun at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
202*4882a593Smuzhiyun MII_BMSR, &status);
203*4882a593Smuzhiyun if (status & BMSR_ANEGCOMPLETE)
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun udelay(100);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (status & BMSR_ANEGCOMPLETE) {
209*4882a593Smuzhiyun debug_cond(VERBOSEP,
210*4882a593Smuzhiyun "%s: Autonegotiation complete\n", netdev->name);
211*4882a593Smuzhiyun } else {
212*4882a593Smuzhiyun printf("%s: Autonegotiation timed out (status=0x%04x)\n",
213*4882a593Smuzhiyun netdev->name, status);
214*4882a593Smuzhiyun return -1;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
at91emac_phy_init(struct eth_device * netdev)219*4882a593Smuzhiyun static int at91emac_phy_init(struct eth_device *netdev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun u16 phy_id, status, adv, lpa;
222*4882a593Smuzhiyun int media, speed, duplex;
223*4882a593Smuzhiyun int i;
224*4882a593Smuzhiyun at91_emac_t *emac;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun emac = (at91_emac_t *) netdev->iobase;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Check if the PHY is up to snuff... */
229*4882a593Smuzhiyun at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
230*4882a593Smuzhiyun MII_PHYSID1, &phy_id);
231*4882a593Smuzhiyun if (phy_id == 0xffff) {
232*4882a593Smuzhiyun printf("%s: No PHY present\n", netdev->name);
233*4882a593Smuzhiyun return -1;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
237*4882a593Smuzhiyun MII_BMSR, &status);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (!(status & BMSR_LSTATUS)) {
240*4882a593Smuzhiyun /* Try to re-negotiate if we don't have link already. */
241*4882a593Smuzhiyun if (at91emac_phy_reset(netdev))
242*4882a593Smuzhiyun return -2;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun for (i = 0; i < 100000 / 100; i++) {
245*4882a593Smuzhiyun at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
246*4882a593Smuzhiyun MII_BMSR, &status);
247*4882a593Smuzhiyun if (status & BMSR_LSTATUS)
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun udelay(100);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun if (!(status & BMSR_LSTATUS)) {
253*4882a593Smuzhiyun debug_cond(VERBOSEP, "%s: link down\n", netdev->name);
254*4882a593Smuzhiyun return -3;
255*4882a593Smuzhiyun } else {
256*4882a593Smuzhiyun at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
257*4882a593Smuzhiyun MII_ADVERTISE, &adv);
258*4882a593Smuzhiyun at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
259*4882a593Smuzhiyun MII_LPA, &lpa);
260*4882a593Smuzhiyun media = mii_nway_result(lpa & adv);
261*4882a593Smuzhiyun speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
262*4882a593Smuzhiyun ? 1 : 0);
263*4882a593Smuzhiyun duplex = (media & ADVERTISE_FULL) ? 1 : 0;
264*4882a593Smuzhiyun debug_cond(VERBOSEP, "%s: link up, %sMbps %s-duplex\n",
265*4882a593Smuzhiyun netdev->name,
266*4882a593Smuzhiyun speed ? "100" : "10",
267*4882a593Smuzhiyun duplex ? "full" : "half");
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
at91emac_UpdateLinkSpeed(at91_emac_t * emac)272*4882a593Smuzhiyun int at91emac_UpdateLinkSpeed(at91_emac_t *emac)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun unsigned short stat1;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMSR, &stat1);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (!(stat1 & BMSR_LSTATUS)) /* link status up? */
279*4882a593Smuzhiyun return -1;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (stat1 & BMSR_100FULL) {
282*4882a593Smuzhiyun /*set Emac for 100BaseTX and Full Duplex */
283*4882a593Smuzhiyun writel(readl(&emac->cfg) |
284*4882a593Smuzhiyun AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD,
285*4882a593Smuzhiyun &emac->cfg);
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (stat1 & BMSR_10FULL) {
290*4882a593Smuzhiyun /*set MII for 10BaseT and Full Duplex */
291*4882a593Smuzhiyun writel((readl(&emac->cfg) &
292*4882a593Smuzhiyun ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)
293*4882a593Smuzhiyun ) | AT91_EMAC_CFG_FD,
294*4882a593Smuzhiyun &emac->cfg);
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (stat1 & BMSR_100HALF) {
299*4882a593Smuzhiyun /*set MII for 100BaseTX and Half Duplex */
300*4882a593Smuzhiyun writel((readl(&emac->cfg) &
301*4882a593Smuzhiyun ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)
302*4882a593Smuzhiyun ) | AT91_EMAC_CFG_SPD,
303*4882a593Smuzhiyun &emac->cfg);
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (stat1 & BMSR_10HALF) {
308*4882a593Smuzhiyun /*set MII for 10BaseT and Half Duplex */
309*4882a593Smuzhiyun writel((readl(&emac->cfg) &
310*4882a593Smuzhiyun ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)),
311*4882a593Smuzhiyun &emac->cfg);
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
at91emac_init(struct eth_device * netdev,bd_t * bd)317*4882a593Smuzhiyun static int at91emac_init(struct eth_device *netdev, bd_t *bd)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun int i;
320*4882a593Smuzhiyun u32 value;
321*4882a593Smuzhiyun emac_device *dev;
322*4882a593Smuzhiyun at91_emac_t *emac;
323*4882a593Smuzhiyun at91_pio_t *pio = (at91_pio_t *) ATMEL_BASE_PIO;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun emac = (at91_emac_t *) netdev->iobase;
326*4882a593Smuzhiyun dev = (emac_device *) netdev->priv;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* PIO Disable Register */
329*4882a593Smuzhiyun value = ATMEL_PMX_AA_EMDIO | ATMEL_PMX_AA_EMDC |
330*4882a593Smuzhiyun ATMEL_PMX_AA_ERXER | ATMEL_PMX_AA_ERX1 |
331*4882a593Smuzhiyun ATMEL_PMX_AA_ERX0 | ATMEL_PMX_AA_ECRS |
332*4882a593Smuzhiyun ATMEL_PMX_AA_ETX1 | ATMEL_PMX_AA_ETX0 |
333*4882a593Smuzhiyun ATMEL_PMX_AA_ETXEN | ATMEL_PMX_AA_EREFCK;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun writel(value, &pio->pioa.pdr);
336*4882a593Smuzhiyun writel(value, &pio->pioa.mux.pio2.asr);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun #ifdef CONFIG_RMII
339*4882a593Smuzhiyun value = ATMEL_PMX_BA_ERXCK;
340*4882a593Smuzhiyun #else
341*4882a593Smuzhiyun value = ATMEL_PMX_BA_ERXCK | ATMEL_PMX_BA_ECOL |
342*4882a593Smuzhiyun ATMEL_PMX_BA_ERXDV | ATMEL_PMX_BA_ERX3 |
343*4882a593Smuzhiyun ATMEL_PMX_BA_ERX2 | ATMEL_PMX_BA_ETXER |
344*4882a593Smuzhiyun ATMEL_PMX_BA_ETX3 | ATMEL_PMX_BA_ETX2;
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun writel(value, &pio->piob.pdr);
347*4882a593Smuzhiyun writel(value, &pio->piob.mux.pio2.bsr);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_EMAC);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun writel(readl(&emac->ctl) | AT91_EMAC_CTL_CSR, &emac->ctl);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Init Ethernet buffers */
354*4882a593Smuzhiyun for (i = 0; i < RBF_FRAMEMAX; i++) {
355*4882a593Smuzhiyun dev->rbfdt[i].addr = (unsigned long) net_rx_packets[i];
356*4882a593Smuzhiyun dev->rbfdt[i].size = 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun dev->rbfdt[RBF_FRAMEMAX - 1].addr |= RBF_WRAP;
359*4882a593Smuzhiyun dev->rbindex = 0;
360*4882a593Smuzhiyun writel((u32) &(dev->rbfdt[0]), &emac->rbqp);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun writel(readl(&emac->rsr) &
363*4882a593Smuzhiyun ~(AT91_EMAC_RSR_OVR | AT91_EMAC_RSR_REC | AT91_EMAC_RSR_BNA),
364*4882a593Smuzhiyun &emac->rsr);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun value = AT91_EMAC_CFG_CAF | AT91_EMAC_CFG_NBC |
367*4882a593Smuzhiyun HCLK_DIV;
368*4882a593Smuzhiyun #ifdef CONFIG_RMII
369*4882a593Smuzhiyun value |= AT91_EMAC_CFG_RMII;
370*4882a593Smuzhiyun #endif
371*4882a593Smuzhiyun writel(value, &emac->cfg);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun writel(readl(&emac->ctl) | AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE,
374*4882a593Smuzhiyun &emac->ctl);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (!at91emac_phy_init(netdev)) {
377*4882a593Smuzhiyun at91emac_UpdateLinkSpeed(emac);
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun return -1;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
at91emac_halt(struct eth_device * netdev)383*4882a593Smuzhiyun static void at91emac_halt(struct eth_device *netdev)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun at91_emac_t *emac;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun emac = (at91_emac_t *) netdev->iobase;
388*4882a593Smuzhiyun writel(readl(&emac->ctl) & ~(AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE),
389*4882a593Smuzhiyun &emac->ctl);
390*4882a593Smuzhiyun debug_cond(DEBUG_AT91EMAC, "halt MAC\n");
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
at91emac_send(struct eth_device * netdev,void * packet,int length)393*4882a593Smuzhiyun static int at91emac_send(struct eth_device *netdev, void *packet, int length)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun at91_emac_t *emac;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun emac = (at91_emac_t *) netdev->iobase;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun while (!(readl(&emac->tsr) & AT91_EMAC_TSR_BNQ))
400*4882a593Smuzhiyun ;
401*4882a593Smuzhiyun writel((u32) packet, &emac->tar);
402*4882a593Smuzhiyun writel(AT91_EMAC_TCR_LEN(length), &emac->tcr);
403*4882a593Smuzhiyun while (AT91_EMAC_TCR_LEN(readl(&emac->tcr)))
404*4882a593Smuzhiyun ;
405*4882a593Smuzhiyun debug_cond(DEBUG_AT91EMAC, "Send %d\n", length);
406*4882a593Smuzhiyun writel(readl(&emac->tsr) | AT91_EMAC_TSR_COMP, &emac->tsr);
407*4882a593Smuzhiyun return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
at91emac_recv(struct eth_device * netdev)410*4882a593Smuzhiyun static int at91emac_recv(struct eth_device *netdev)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun emac_device *dev;
413*4882a593Smuzhiyun at91_emac_t *emac;
414*4882a593Smuzhiyun rbf_t *rbfp;
415*4882a593Smuzhiyun int size;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun emac = (at91_emac_t *) netdev->iobase;
418*4882a593Smuzhiyun dev = (emac_device *) netdev->priv;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun rbfp = &dev->rbfdt[dev->rbindex];
421*4882a593Smuzhiyun while (rbfp->addr & RBF_OWNER) {
422*4882a593Smuzhiyun size = rbfp->size & RBF_SIZE;
423*4882a593Smuzhiyun net_process_received_packet(net_rx_packets[dev->rbindex], size);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun debug_cond(DEBUG_AT91EMAC, "Recv[%ld]: %d bytes @ %lx\n",
426*4882a593Smuzhiyun dev->rbindex, size, rbfp->addr);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun rbfp->addr &= ~RBF_OWNER;
429*4882a593Smuzhiyun rbfp->size = 0;
430*4882a593Smuzhiyun if (dev->rbindex < (RBF_FRAMEMAX-1))
431*4882a593Smuzhiyun dev->rbindex++;
432*4882a593Smuzhiyun else
433*4882a593Smuzhiyun dev->rbindex = 0;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun rbfp = &(dev->rbfdt[dev->rbindex]);
436*4882a593Smuzhiyun if (!(rbfp->addr & RBF_OWNER))
437*4882a593Smuzhiyun writel(readl(&emac->rsr) | AT91_EMAC_RSR_REC,
438*4882a593Smuzhiyun &emac->rsr);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (readl(&emac->isr) & AT91_EMAC_IxR_RBNA) {
442*4882a593Smuzhiyun /* EMAC silicon bug 41.3.1 workaround 1 */
443*4882a593Smuzhiyun writel(readl(&emac->ctl) & ~AT91_EMAC_CTL_RE, &emac->ctl);
444*4882a593Smuzhiyun writel(readl(&emac->ctl) | AT91_EMAC_CTL_RE, &emac->ctl);
445*4882a593Smuzhiyun dev->rbindex = 0;
446*4882a593Smuzhiyun printf("%s: reset receiver (EMAC dead lock bug)\n",
447*4882a593Smuzhiyun netdev->name);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
at91emac_write_hwaddr(struct eth_device * netdev)452*4882a593Smuzhiyun static int at91emac_write_hwaddr(struct eth_device *netdev)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun at91_emac_t *emac;
455*4882a593Smuzhiyun emac = (at91_emac_t *) netdev->iobase;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_EMAC);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun debug_cond(DEBUG_AT91EMAC,
460*4882a593Smuzhiyun "init MAC-ADDR %02x:%02x:%02x:%02x:%02x:%02x\n",
461*4882a593Smuzhiyun netdev->enetaddr[5], netdev->enetaddr[4], netdev->enetaddr[3],
462*4882a593Smuzhiyun netdev->enetaddr[2], netdev->enetaddr[1], netdev->enetaddr[0]);
463*4882a593Smuzhiyun writel( (netdev->enetaddr[0] | netdev->enetaddr[1] << 8 |
464*4882a593Smuzhiyun netdev->enetaddr[2] << 16 | netdev->enetaddr[3] << 24),
465*4882a593Smuzhiyun &emac->sa2l);
466*4882a593Smuzhiyun writel((netdev->enetaddr[4] | netdev->enetaddr[5] << 8), &emac->sa2h);
467*4882a593Smuzhiyun debug_cond(DEBUG_AT91EMAC, "init MAC-ADDR %x%x\n",
468*4882a593Smuzhiyun readl(&emac->sa2h), readl(&emac->sa2l));
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
at91emac_register(bd_t * bis,unsigned long iobase)472*4882a593Smuzhiyun int at91emac_register(bd_t *bis, unsigned long iobase)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun emac_device *emac;
475*4882a593Smuzhiyun emac_device *emacfix;
476*4882a593Smuzhiyun struct eth_device *dev;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (iobase == 0)
479*4882a593Smuzhiyun iobase = ATMEL_BASE_EMAC;
480*4882a593Smuzhiyun emac = malloc(sizeof(*emac)+512);
481*4882a593Smuzhiyun if (emac == NULL)
482*4882a593Smuzhiyun return -1;
483*4882a593Smuzhiyun dev = malloc(sizeof(*dev));
484*4882a593Smuzhiyun if (dev == NULL) {
485*4882a593Smuzhiyun free(emac);
486*4882a593Smuzhiyun return -1;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun /* alignment as per Errata (64 bytes) is insufficient! */
489*4882a593Smuzhiyun emacfix = (emac_device *) (((unsigned long) emac + 0x1ff) & 0xFFFFFE00);
490*4882a593Smuzhiyun memset(emacfix, 0, sizeof(emac_device));
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun memset(dev, 0, sizeof(*dev));
493*4882a593Smuzhiyun strcpy(dev->name, "emac");
494*4882a593Smuzhiyun dev->iobase = iobase;
495*4882a593Smuzhiyun dev->priv = emacfix;
496*4882a593Smuzhiyun dev->init = at91emac_init;
497*4882a593Smuzhiyun dev->halt = at91emac_halt;
498*4882a593Smuzhiyun dev->send = at91emac_send;
499*4882a593Smuzhiyun dev->recv = at91emac_recv;
500*4882a593Smuzhiyun dev->write_hwaddr = at91emac_write_hwaddr;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun eth_register(dev);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
505*4882a593Smuzhiyun int retval;
506*4882a593Smuzhiyun struct mii_dev *mdiodev = mdio_alloc();
507*4882a593Smuzhiyun if (!mdiodev)
508*4882a593Smuzhiyun return -ENOMEM;
509*4882a593Smuzhiyun strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
510*4882a593Smuzhiyun mdiodev->read = at91emac_mii_read;
511*4882a593Smuzhiyun mdiodev->write = at91emac_mii_write;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun retval = mdio_register(mdiodev);
514*4882a593Smuzhiyun if (retval < 0)
515*4882a593Smuzhiyun return retval;
516*4882a593Smuzhiyun #endif
517*4882a593Smuzhiyun return 1;
518*4882a593Smuzhiyun }
519