1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2011 3*4882a593Smuzhiyun * eInfochips Ltd. <www.einfochips.com> 4*4882a593Smuzhiyun * Written-by: Ajay Bhargav <contact@8051projects.net> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * (C) Copyright 2010 7*4882a593Smuzhiyun * Marvell Semiconductor <www.marvell.com> 8*4882a593Smuzhiyun * Contributor: Mahavir Jain <mjain@marvell.com> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef __ARMADA100_FEC_H__ 14*4882a593Smuzhiyun #define __ARMADA100_FEC_H__ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define PORT_NUM 0x0 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* RX & TX descriptor command */ 19*4882a593Smuzhiyun #define BUF_OWNED_BY_DMA (1<<31) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* RX descriptor status */ 22*4882a593Smuzhiyun #define RX_EN_INT (1<<23) 23*4882a593Smuzhiyun #define RX_FIRST_DESC (1<<17) 24*4882a593Smuzhiyun #define RX_LAST_DESC (1<<16) 25*4882a593Smuzhiyun #define RX_ERROR (1<<15) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* TX descriptor command */ 28*4882a593Smuzhiyun #define TX_EN_INT (1<<23) 29*4882a593Smuzhiyun #define TX_GEN_CRC (1<<22) 30*4882a593Smuzhiyun #define TX_ZERO_PADDING (1<<18) 31*4882a593Smuzhiyun #define TX_FIRST_DESC (1<<17) 32*4882a593Smuzhiyun #define TX_LAST_DESC (1<<16) 33*4882a593Smuzhiyun #define TX_ERROR (1<<15) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* smi register */ 36*4882a593Smuzhiyun #define SMI_BUSY (1<<28) /* 0 - Write, 1 - Read */ 37*4882a593Smuzhiyun #define SMI_R_VALID (1<<27) /* 0 - Write, 1 - Read */ 38*4882a593Smuzhiyun #define SMI_OP_W (0<<26) /* Write operation */ 39*4882a593Smuzhiyun #define SMI_OP_R (1<<26) /* Read operation */ 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define HASH_ADD 0 42*4882a593Smuzhiyun #define HASH_DELETE 1 43*4882a593Smuzhiyun #define HASH_ADDR_TABLE_SIZE 0x4000 /* 16K (1/2K address - PCR_HS == 1) */ 44*4882a593Smuzhiyun #define HOP_NUMBER 12 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */ 47*4882a593Smuzhiyun #define PHY_WAIT_MICRO_SECONDS 10 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */ 50*4882a593Smuzhiyun #define ETH_EXTRA_HEADER (6+6+2+4) 51*4882a593Smuzhiyun /* dest+src addr+protocol id+crc */ 52*4882a593Smuzhiyun #define MAX_PKT_SIZE 1536 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* Bit definitions of the SDMA Config Reg */ 56*4882a593Smuzhiyun #define SDCR_BSZ_OFF 12 57*4882a593Smuzhiyun #define SDCR_BSZ8 (3<<SDCR_BSZ_OFF) 58*4882a593Smuzhiyun #define SDCR_BSZ4 (2<<SDCR_BSZ_OFF) 59*4882a593Smuzhiyun #define SDCR_BSZ2 (1<<SDCR_BSZ_OFF) 60*4882a593Smuzhiyun #define SDCR_BSZ1 (0<<SDCR_BSZ_OFF) 61*4882a593Smuzhiyun #define SDCR_BLMR (1<<6) 62*4882a593Smuzhiyun #define SDCR_BLMT (1<<7) 63*4882a593Smuzhiyun #define SDCR_RIFB (1<<9) 64*4882a593Smuzhiyun #define SDCR_RC_OFF 2 65*4882a593Smuzhiyun #define SDCR_RC_MAX_RETRANS (0xf << SDCR_RC_OFF) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* SDMA_CMD */ 68*4882a593Smuzhiyun #define SDMA_CMD_AT (1<<31) 69*4882a593Smuzhiyun #define SDMA_CMD_TXDL (1<<24) 70*4882a593Smuzhiyun #define SDMA_CMD_TXDH (1<<23) 71*4882a593Smuzhiyun #define SDMA_CMD_AR (1<<15) 72*4882a593Smuzhiyun #define SDMA_CMD_ERD (1<<7) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* Bit definitions of the Port Config Reg */ 76*4882a593Smuzhiyun #define PCR_HS (1<<12) 77*4882a593Smuzhiyun #define PCR_EN (1<<7) 78*4882a593Smuzhiyun #define PCR_PM (1<<0) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* Bit definitions of the Port Config Extend Reg */ 81*4882a593Smuzhiyun #define PCXR_2BSM (1<<28) 82*4882a593Smuzhiyun #define PCXR_DSCP_EN (1<<21) 83*4882a593Smuzhiyun #define PCXR_MFL_1518 (0<<14) 84*4882a593Smuzhiyun #define PCXR_MFL_1536 (1<<14) 85*4882a593Smuzhiyun #define PCXR_MFL_2048 (2<<14) 86*4882a593Smuzhiyun #define PCXR_MFL_64K (3<<14) 87*4882a593Smuzhiyun #define PCXR_FLP (1<<11) 88*4882a593Smuzhiyun #define PCXR_PRIO_TX_OFF 3 89*4882a593Smuzhiyun #define PCXR_TX_HIGH_PRI (7<<PCXR_PRIO_TX_OFF) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* 92*4882a593Smuzhiyun * * Bit definitions of the Interrupt Cause Reg 93*4882a593Smuzhiyun * * and Interrupt MASK Reg is the same 94*4882a593Smuzhiyun * */ 95*4882a593Smuzhiyun #define ICR_RXBUF (1<<0) 96*4882a593Smuzhiyun #define ICR_TXBUF_H (1<<2) 97*4882a593Smuzhiyun #define ICR_TXBUF_L (1<<3) 98*4882a593Smuzhiyun #define ICR_TXEND_H (1<<6) 99*4882a593Smuzhiyun #define ICR_TXEND_L (1<<7) 100*4882a593Smuzhiyun #define ICR_RXERR (1<<8) 101*4882a593Smuzhiyun #define ICR_TXERR_H (1<<10) 102*4882a593Smuzhiyun #define ICR_TXERR_L (1<<11) 103*4882a593Smuzhiyun #define ICR_TX_UDR (1<<13) 104*4882a593Smuzhiyun #define ICR_MII_CH (1<<28) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define ALL_INTS (ICR_TXBUF_H | ICR_TXBUF_L | ICR_TX_UDR |\ 107*4882a593Smuzhiyun ICR_TXERR_H | ICR_TXERR_L |\ 108*4882a593Smuzhiyun ICR_TXEND_H | ICR_TXEND_L |\ 109*4882a593Smuzhiyun ICR_RXBUF | ICR_RXERR | ICR_MII_CH) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define PHY_MASK 0x0000001f 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define to_darmdfec(_kd) container_of(_kd, struct armdfec_device, dev) 114*4882a593Smuzhiyun /* Size of a Tx/Rx descriptor used in chain list data structure */ 115*4882a593Smuzhiyun #define ARMDFEC_RXQ_DESC_ALIGNED_SIZE \ 116*4882a593Smuzhiyun (((sizeof(struct rx_desc) / PKTALIGN) + 1) * PKTALIGN) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define RX_BUF_OFFSET 0x2 119*4882a593Smuzhiyun #define RXQ 0x0 /* RX Queue 0 */ 120*4882a593Smuzhiyun #define TXQ 0x1 /* TX Queue 1 */ 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun struct addr_table_entry_t { 123*4882a593Smuzhiyun u32 lo; 124*4882a593Smuzhiyun u32 hi; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* Bit fields of a Hash Table Entry */ 128*4882a593Smuzhiyun enum hash_table_entry { 129*4882a593Smuzhiyun HTEVALID = 1, 130*4882a593Smuzhiyun HTESKIP = 2, 131*4882a593Smuzhiyun HTERD = 4, 132*4882a593Smuzhiyun HTERDBIT = 2 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun struct tx_desc { 136*4882a593Smuzhiyun u32 cmd_sts; /* Command/status field */ 137*4882a593Smuzhiyun u16 reserved; 138*4882a593Smuzhiyun u16 byte_cnt; /* buffer byte count */ 139*4882a593Smuzhiyun u8 *buf_ptr; /* pointer to buffer for this descriptor */ 140*4882a593Smuzhiyun struct tx_desc *nextdesc_p; /* Pointer to next descriptor */ 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun struct rx_desc { 144*4882a593Smuzhiyun u32 cmd_sts; /* Descriptor command status */ 145*4882a593Smuzhiyun u16 byte_cnt; /* Descriptor buffer byte count */ 146*4882a593Smuzhiyun u16 buf_size; /* Buffer size */ 147*4882a593Smuzhiyun u8 *buf_ptr; /* Descriptor buffer pointer */ 148*4882a593Smuzhiyun struct rx_desc *nxtdesc_p; /* Next descriptor pointer */ 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* 152*4882a593Smuzhiyun * Armada100 Fast Ethernet controller Registers 153*4882a593Smuzhiyun * Refer Datasheet Appendix A.22 154*4882a593Smuzhiyun */ 155*4882a593Smuzhiyun struct armdfec_reg { 156*4882a593Smuzhiyun u32 phyadr; /* PHY Address */ 157*4882a593Smuzhiyun u32 pad1[3]; 158*4882a593Smuzhiyun u32 smi; /* SMI */ 159*4882a593Smuzhiyun u32 pad2[0xFB]; 160*4882a593Smuzhiyun u32 pconf; /* Port configuration */ 161*4882a593Smuzhiyun u32 pad3; 162*4882a593Smuzhiyun u32 pconf_ext; /* Port configuration extend */ 163*4882a593Smuzhiyun u32 pad4; 164*4882a593Smuzhiyun u32 pcmd; /* Port Command */ 165*4882a593Smuzhiyun u32 pad5; 166*4882a593Smuzhiyun u32 pstatus; /* Port Status */ 167*4882a593Smuzhiyun u32 pad6; 168*4882a593Smuzhiyun u32 spar; /* Serial Parameters */ 169*4882a593Smuzhiyun u32 pad7; 170*4882a593Smuzhiyun u32 htpr; /* Hash table pointer */ 171*4882a593Smuzhiyun u32 pad8; 172*4882a593Smuzhiyun u32 fcsal; /* Flow control source address low */ 173*4882a593Smuzhiyun u32 pad9; 174*4882a593Smuzhiyun u32 fcsah; /* Flow control source address high */ 175*4882a593Smuzhiyun u32 pad10; 176*4882a593Smuzhiyun u32 sdma_conf; /* SDMA configuration */ 177*4882a593Smuzhiyun u32 pad11; 178*4882a593Smuzhiyun u32 sdma_cmd; /* SDMA command */ 179*4882a593Smuzhiyun u32 pad12; 180*4882a593Smuzhiyun u32 ic; /* Interrupt cause */ 181*4882a593Smuzhiyun u32 iwc; /* Interrupt write to clear */ 182*4882a593Smuzhiyun u32 im; /* Interrupt mask */ 183*4882a593Smuzhiyun u32 pad13; 184*4882a593Smuzhiyun u32 *eth_idscpp[4]; /* Eth0 IP Differentiated Services Code 185*4882a593Smuzhiyun Point to Priority 0 Low */ 186*4882a593Smuzhiyun u32 eth_vlan_p; /* Eth0 VLAN Priority Tag to Priority */ 187*4882a593Smuzhiyun u32 pad14[3]; 188*4882a593Smuzhiyun struct rx_desc *rxfdp[4]; /* Ethernet First Rx Descriptor 189*4882a593Smuzhiyun Pointer */ 190*4882a593Smuzhiyun u32 pad15[4]; 191*4882a593Smuzhiyun struct rx_desc *rxcdp[4]; /* Ethernet Current Rx Descriptor 192*4882a593Smuzhiyun Pointer */ 193*4882a593Smuzhiyun u32 pad16[0x0C]; 194*4882a593Smuzhiyun struct tx_desc *txcdp[2]; /* Ethernet Current Tx Descriptor 195*4882a593Smuzhiyun Pointer */ 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun struct armdfec_device { 199*4882a593Smuzhiyun struct eth_device dev; 200*4882a593Smuzhiyun struct armdfec_reg *regs; 201*4882a593Smuzhiyun struct tx_desc *p_txdesc; 202*4882a593Smuzhiyun struct rx_desc *p_rxdesc; 203*4882a593Smuzhiyun struct rx_desc *p_rxdesc_curr; 204*4882a593Smuzhiyun u8 *p_rxbuf; 205*4882a593Smuzhiyun u8 *p_aligned_txbuf; 206*4882a593Smuzhiyun u8 *htpr; /* hash pointer */ 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #endif /* __ARMADA100_FEC_H__ */ 210