1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2011
3*4882a593Smuzhiyun * eInfochips Ltd. <www.einfochips.com>
4*4882a593Smuzhiyun * Written-by: Ajay Bhargav <contact@8051projects.net>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2010
7*4882a593Smuzhiyun * Marvell Semiconductor <www.marvell.com>
8*4882a593Smuzhiyun * Contributor: Mahavir Jain <mjain@marvell.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <net.h>
15*4882a593Smuzhiyun #include <malloc.h>
16*4882a593Smuzhiyun #include <miiphy.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <asm/types.h>
19*4882a593Smuzhiyun #include <asm/byteorder.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/mii.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/arch/armada100.h>
24*4882a593Smuzhiyun #include "armada100_fec.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define PHY_ADR_REQ 0xFF /* Magic number to read/write PHY address */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #ifdef DEBUG
eth_dump_regs(struct eth_device * dev)29*4882a593Smuzhiyun static int eth_dump_regs(struct eth_device *dev)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
32*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
33*4882a593Smuzhiyun unsigned int i = 0;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun printf("\noffset: phy_adr, value: 0x%x\n", readl(®s->phyadr));
36*4882a593Smuzhiyun printf("offset: smi, value: 0x%x\n", readl(®s->smi));
37*4882a593Smuzhiyun for (i = 0x400; i <= 0x4e4; i += 4)
38*4882a593Smuzhiyun printf("offset: 0x%x, value: 0x%x\n",
39*4882a593Smuzhiyun i, readl(ARMD1_FEC_BASE + i));
40*4882a593Smuzhiyun return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun
armdfec_phy_timeout(u32 * reg,u32 flag,int cond)44*4882a593Smuzhiyun static int armdfec_phy_timeout(u32 *reg, u32 flag, int cond)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun u32 timeout = PHY_WAIT_ITERATIONS;
47*4882a593Smuzhiyun u32 reg_val;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun while (--timeout) {
50*4882a593Smuzhiyun reg_val = readl(reg);
51*4882a593Smuzhiyun if (cond && (reg_val & flag))
52*4882a593Smuzhiyun break;
53*4882a593Smuzhiyun else if (!cond && !(reg_val & flag))
54*4882a593Smuzhiyun break;
55*4882a593Smuzhiyun udelay(PHY_WAIT_MICRO_SECONDS);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun return !timeout;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
smi_reg_read(struct mii_dev * bus,int phy_addr,int devad,int phy_reg)60*4882a593Smuzhiyun static int smi_reg_read(struct mii_dev *bus, int phy_addr, int devad,
61*4882a593Smuzhiyun int phy_reg)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun u16 value = 0;
64*4882a593Smuzhiyun struct eth_device *dev = eth_get_dev_by_name(bus->name);
65*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
66*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
67*4882a593Smuzhiyun u32 val;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (phy_addr == PHY_ADR_REQ && phy_reg == PHY_ADR_REQ) {
70*4882a593Smuzhiyun val = readl(®s->phyadr);
71*4882a593Smuzhiyun value = val & 0x1f;
72*4882a593Smuzhiyun return value;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* check parameters */
76*4882a593Smuzhiyun if (phy_addr > PHY_MASK) {
77*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) Invalid phy address: 0x%X\n",
78*4882a593Smuzhiyun __func__, phy_addr);
79*4882a593Smuzhiyun return -EINVAL;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun if (phy_reg > PHY_MASK) {
82*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) Invalid register offset: 0x%X\n",
83*4882a593Smuzhiyun __func__, phy_reg);
84*4882a593Smuzhiyun return -EINVAL;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* wait for the SMI register to become available */
88*4882a593Smuzhiyun if (armdfec_phy_timeout(®s->smi, SMI_BUSY, false)) {
89*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) PHY busy timeout\n", __func__);
90*4882a593Smuzhiyun return -1;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun writel((phy_addr << 16) | (phy_reg << 21) | SMI_OP_R, ®s->smi);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* now wait for the data to be valid */
96*4882a593Smuzhiyun if (armdfec_phy_timeout(®s->smi, SMI_R_VALID, true)) {
97*4882a593Smuzhiyun val = readl(®s->smi);
98*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) PHY Read timeout, val=0x%x\n",
99*4882a593Smuzhiyun __func__, val);
100*4882a593Smuzhiyun return -1;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun val = readl(®s->smi);
103*4882a593Smuzhiyun value = val & 0xffff;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return value;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
smi_reg_write(struct mii_dev * bus,int phy_addr,int devad,int phy_reg,u16 value)108*4882a593Smuzhiyun static int smi_reg_write(struct mii_dev *bus, int phy_addr, int devad,
109*4882a593Smuzhiyun int phy_reg, u16 value)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct eth_device *dev = eth_get_dev_by_name(bus->name);
112*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
113*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (phy_addr == PHY_ADR_REQ && phy_reg == PHY_ADR_REQ) {
116*4882a593Smuzhiyun clrsetbits_le32(®s->phyadr, 0x1f, value & 0x1f);
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* check parameters */
121*4882a593Smuzhiyun if (phy_addr > PHY_MASK) {
122*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) Invalid phy address\n", __func__);
123*4882a593Smuzhiyun return -EINVAL;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun if (phy_reg > PHY_MASK) {
126*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) Invalid register offset\n", __func__);
127*4882a593Smuzhiyun return -EINVAL;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* wait for the SMI register to become available */
131*4882a593Smuzhiyun if (armdfec_phy_timeout(®s->smi, SMI_BUSY, false)) {
132*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) PHY busy timeout\n", __func__);
133*4882a593Smuzhiyun return -1;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel((phy_addr << 16) | (phy_reg << 21) | SMI_OP_W | (value & 0xffff),
137*4882a593Smuzhiyun ®s->smi);
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Abort any transmit and receive operations and put DMA
143*4882a593Smuzhiyun * in idle state. AT and AR bits are cleared upon entering
144*4882a593Smuzhiyun * in IDLE state. So poll those bits to verify operation.
145*4882a593Smuzhiyun */
abortdma(struct eth_device * dev)146*4882a593Smuzhiyun static void abortdma(struct eth_device *dev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
149*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
150*4882a593Smuzhiyun int delay;
151*4882a593Smuzhiyun int maxretries = 40;
152*4882a593Smuzhiyun u32 tmp;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun while (--maxretries) {
155*4882a593Smuzhiyun writel(SDMA_CMD_AR | SDMA_CMD_AT, ®s->sdma_cmd);
156*4882a593Smuzhiyun udelay(100);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun delay = 10;
159*4882a593Smuzhiyun while (--delay) {
160*4882a593Smuzhiyun tmp = readl(®s->sdma_cmd);
161*4882a593Smuzhiyun if (!(tmp & (SDMA_CMD_AR | SDMA_CMD_AT)))
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun udelay(10);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun if (delay)
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!maxretries)
170*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) DMA Stuck\n", __func__);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
nibble_swapping_32_bit(u32 x)173*4882a593Smuzhiyun static inline u32 nibble_swapping_32_bit(u32 x)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun return ((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
nibble_swapping_16_bit(u32 x)178*4882a593Smuzhiyun static inline u32 nibble_swapping_16_bit(u32 x)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun return ((x & 0x0000f0f0) >> 4) | ((x & 0x00000f0f) << 4);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
flip_4_bits(u32 x)183*4882a593Smuzhiyun static inline u32 flip_4_bits(u32 x)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun return ((x & 0x01) << 3) | ((x & 0x002) << 1)
186*4882a593Smuzhiyun | ((x & 0x04) >> 1) | ((x & 0x008) >> 3);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * This function will calculate the hash function of the address.
191*4882a593Smuzhiyun * depends on the hash mode and hash size.
192*4882a593Smuzhiyun * Inputs
193*4882a593Smuzhiyun * mach - the 2 most significant bytes of the MAC address.
194*4882a593Smuzhiyun * macl - the 4 least significant bytes of the MAC address.
195*4882a593Smuzhiyun * Outputs
196*4882a593Smuzhiyun * return the calculated entry.
197*4882a593Smuzhiyun */
hash_function(u32 mach,u32 macl)198*4882a593Smuzhiyun static u32 hash_function(u32 mach, u32 macl)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u32 hashresult;
201*4882a593Smuzhiyun u32 addrh;
202*4882a593Smuzhiyun u32 addrl;
203*4882a593Smuzhiyun u32 addr0;
204*4882a593Smuzhiyun u32 addr1;
205*4882a593Smuzhiyun u32 addr2;
206*4882a593Smuzhiyun u32 addr3;
207*4882a593Smuzhiyun u32 addrhswapped;
208*4882a593Smuzhiyun u32 addrlswapped;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun addrh = nibble_swapping_16_bit(mach);
211*4882a593Smuzhiyun addrl = nibble_swapping_32_bit(macl);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun addrhswapped = flip_4_bits(addrh & 0xf)
214*4882a593Smuzhiyun + ((flip_4_bits((addrh >> 4) & 0xf)) << 4)
215*4882a593Smuzhiyun + ((flip_4_bits((addrh >> 8) & 0xf)) << 8)
216*4882a593Smuzhiyun + ((flip_4_bits((addrh >> 12) & 0xf)) << 12);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun addrlswapped = flip_4_bits(addrl & 0xf)
219*4882a593Smuzhiyun + ((flip_4_bits((addrl >> 4) & 0xf)) << 4)
220*4882a593Smuzhiyun + ((flip_4_bits((addrl >> 8) & 0xf)) << 8)
221*4882a593Smuzhiyun + ((flip_4_bits((addrl >> 12) & 0xf)) << 12)
222*4882a593Smuzhiyun + ((flip_4_bits((addrl >> 16) & 0xf)) << 16)
223*4882a593Smuzhiyun + ((flip_4_bits((addrl >> 20) & 0xf)) << 20)
224*4882a593Smuzhiyun + ((flip_4_bits((addrl >> 24) & 0xf)) << 24)
225*4882a593Smuzhiyun + ((flip_4_bits((addrl >> 28) & 0xf)) << 28);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun addrh = addrhswapped;
228*4882a593Smuzhiyun addrl = addrlswapped;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun addr0 = (addrl >> 2) & 0x03f;
231*4882a593Smuzhiyun addr1 = (addrl & 0x003) | (((addrl >> 8) & 0x7f) << 2);
232*4882a593Smuzhiyun addr2 = (addrl >> 15) & 0x1ff;
233*4882a593Smuzhiyun addr3 = ((addrl >> 24) & 0x0ff) | ((addrh & 1) << 8);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun hashresult = (addr0 << 9) | (addr1 ^ addr2 ^ addr3);
236*4882a593Smuzhiyun hashresult = hashresult & 0x07ff;
237*4882a593Smuzhiyun return hashresult;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * This function will add an entry to the address table.
242*4882a593Smuzhiyun * depends on the hash mode and hash size that was initialized.
243*4882a593Smuzhiyun * Inputs
244*4882a593Smuzhiyun * mach - the 2 most significant bytes of the MAC address.
245*4882a593Smuzhiyun * macl - the 4 least significant bytes of the MAC address.
246*4882a593Smuzhiyun * skip - if 1, skip this address.
247*4882a593Smuzhiyun * rd - the RD field in the address table.
248*4882a593Smuzhiyun * Outputs
249*4882a593Smuzhiyun * address table entry is added.
250*4882a593Smuzhiyun * 0 if success.
251*4882a593Smuzhiyun * -ENOSPC if table full
252*4882a593Smuzhiyun */
add_del_hash_entry(struct armdfec_device * darmdfec,u32 mach,u32 macl,u32 rd,u32 skip,int del)253*4882a593Smuzhiyun static int add_del_hash_entry(struct armdfec_device *darmdfec, u32 mach,
254*4882a593Smuzhiyun u32 macl, u32 rd, u32 skip, int del)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct addr_table_entry_t *entry, *start;
257*4882a593Smuzhiyun u32 newhi;
258*4882a593Smuzhiyun u32 newlo;
259*4882a593Smuzhiyun u32 i;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun newlo = (((mach >> 4) & 0xf) << 15)
262*4882a593Smuzhiyun | (((mach >> 0) & 0xf) << 11)
263*4882a593Smuzhiyun | (((mach >> 12) & 0xf) << 7)
264*4882a593Smuzhiyun | (((mach >> 8) & 0xf) << 3)
265*4882a593Smuzhiyun | (((macl >> 20) & 0x1) << 31)
266*4882a593Smuzhiyun | (((macl >> 16) & 0xf) << 27)
267*4882a593Smuzhiyun | (((macl >> 28) & 0xf) << 23)
268*4882a593Smuzhiyun | (((macl >> 24) & 0xf) << 19)
269*4882a593Smuzhiyun | (skip << HTESKIP) | (rd << HTERDBIT)
270*4882a593Smuzhiyun | HTEVALID;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun newhi = (((macl >> 4) & 0xf) << 15)
273*4882a593Smuzhiyun | (((macl >> 0) & 0xf) << 11)
274*4882a593Smuzhiyun | (((macl >> 12) & 0xf) << 7)
275*4882a593Smuzhiyun | (((macl >> 8) & 0xf) << 3)
276*4882a593Smuzhiyun | (((macl >> 21) & 0x7) << 0);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * Pick the appropriate table, start scanning for free/reusable
280*4882a593Smuzhiyun * entries at the index obtained by hashing the specified MAC address
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun start = (struct addr_table_entry_t *)(darmdfec->htpr);
283*4882a593Smuzhiyun entry = start + hash_function(mach, macl);
284*4882a593Smuzhiyun for (i = 0; i < HOP_NUMBER; i++) {
285*4882a593Smuzhiyun if (!(entry->lo & HTEVALID)) {
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun } else {
288*4882a593Smuzhiyun /* if same address put in same position */
289*4882a593Smuzhiyun if (((entry->lo & 0xfffffff8) == (newlo & 0xfffffff8))
290*4882a593Smuzhiyun && (entry->hi == newhi))
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun if (entry == start + 0x7ff)
294*4882a593Smuzhiyun entry = start;
295*4882a593Smuzhiyun else
296*4882a593Smuzhiyun entry++;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (((entry->lo & 0xfffffff8) != (newlo & 0xfffffff8)) &&
300*4882a593Smuzhiyun (entry->hi != newhi) && del)
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (i == HOP_NUMBER) {
304*4882a593Smuzhiyun if (!del) {
305*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) table section is full\n",
306*4882a593Smuzhiyun __func__);
307*4882a593Smuzhiyun return -ENOSPC;
308*4882a593Smuzhiyun } else {
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * Update the selected entry
315*4882a593Smuzhiyun */
316*4882a593Smuzhiyun if (del) {
317*4882a593Smuzhiyun entry->hi = 0;
318*4882a593Smuzhiyun entry->lo = 0;
319*4882a593Smuzhiyun } else {
320*4882a593Smuzhiyun entry->hi = newhi;
321*4882a593Smuzhiyun entry->lo = newlo;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * Create an addressTable entry from MAC address info
329*4882a593Smuzhiyun * found in the specifed net_device struct
330*4882a593Smuzhiyun *
331*4882a593Smuzhiyun * Input : pointer to ethernet interface network device structure
332*4882a593Smuzhiyun * Output : N/A
333*4882a593Smuzhiyun */
update_hash_table_mac_address(struct armdfec_device * darmdfec,u8 * oaddr,u8 * addr)334*4882a593Smuzhiyun static void update_hash_table_mac_address(struct armdfec_device *darmdfec,
335*4882a593Smuzhiyun u8 *oaddr, u8 *addr)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun u32 mach;
338*4882a593Smuzhiyun u32 macl;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Delete old entry */
341*4882a593Smuzhiyun if (oaddr) {
342*4882a593Smuzhiyun mach = (oaddr[0] << 8) | oaddr[1];
343*4882a593Smuzhiyun macl = (oaddr[2] << 24) | (oaddr[3] << 16) |
344*4882a593Smuzhiyun (oaddr[4] << 8) | oaddr[5];
345*4882a593Smuzhiyun add_del_hash_entry(darmdfec, mach, macl, 1, 0, HASH_DELETE);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* Add new entry */
349*4882a593Smuzhiyun mach = (addr[0] << 8) | addr[1];
350*4882a593Smuzhiyun macl = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
351*4882a593Smuzhiyun add_del_hash_entry(darmdfec, mach, macl, 1, 0, HASH_ADD);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Address Table Initialization */
init_hashtable(struct eth_device * dev)355*4882a593Smuzhiyun static void init_hashtable(struct eth_device *dev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
358*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
359*4882a593Smuzhiyun memset(darmdfec->htpr, 0, HASH_ADDR_TABLE_SIZE);
360*4882a593Smuzhiyun writel((u32)darmdfec->htpr, ®s->htpr);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun * This detects PHY chip from address 0-31 by reading PHY status
365*4882a593Smuzhiyun * registers. PHY chip can be connected at any of this address.
366*4882a593Smuzhiyun */
ethernet_phy_detect(struct eth_device * dev)367*4882a593Smuzhiyun static int ethernet_phy_detect(struct eth_device *dev)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun u32 val;
370*4882a593Smuzhiyun u16 tmp, mii_status;
371*4882a593Smuzhiyun u8 addr;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun for (addr = 0; addr < 32; addr++) {
374*4882a593Smuzhiyun if (miiphy_read(dev->name, addr, MII_BMSR, &mii_status) != 0)
375*4882a593Smuzhiyun /* try next phy */
376*4882a593Smuzhiyun continue;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* invalid MII status. More validation required here... */
379*4882a593Smuzhiyun if (mii_status == 0 || mii_status == 0xffff)
380*4882a593Smuzhiyun /* try next phy */
381*4882a593Smuzhiyun continue;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (miiphy_read(dev->name, addr, MII_PHYSID1, &tmp) != 0)
384*4882a593Smuzhiyun /* try next phy */
385*4882a593Smuzhiyun continue;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun val = tmp << 16;
388*4882a593Smuzhiyun if (miiphy_read(dev->name, addr, MII_PHYSID2, &tmp) != 0)
389*4882a593Smuzhiyun /* try next phy */
390*4882a593Smuzhiyun continue;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun val |= tmp;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if ((val & 0xfffffff0) != 0)
395*4882a593Smuzhiyun return addr;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun return -1;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
armdfec_init_rx_desc_ring(struct armdfec_device * darmdfec)400*4882a593Smuzhiyun static void armdfec_init_rx_desc_ring(struct armdfec_device *darmdfec)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct rx_desc *p_rx_desc;
403*4882a593Smuzhiyun int i;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* initialize the Rx descriptors ring */
406*4882a593Smuzhiyun p_rx_desc = darmdfec->p_rxdesc;
407*4882a593Smuzhiyun for (i = 0; i < RINGSZ; i++) {
408*4882a593Smuzhiyun p_rx_desc->cmd_sts = BUF_OWNED_BY_DMA | RX_EN_INT;
409*4882a593Smuzhiyun p_rx_desc->buf_size = PKTSIZE_ALIGN;
410*4882a593Smuzhiyun p_rx_desc->byte_cnt = 0;
411*4882a593Smuzhiyun p_rx_desc->buf_ptr = darmdfec->p_rxbuf + i * PKTSIZE_ALIGN;
412*4882a593Smuzhiyun if (i == (RINGSZ - 1)) {
413*4882a593Smuzhiyun p_rx_desc->nxtdesc_p = darmdfec->p_rxdesc;
414*4882a593Smuzhiyun } else {
415*4882a593Smuzhiyun p_rx_desc->nxtdesc_p = (struct rx_desc *)
416*4882a593Smuzhiyun ((u32)p_rx_desc + ARMDFEC_RXQ_DESC_ALIGNED_SIZE);
417*4882a593Smuzhiyun p_rx_desc = p_rx_desc->nxtdesc_p;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun darmdfec->p_rxdesc_curr = darmdfec->p_rxdesc;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
armdfec_init(struct eth_device * dev,bd_t * bd)423*4882a593Smuzhiyun static int armdfec_init(struct eth_device *dev, bd_t *bd)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
426*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
427*4882a593Smuzhiyun int phy_adr;
428*4882a593Smuzhiyun u32 temp;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun armdfec_init_rx_desc_ring(darmdfec);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Disable interrupts */
433*4882a593Smuzhiyun writel(0, ®s->im);
434*4882a593Smuzhiyun writel(0, ®s->ic);
435*4882a593Smuzhiyun /* Write to ICR to clear interrupts. */
436*4882a593Smuzhiyun writel(0, ®s->iwc);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun * Abort any transmit and receive operations and put DMA
440*4882a593Smuzhiyun * in idle state.
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun abortdma(dev);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Initialize address hash table */
445*4882a593Smuzhiyun init_hashtable(dev);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* SDMA configuration */
448*4882a593Smuzhiyun writel(SDCR_BSZ8 | /* Burst size = 32 bytes */
449*4882a593Smuzhiyun SDCR_RIFB | /* Rx interrupt on frame */
450*4882a593Smuzhiyun SDCR_BLMT | /* Little endian transmit */
451*4882a593Smuzhiyun SDCR_BLMR | /* Little endian receive */
452*4882a593Smuzhiyun SDCR_RC_MAX_RETRANS, /* Max retransmit count */
453*4882a593Smuzhiyun ®s->sdma_conf);
454*4882a593Smuzhiyun /* Port Configuration */
455*4882a593Smuzhiyun writel(PCR_HS, ®s->pconf); /* Hash size is 1/2kb */
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Set extended port configuration */
458*4882a593Smuzhiyun writel(PCXR_2BSM | /* Two byte suffix aligns IP hdr */
459*4882a593Smuzhiyun PCXR_DSCP_EN | /* Enable DSCP in IP */
460*4882a593Smuzhiyun PCXR_MFL_1536 | /* Set MTU = 1536 */
461*4882a593Smuzhiyun PCXR_FLP | /* do not force link pass */
462*4882a593Smuzhiyun PCXR_TX_HIGH_PRI, /* Transmit - high priority queue */
463*4882a593Smuzhiyun ®s->pconf_ext);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun update_hash_table_mac_address(darmdfec, NULL, dev->enetaddr);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Update TX and RX queue descriptor register */
468*4882a593Smuzhiyun temp = (u32)®s->txcdp[TXQ];
469*4882a593Smuzhiyun writel((u32)darmdfec->p_txdesc, temp);
470*4882a593Smuzhiyun temp = (u32)®s->rxfdp[RXQ];
471*4882a593Smuzhiyun writel((u32)darmdfec->p_rxdesc, temp);
472*4882a593Smuzhiyun temp = (u32)®s->rxcdp[RXQ];
473*4882a593Smuzhiyun writel((u32)darmdfec->p_rxdesc_curr, temp);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* Enable Interrupts */
476*4882a593Smuzhiyun writel(ALL_INTS, ®s->im);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* Enable Ethernet Port */
479*4882a593Smuzhiyun setbits_le32(®s->pconf, PCR_EN);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* Enable RX DMA engine */
482*4882a593Smuzhiyun setbits_le32(®s->sdma_cmd, SDMA_CMD_ERD);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun #ifdef DEBUG
485*4882a593Smuzhiyun eth_dump_regs(dev);
486*4882a593Smuzhiyun #endif
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun #if defined(CONFIG_PHY_BASE_ADR)
491*4882a593Smuzhiyun miiphy_write(dev->name, PHY_ADR_REQ, PHY_ADR_REQ, CONFIG_PHY_BASE_ADR);
492*4882a593Smuzhiyun #else
493*4882a593Smuzhiyun /* Search phy address from range 0-31 */
494*4882a593Smuzhiyun phy_adr = ethernet_phy_detect(dev);
495*4882a593Smuzhiyun if (phy_adr < 0) {
496*4882a593Smuzhiyun printf("ARMD100 FEC: PHY not detected at address range 0-31\n");
497*4882a593Smuzhiyun return -1;
498*4882a593Smuzhiyun } else {
499*4882a593Smuzhiyun debug("ARMD100 FEC: PHY detected at addr %d\n", phy_adr);
500*4882a593Smuzhiyun miiphy_write(dev->name, PHY_ADR_REQ, PHY_ADR_REQ, phy_adr);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun #if defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
505*4882a593Smuzhiyun /* Wait up to 5s for the link status */
506*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
507*4882a593Smuzhiyun u16 phy_adr;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun miiphy_read(dev->name, 0xFF, 0xFF, &phy_adr);
510*4882a593Smuzhiyun /* Return if we get link up */
511*4882a593Smuzhiyun if (miiphy_link(dev->name, phy_adr))
512*4882a593Smuzhiyun return 0;
513*4882a593Smuzhiyun udelay(1000000);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun printf("ARMD100 FEC: No link on %s\n", dev->name);
517*4882a593Smuzhiyun return -1;
518*4882a593Smuzhiyun #endif
519*4882a593Smuzhiyun #endif
520*4882a593Smuzhiyun return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
armdfec_halt(struct eth_device * dev)523*4882a593Smuzhiyun static void armdfec_halt(struct eth_device *dev)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
526*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* Stop RX DMA */
529*4882a593Smuzhiyun clrbits_le32(®s->sdma_cmd, SDMA_CMD_ERD);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * Abort any transmit and receive operations and put DMA
533*4882a593Smuzhiyun * in idle state.
534*4882a593Smuzhiyun */
535*4882a593Smuzhiyun abortdma(dev);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* Disable interrupts */
538*4882a593Smuzhiyun writel(0, ®s->im);
539*4882a593Smuzhiyun writel(0, ®s->ic);
540*4882a593Smuzhiyun writel(0, ®s->iwc);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* Disable Port */
543*4882a593Smuzhiyun clrbits_le32(®s->pconf, PCR_EN);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
armdfec_send(struct eth_device * dev,void * dataptr,int datasize)546*4882a593Smuzhiyun static int armdfec_send(struct eth_device *dev, void *dataptr, int datasize)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
549*4882a593Smuzhiyun struct armdfec_reg *regs = darmdfec->regs;
550*4882a593Smuzhiyun struct tx_desc *p_txdesc = darmdfec->p_txdesc;
551*4882a593Smuzhiyun void *p = (void *)dataptr;
552*4882a593Smuzhiyun int retry = PHY_WAIT_ITERATIONS * PHY_WAIT_MICRO_SECONDS;
553*4882a593Smuzhiyun u32 cmd_sts, temp;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Copy buffer if it's misaligned */
556*4882a593Smuzhiyun if ((u32)dataptr & 0x07) {
557*4882a593Smuzhiyun if (datasize > PKTSIZE_ALIGN) {
558*4882a593Smuzhiyun printf("ARMD100 FEC: Non-aligned data too large (%d)\n",
559*4882a593Smuzhiyun datasize);
560*4882a593Smuzhiyun return -1;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun memcpy(darmdfec->p_aligned_txbuf, p, datasize);
563*4882a593Smuzhiyun p = darmdfec->p_aligned_txbuf;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun p_txdesc->cmd_sts = TX_ZERO_PADDING | TX_GEN_CRC;
567*4882a593Smuzhiyun p_txdesc->cmd_sts |= TX_FIRST_DESC | TX_LAST_DESC;
568*4882a593Smuzhiyun p_txdesc->cmd_sts |= BUF_OWNED_BY_DMA;
569*4882a593Smuzhiyun p_txdesc->cmd_sts |= TX_EN_INT;
570*4882a593Smuzhiyun p_txdesc->buf_ptr = p;
571*4882a593Smuzhiyun p_txdesc->byte_cnt = datasize;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Apply send command using high priority TX queue */
574*4882a593Smuzhiyun temp = (u32)®s->txcdp[TXQ];
575*4882a593Smuzhiyun writel((u32)p_txdesc, temp);
576*4882a593Smuzhiyun writel(SDMA_CMD_TXDL | SDMA_CMD_TXDH | SDMA_CMD_ERD, ®s->sdma_cmd);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /*
579*4882a593Smuzhiyun * wait for packet xmit completion
580*4882a593Smuzhiyun */
581*4882a593Smuzhiyun cmd_sts = readl(&p_txdesc->cmd_sts);
582*4882a593Smuzhiyun while (cmd_sts & BUF_OWNED_BY_DMA) {
583*4882a593Smuzhiyun /* return fail if error is detected */
584*4882a593Smuzhiyun if ((cmd_sts & (TX_ERROR | TX_LAST_DESC)) ==
585*4882a593Smuzhiyun (TX_ERROR | TX_LAST_DESC)) {
586*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) in xmit packet\n", __func__);
587*4882a593Smuzhiyun return -1;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun cmd_sts = readl(&p_txdesc->cmd_sts);
590*4882a593Smuzhiyun if (!(retry--)) {
591*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) xmit packet timeout!\n",
592*4882a593Smuzhiyun __func__);
593*4882a593Smuzhiyun return -1;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
armdfec_recv(struct eth_device * dev)600*4882a593Smuzhiyun static int armdfec_recv(struct eth_device *dev)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun struct armdfec_device *darmdfec = to_darmdfec(dev);
603*4882a593Smuzhiyun struct rx_desc *p_rxdesc_curr = darmdfec->p_rxdesc_curr;
604*4882a593Smuzhiyun u32 cmd_sts;
605*4882a593Smuzhiyun u32 timeout = 0;
606*4882a593Smuzhiyun u32 temp;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* wait untill rx packet available or timeout */
609*4882a593Smuzhiyun do {
610*4882a593Smuzhiyun if (timeout < PHY_WAIT_ITERATIONS * PHY_WAIT_MICRO_SECONDS) {
611*4882a593Smuzhiyun timeout++;
612*4882a593Smuzhiyun } else {
613*4882a593Smuzhiyun debug("ARMD100 FEC: %s time out...\n", __func__);
614*4882a593Smuzhiyun return -1;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun } while (readl(&p_rxdesc_curr->cmd_sts) & BUF_OWNED_BY_DMA);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (p_rxdesc_curr->byte_cnt != 0) {
619*4882a593Smuzhiyun debug("ARMD100 FEC: %s: Received %d byte Packet @ 0x%x"
620*4882a593Smuzhiyun "(cmd_sts= %08x)\n", __func__,
621*4882a593Smuzhiyun (u32)p_rxdesc_curr->byte_cnt,
622*4882a593Smuzhiyun (u32)p_rxdesc_curr->buf_ptr,
623*4882a593Smuzhiyun (u32)p_rxdesc_curr->cmd_sts);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * In case received a packet without first/last bits on
628*4882a593Smuzhiyun * OR the error summary bit is on,
629*4882a593Smuzhiyun * the packets needs to be dropeed.
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
634*4882a593Smuzhiyun (RX_FIRST_DESC | RX_LAST_DESC)) {
635*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) Dropping packet spread on"
636*4882a593Smuzhiyun " multiple descriptors\n", __func__);
637*4882a593Smuzhiyun } else if (cmd_sts & RX_ERROR) {
638*4882a593Smuzhiyun printf("ARMD100 FEC: (%s) Dropping packet with errors\n",
639*4882a593Smuzhiyun __func__);
640*4882a593Smuzhiyun } else {
641*4882a593Smuzhiyun /* !!! call higher layer processing */
642*4882a593Smuzhiyun debug("ARMD100 FEC: (%s) Sending Received packet to"
643*4882a593Smuzhiyun " upper layer (net_process_received_packet)\n", __func__);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun * let the upper layer handle the packet, subtract offset
647*4882a593Smuzhiyun * as two dummy bytes are added in received buffer see
648*4882a593Smuzhiyun * PORT_CONFIG_EXT register bit TWO_Byte_Stuff_Mode bit.
649*4882a593Smuzhiyun */
650*4882a593Smuzhiyun net_process_received_packet(
651*4882a593Smuzhiyun p_rxdesc_curr->buf_ptr + RX_BUF_OFFSET,
652*4882a593Smuzhiyun (int)(p_rxdesc_curr->byte_cnt - RX_BUF_OFFSET));
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * free these descriptors and point next in the ring
656*4882a593Smuzhiyun */
657*4882a593Smuzhiyun p_rxdesc_curr->cmd_sts = BUF_OWNED_BY_DMA | RX_EN_INT;
658*4882a593Smuzhiyun p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
659*4882a593Smuzhiyun p_rxdesc_curr->byte_cnt = 0;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun temp = (u32)&darmdfec->p_rxdesc_curr;
662*4882a593Smuzhiyun writel((u32)p_rxdesc_curr->nxtdesc_p, temp);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
armada100_fec_register(unsigned long base_addr)667*4882a593Smuzhiyun int armada100_fec_register(unsigned long base_addr)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct armdfec_device *darmdfec;
670*4882a593Smuzhiyun struct eth_device *dev;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun darmdfec = malloc(sizeof(struct armdfec_device));
673*4882a593Smuzhiyun if (!darmdfec)
674*4882a593Smuzhiyun goto error;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun memset(darmdfec, 0, sizeof(struct armdfec_device));
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun darmdfec->htpr = memalign(8, HASH_ADDR_TABLE_SIZE);
679*4882a593Smuzhiyun if (!darmdfec->htpr)
680*4882a593Smuzhiyun goto error1;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun darmdfec->p_rxdesc = memalign(PKTALIGN,
683*4882a593Smuzhiyun ARMDFEC_RXQ_DESC_ALIGNED_SIZE * RINGSZ + 1);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (!darmdfec->p_rxdesc)
686*4882a593Smuzhiyun goto error1;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun darmdfec->p_rxbuf = memalign(PKTALIGN, RINGSZ * PKTSIZE_ALIGN + 1);
689*4882a593Smuzhiyun if (!darmdfec->p_rxbuf)
690*4882a593Smuzhiyun goto error1;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun darmdfec->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
693*4882a593Smuzhiyun if (!darmdfec->p_aligned_txbuf)
694*4882a593Smuzhiyun goto error1;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun darmdfec->p_txdesc = memalign(PKTALIGN, sizeof(struct tx_desc) + 1);
697*4882a593Smuzhiyun if (!darmdfec->p_txdesc)
698*4882a593Smuzhiyun goto error1;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun dev = &darmdfec->dev;
701*4882a593Smuzhiyun /* Assign ARMADA100 Fast Ethernet Controller Base Address */
702*4882a593Smuzhiyun darmdfec->regs = (void *)base_addr;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* must be less than sizeof(dev->name) */
705*4882a593Smuzhiyun strcpy(dev->name, "armd-fec0");
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun dev->init = armdfec_init;
708*4882a593Smuzhiyun dev->halt = armdfec_halt;
709*4882a593Smuzhiyun dev->send = armdfec_send;
710*4882a593Smuzhiyun dev->recv = armdfec_recv;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun eth_register(dev);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
715*4882a593Smuzhiyun int retval;
716*4882a593Smuzhiyun struct mii_dev *mdiodev = mdio_alloc();
717*4882a593Smuzhiyun if (!mdiodev)
718*4882a593Smuzhiyun return -ENOMEM;
719*4882a593Smuzhiyun strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
720*4882a593Smuzhiyun mdiodev->read = smi_reg_read;
721*4882a593Smuzhiyun mdiodev->write = smi_reg_write;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun retval = mdio_register(mdiodev);
724*4882a593Smuzhiyun if (retval < 0)
725*4882a593Smuzhiyun return retval;
726*4882a593Smuzhiyun #endif
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun error1:
730*4882a593Smuzhiyun free(darmdfec->p_aligned_txbuf);
731*4882a593Smuzhiyun free(darmdfec->p_rxbuf);
732*4882a593Smuzhiyun free(darmdfec->p_rxdesc);
733*4882a593Smuzhiyun free(darmdfec->htpr);
734*4882a593Smuzhiyun error:
735*4882a593Smuzhiyun free(darmdfec);
736*4882a593Smuzhiyun printf("AMD100 FEC: (%s) Failed to allocate memory\n", __func__);
737*4882a593Smuzhiyun return -1;
738*4882a593Smuzhiyun }
739