xref: /OK3568_Linux_fs/u-boot/drivers/net/altera_tse.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Altera 10/100/1000 triple speed ethernet mac
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2008 Altera Corporation.
5*4882a593Smuzhiyun  * Copyright (C) 2010 Thomas Chou <thomas@wytron.com.tw>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
8*4882a593Smuzhiyun  * it under the terms of the GNU General Public License version 2 as
9*4882a593Smuzhiyun  * published by the Free Software Foundation.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef _ALTERA_TSE_H_
12*4882a593Smuzhiyun #define _ALTERA_TSE_H_
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define __packed_1_    __packed __aligned(1)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* dma type */
17*4882a593Smuzhiyun #define ALT_SGDMA	0
18*4882a593Smuzhiyun #define ALT_MSGDMA	1
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* SGDMA Stuff */
21*4882a593Smuzhiyun #define ALT_SGDMA_STATUS_BUSY_MSK				BIT(4)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define ALT_SGDMA_CONTROL_RUN_MSK				BIT(5)
24*4882a593Smuzhiyun #define ALT_SGDMA_CONTROL_STOP_DMA_ER_MSK			BIT(6)
25*4882a593Smuzhiyun #define ALT_SGDMA_CONTROL_SOFTWARERESET_MSK			BIT(16)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Descriptor control bit masks & offsets
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * Note: The control byte physically occupies bits [31:24] in memory.
31*4882a593Smuzhiyun  *	 The following bit-offsets are expressed relative to the LSB of
32*4882a593Smuzhiyun  *	 the control register bitfield.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun #define ALT_SGDMA_DESCRIPTOR_CONTROL_GENERATE_EOP_MSK		BIT(0)
35*4882a593Smuzhiyun #define ALT_SGDMA_DESCRIPTOR_CONTROL_READ_FIXED_ADDRESS_MSK	BIT(1)
36*4882a593Smuzhiyun #define ALT_SGDMA_DESCRIPTOR_CONTROL_WRITE_FIXED_ADDRESS_MSK	BIT(2)
37*4882a593Smuzhiyun #define ALT_SGDMA_DESCRIPTOR_CONTROL_OWNED_BY_HW_MSK		BIT(7)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * Descriptor status bit masks & offsets
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  * Note: The status byte physically occupies bits [23:16] in memory.
43*4882a593Smuzhiyun  *	 The following bit-offsets are expressed relative to the LSB of
44*4882a593Smuzhiyun  *	 the status register bitfield.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define ALT_SGDMA_DESCRIPTOR_STATUS_TERMINATED_BY_EOP_MSK	BIT(7)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * The SGDMA controller buffer descriptor allocates
50*4882a593Smuzhiyun  * 64 bits for each address. To support ANSI C, the
51*4882a593Smuzhiyun  * struct implementing a descriptor places 32-bits
52*4882a593Smuzhiyun  * of padding directly above each address; each pad must
53*4882a593Smuzhiyun  * be cleared when initializing a descriptor.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * Buffer Descriptor data structure
58*4882a593Smuzhiyun  *
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun struct alt_sgdma_descriptor {
61*4882a593Smuzhiyun 	u32 source;	/* the address of data to be read. */
62*4882a593Smuzhiyun 	u32 source_pad;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	u32 destination;	/* the address to write data */
65*4882a593Smuzhiyun 	u32 destination_pad;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	u32 next;	/* the next descriptor in the list. */
68*4882a593Smuzhiyun 	u32 next_pad;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	u16 bytes_to_transfer; /* the number of bytes to transfer */
71*4882a593Smuzhiyun 	u8 read_burst;
72*4882a593Smuzhiyun 	u8 write_burst;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	u16 actual_bytes_transferred;/* bytes transferred by DMA */
75*4882a593Smuzhiyun 	u8 descriptor_status;
76*4882a593Smuzhiyun 	u8 descriptor_control;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun } __packed_1_;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* SG-DMA Control/Status Slave registers map */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun struct alt_sgdma_registers {
83*4882a593Smuzhiyun 	u32 status;
84*4882a593Smuzhiyun 	u32 status_pad[3];
85*4882a593Smuzhiyun 	u32 control;
86*4882a593Smuzhiyun 	u32 control_pad[3];
87*4882a593Smuzhiyun 	u32 next_descriptor_pointer;
88*4882a593Smuzhiyun 	u32 descriptor_pad[3];
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* mSGDMA Stuff */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* mSGDMA extended descriptor format */
94*4882a593Smuzhiyun struct msgdma_extended_desc {
95*4882a593Smuzhiyun 	u32 read_addr_lo;	/* data buffer source address low bits */
96*4882a593Smuzhiyun 	u32 write_addr_lo;	/* data buffer destination address low bits */
97*4882a593Smuzhiyun 	u32 len;
98*4882a593Smuzhiyun 	u32 burst_seq_num;
99*4882a593Smuzhiyun 	u32 stride;
100*4882a593Smuzhiyun 	u32 read_addr_hi;	/* data buffer source address high bits */
101*4882a593Smuzhiyun 	u32 write_addr_hi;	/* data buffer destination address high bits */
102*4882a593Smuzhiyun 	u32 control;		/* characteristics of the transfer */
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* mSGDMA descriptor control field bit definitions */
106*4882a593Smuzhiyun #define MSGDMA_DESC_CTL_GEN_SOP		BIT(8)
107*4882a593Smuzhiyun #define MSGDMA_DESC_CTL_GEN_EOP		BIT(9)
108*4882a593Smuzhiyun #define MSGDMA_DESC_CTL_END_ON_EOP	BIT(12)
109*4882a593Smuzhiyun #define MSGDMA_DESC_CTL_END_ON_LEN	BIT(13)
110*4882a593Smuzhiyun #define MSGDMA_DESC_CTL_GO		BIT(31)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* Tx buffer control flags */
113*4882a593Smuzhiyun #define MSGDMA_DESC_CTL_TX_SINGLE	(MSGDMA_DESC_CTL_GEN_SOP |	\
114*4882a593Smuzhiyun 					 MSGDMA_DESC_CTL_GEN_EOP |	\
115*4882a593Smuzhiyun 					 MSGDMA_DESC_CTL_GO)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define MSGDMA_DESC_CTL_RX_SINGLE	(MSGDMA_DESC_CTL_END_ON_EOP |	\
118*4882a593Smuzhiyun 					 MSGDMA_DESC_CTL_END_ON_LEN |	\
119*4882a593Smuzhiyun 					 MSGDMA_DESC_CTL_GO)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* mSGDMA extended descriptor stride definitions */
122*4882a593Smuzhiyun #define MSGDMA_DESC_TX_STRIDE		0x00010001
123*4882a593Smuzhiyun #define MSGDMA_DESC_RX_STRIDE		0x00010001
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* mSGDMA dispatcher control and status register map */
126*4882a593Smuzhiyun struct msgdma_csr {
127*4882a593Smuzhiyun 	u32 status;		/* Read/Clear */
128*4882a593Smuzhiyun 	u32 control;		/* Read/Write */
129*4882a593Smuzhiyun 	u32 rw_fill_level;
130*4882a593Smuzhiyun 	u32 resp_fill_level;	/* bit 15:0 */
131*4882a593Smuzhiyun 	u32 rw_seq_num;
132*4882a593Smuzhiyun 	u32 pad[3];		/* reserved */
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* mSGDMA CSR status register bit definitions */
136*4882a593Smuzhiyun #define MSGDMA_CSR_STAT_BUSY			BIT(0)
137*4882a593Smuzhiyun #define MSGDMA_CSR_STAT_RESETTING		BIT(6)
138*4882a593Smuzhiyun #define MSGDMA_CSR_STAT_MASK			0x3FF
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* mSGDMA CSR control register bit definitions */
141*4882a593Smuzhiyun #define MSGDMA_CSR_CTL_RESET			BIT(1)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* mSGDMA response register map */
144*4882a593Smuzhiyun struct msgdma_response {
145*4882a593Smuzhiyun 	u32 bytes_transferred;
146*4882a593Smuzhiyun 	u32 status;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* TSE Stuff */
150*4882a593Smuzhiyun #define ALTERA_TSE_CMD_TX_ENA_MSK		BIT(0)
151*4882a593Smuzhiyun #define ALTERA_TSE_CMD_RX_ENA_MSK		BIT(1)
152*4882a593Smuzhiyun #define ALTERA_TSE_CMD_ETH_SPEED_MSK		BIT(3)
153*4882a593Smuzhiyun #define ALTERA_TSE_CMD_HD_ENA_MSK		BIT(10)
154*4882a593Smuzhiyun #define ALTERA_TSE_CMD_SW_RESET_MSK		BIT(13)
155*4882a593Smuzhiyun #define ALTERA_TSE_CMD_ENA_10_MSK		BIT(25)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define ALT_TSE_SW_RESET_TIMEOUT		(3 * CONFIG_SYS_HZ)
158*4882a593Smuzhiyun #define ALT_TSE_SGDMA_BUSY_TIMEOUT		(3 * CONFIG_SYS_HZ)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* MAC register Space */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun struct alt_tse_mac {
163*4882a593Smuzhiyun 	u32 megacore_revision;
164*4882a593Smuzhiyun 	u32 scratch_pad;
165*4882a593Smuzhiyun 	u32 command_config;
166*4882a593Smuzhiyun 	u32 mac_addr_0;
167*4882a593Smuzhiyun 	u32 mac_addr_1;
168*4882a593Smuzhiyun 	u32 max_frame_length;
169*4882a593Smuzhiyun 	u32 pause_quanta;
170*4882a593Smuzhiyun 	u32 rx_sel_empty_threshold;
171*4882a593Smuzhiyun 	u32 rx_sel_full_threshold;
172*4882a593Smuzhiyun 	u32 tx_sel_empty_threshold;
173*4882a593Smuzhiyun 	u32 tx_sel_full_threshold;
174*4882a593Smuzhiyun 	u32 rx_almost_empty_threshold;
175*4882a593Smuzhiyun 	u32 rx_almost_full_threshold;
176*4882a593Smuzhiyun 	u32 tx_almost_empty_threshold;
177*4882a593Smuzhiyun 	u32 tx_almost_full_threshold;
178*4882a593Smuzhiyun 	u32 mdio_phy0_addr;
179*4882a593Smuzhiyun 	u32 mdio_phy1_addr;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	u32 reserved1[0x29];
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/*FIFO control register. */
184*4882a593Smuzhiyun 	u32 tx_cmd_stat;
185*4882a593Smuzhiyun 	u32 rx_cmd_stat;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	u32 reserved2[0x44];
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/*Registers 0 to 31 within PHY device 0/1 */
190*4882a593Smuzhiyun 	u32 mdio_phy0[0x20];
191*4882a593Smuzhiyun 	u32 mdio_phy1[0x20];
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/*4 Supplemental MAC Addresses */
194*4882a593Smuzhiyun 	u32 supp_mac_addr_0_0;
195*4882a593Smuzhiyun 	u32 supp_mac_addr_0_1;
196*4882a593Smuzhiyun 	u32 supp_mac_addr_1_0;
197*4882a593Smuzhiyun 	u32 supp_mac_addr_1_1;
198*4882a593Smuzhiyun 	u32 supp_mac_addr_2_0;
199*4882a593Smuzhiyun 	u32 supp_mac_addr_2_1;
200*4882a593Smuzhiyun 	u32 supp_mac_addr_3_0;
201*4882a593Smuzhiyun 	u32 supp_mac_addr_3_1;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	u32 reserved3[0x38];
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun struct tse_ops {
207*4882a593Smuzhiyun 	int (*send)(struct udevice *dev, void *packet, int length);
208*4882a593Smuzhiyun 	int (*recv)(struct udevice *dev, int flags, uchar **packetp);
209*4882a593Smuzhiyun 	int (*free_pkt)(struct udevice *dev, uchar *packet, int length);
210*4882a593Smuzhiyun 	void (*stop)(struct udevice *dev);
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun struct altera_tse_priv {
214*4882a593Smuzhiyun 	struct alt_tse_mac *mac_dev;
215*4882a593Smuzhiyun 	void *sgdma_rx;
216*4882a593Smuzhiyun 	void *sgdma_tx;
217*4882a593Smuzhiyun 	unsigned int rx_fifo_depth;
218*4882a593Smuzhiyun 	unsigned int tx_fifo_depth;
219*4882a593Smuzhiyun 	void *rx_desc;
220*4882a593Smuzhiyun 	void *tx_desc;
221*4882a593Smuzhiyun 	void *rx_resp;
222*4882a593Smuzhiyun 	unsigned char *rx_buf;
223*4882a593Smuzhiyun 	unsigned int phyaddr;
224*4882a593Smuzhiyun 	unsigned int interface;
225*4882a593Smuzhiyun 	struct phy_device *phydev;
226*4882a593Smuzhiyun 	struct mii_dev *bus;
227*4882a593Smuzhiyun 	const struct tse_ops *ops;
228*4882a593Smuzhiyun 	int dma_type;
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #endif /* _ALTERA_TSE_H_ */
232