1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Atheros AR71xx / AR9xxx GMAC driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2016 Marek Vasut <marex@denx.de>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <miiphy.h>
13*4882a593Smuzhiyun #include <malloc.h>
14*4882a593Smuzhiyun #include <linux/compiler.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/mii.h>
17*4882a593Smuzhiyun #include <wait_bit.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <mach/ath79.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum ag7xxx_model {
25*4882a593Smuzhiyun AG7XXX_MODEL_AG933X,
26*4882a593Smuzhiyun AG7XXX_MODEL_AG934X,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* MAC Configuration 1 */
30*4882a593Smuzhiyun #define AG7XXX_ETH_CFG1 0x00
31*4882a593Smuzhiyun #define AG7XXX_ETH_CFG1_SOFT_RST BIT(31)
32*4882a593Smuzhiyun #define AG7XXX_ETH_CFG1_RX_RST BIT(19)
33*4882a593Smuzhiyun #define AG7XXX_ETH_CFG1_TX_RST BIT(18)
34*4882a593Smuzhiyun #define AG7XXX_ETH_CFG1_LOOPBACK BIT(8)
35*4882a593Smuzhiyun #define AG7XXX_ETH_CFG1_RX_EN BIT(2)
36*4882a593Smuzhiyun #define AG7XXX_ETH_CFG1_TX_EN BIT(0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* MAC Configuration 2 */
39*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2 0x04
40*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2_IF_1000 BIT(9)
41*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2_IF_10_100 BIT(8)
42*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2_IF_SPEED_MASK (3 << 8)
43*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2_HUGE_FRAME_EN BIT(5)
44*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2_LEN_CHECK BIT(4)
45*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2_PAD_CRC_EN BIT(2)
46*4882a593Smuzhiyun #define AG7XXX_ETH_CFG2_FDX BIT(0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* MII Configuration */
49*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_CFG 0x20
50*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_CFG_RESET BIT(31)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* MII Command */
53*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_CMD 0x24
54*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_CMD_READ 0x1
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* MII Address */
57*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_ADDRESS 0x28
58*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT 8
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* MII Control */
61*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_CTRL 0x2c
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* MII Status */
64*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_STATUS 0x30
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* MII Indicators */
67*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_IND 0x34
68*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_IND_INVALID BIT(2)
69*4882a593Smuzhiyun #define AG7XXX_ETH_MII_MGMT_IND_BUSY BIT(0)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* STA Address 1 & 2 */
72*4882a593Smuzhiyun #define AG7XXX_ETH_ADDR1 0x40
73*4882a593Smuzhiyun #define AG7XXX_ETH_ADDR2 0x44
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* ETH Configuration 0 - 5 */
76*4882a593Smuzhiyun #define AG7XXX_ETH_FIFO_CFG_0 0x48
77*4882a593Smuzhiyun #define AG7XXX_ETH_FIFO_CFG_1 0x4c
78*4882a593Smuzhiyun #define AG7XXX_ETH_FIFO_CFG_2 0x50
79*4882a593Smuzhiyun #define AG7XXX_ETH_FIFO_CFG_3 0x54
80*4882a593Smuzhiyun #define AG7XXX_ETH_FIFO_CFG_4 0x58
81*4882a593Smuzhiyun #define AG7XXX_ETH_FIFO_CFG_5 0x5c
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* DMA Transfer Control for Queue 0 */
84*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_TX_CTRL 0x180
85*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_TX_CTRL_TXE BIT(0)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Descriptor Address for Queue 0 Tx */
88*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_TX_DESC 0x184
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* DMA Tx Status */
91*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_TX_STATUS 0x188
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Rx Control */
94*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_RX_CTRL 0x18c
95*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_RX_CTRL_RXE BIT(0)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Pointer to Rx Descriptor */
98*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_RX_DESC 0x190
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Rx Status */
101*4882a593Smuzhiyun #define AG7XXX_ETH_DMA_RX_STATUS 0x194
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Custom register at 0x18070000 */
104*4882a593Smuzhiyun #define AG7XXX_GMAC_ETH_CFG 0x00
105*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_SW_PHY_ADDR_SWAP BIT(8)
106*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_SW_PHY_SWAP BIT(7)
107*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_SW_ONLY_MODE BIT(6)
108*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_GE0_ERR_EN BIT(5)
109*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_MII_GE0_SLAVE BIT(4)
110*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_MII_GE0_MASTER BIT(3)
111*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_GMII_GE0 BIT(2)
112*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_MII_GE0 BIT(1)
113*4882a593Smuzhiyun #define AG7XXX_ETH_CFG_RGMII_GE0 BIT(0)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define CONFIG_TX_DESCR_NUM 8
116*4882a593Smuzhiyun #define CONFIG_RX_DESCR_NUM 8
117*4882a593Smuzhiyun #define CONFIG_ETH_BUFSIZE 2048
118*4882a593Smuzhiyun #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
119*4882a593Smuzhiyun #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* DMA descriptor. */
122*4882a593Smuzhiyun struct ag7xxx_dma_desc {
123*4882a593Smuzhiyun u32 data_addr;
124*4882a593Smuzhiyun #define AG7XXX_DMADESC_IS_EMPTY BIT(31)
125*4882a593Smuzhiyun #define AG7XXX_DMADESC_FTPP_OVERRIDE_OFFSET 16
126*4882a593Smuzhiyun #define AG7XXX_DMADESC_PKT_SIZE_OFFSET 0
127*4882a593Smuzhiyun #define AG7XXX_DMADESC_PKT_SIZE_MASK 0xfff
128*4882a593Smuzhiyun u32 config;
129*4882a593Smuzhiyun u32 next_desc;
130*4882a593Smuzhiyun u32 _pad[5];
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct ar7xxx_eth_priv {
134*4882a593Smuzhiyun struct ag7xxx_dma_desc tx_mac_descrtable[CONFIG_TX_DESCR_NUM];
135*4882a593Smuzhiyun struct ag7xxx_dma_desc rx_mac_descrtable[CONFIG_RX_DESCR_NUM];
136*4882a593Smuzhiyun char txbuffs[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
137*4882a593Smuzhiyun char rxbuffs[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun void __iomem *regs;
140*4882a593Smuzhiyun void __iomem *phyregs;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct eth_device *dev;
143*4882a593Smuzhiyun struct phy_device *phydev;
144*4882a593Smuzhiyun struct mii_dev *bus;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun u32 interface;
147*4882a593Smuzhiyun u32 tx_currdescnum;
148*4882a593Smuzhiyun u32 rx_currdescnum;
149*4882a593Smuzhiyun enum ag7xxx_model model;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * Switch and MDIO access
154*4882a593Smuzhiyun */
ag7xxx_switch_read(struct mii_dev * bus,int addr,int reg,u16 * val)155*4882a593Smuzhiyun static int ag7xxx_switch_read(struct mii_dev *bus, int addr, int reg, u16 *val)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = bus->priv;
158*4882a593Smuzhiyun void __iomem *regs = priv->phyregs;
159*4882a593Smuzhiyun int ret;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun writel(0x0, regs + AG7XXX_ETH_MII_MGMT_CMD);
162*4882a593Smuzhiyun writel((addr << AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT) | reg,
163*4882a593Smuzhiyun regs + AG7XXX_ETH_MII_MGMT_ADDRESS);
164*4882a593Smuzhiyun writel(AG7XXX_ETH_MII_MGMT_CMD_READ,
165*4882a593Smuzhiyun regs + AG7XXX_ETH_MII_MGMT_CMD);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = wait_for_bit_le32(regs + AG7XXX_ETH_MII_MGMT_IND,
168*4882a593Smuzhiyun AG7XXX_ETH_MII_MGMT_IND_BUSY, 0, 1000, 0);
169*4882a593Smuzhiyun if (ret)
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun *val = readl(regs + AG7XXX_ETH_MII_MGMT_STATUS) & 0xffff;
173*4882a593Smuzhiyun writel(0x0, regs + AG7XXX_ETH_MII_MGMT_CMD);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
ag7xxx_switch_write(struct mii_dev * bus,int addr,int reg,u16 val)178*4882a593Smuzhiyun static int ag7xxx_switch_write(struct mii_dev *bus, int addr, int reg, u16 val)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = bus->priv;
181*4882a593Smuzhiyun void __iomem *regs = priv->phyregs;
182*4882a593Smuzhiyun int ret;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun writel((addr << AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT) | reg,
185*4882a593Smuzhiyun regs + AG7XXX_ETH_MII_MGMT_ADDRESS);
186*4882a593Smuzhiyun writel(val, regs + AG7XXX_ETH_MII_MGMT_CTRL);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun ret = wait_for_bit_le32(regs + AG7XXX_ETH_MII_MGMT_IND,
189*4882a593Smuzhiyun AG7XXX_ETH_MII_MGMT_IND_BUSY, 0, 1000, 0);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return ret;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
ag7xxx_switch_reg_read(struct mii_dev * bus,int reg,u32 * val)194*4882a593Smuzhiyun static int ag7xxx_switch_reg_read(struct mii_dev *bus, int reg, u32 *val)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = bus->priv;
197*4882a593Smuzhiyun u32 phy_addr;
198*4882a593Smuzhiyun u32 reg_addr;
199*4882a593Smuzhiyun u32 phy_temp;
200*4882a593Smuzhiyun u32 reg_temp;
201*4882a593Smuzhiyun u16 rv = 0;
202*4882a593Smuzhiyun int ret;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (priv->model == AG7XXX_MODEL_AG933X) {
205*4882a593Smuzhiyun phy_addr = 0x1f;
206*4882a593Smuzhiyun reg_addr = 0x10;
207*4882a593Smuzhiyun } else if (priv->model == AG7XXX_MODEL_AG934X) {
208*4882a593Smuzhiyun phy_addr = 0x18;
209*4882a593Smuzhiyun reg_addr = 0x00;
210*4882a593Smuzhiyun } else
211*4882a593Smuzhiyun return -EINVAL;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = ag7xxx_switch_write(bus, phy_addr, reg_addr, reg >> 9);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun phy_temp = ((reg >> 6) & 0x7) | 0x10;
218*4882a593Smuzhiyun reg_temp = (reg >> 1) & 0x1e;
219*4882a593Smuzhiyun *val = 0;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ret = ag7xxx_switch_read(bus, phy_temp, reg_temp | 0, &rv);
222*4882a593Smuzhiyun if (ret < 0)
223*4882a593Smuzhiyun return ret;
224*4882a593Smuzhiyun *val |= rv;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun ret = ag7xxx_switch_read(bus, phy_temp, reg_temp | 1, &rv);
227*4882a593Smuzhiyun if (ret < 0)
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun *val |= (rv << 16);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
ag7xxx_switch_reg_write(struct mii_dev * bus,int reg,u32 val)234*4882a593Smuzhiyun static int ag7xxx_switch_reg_write(struct mii_dev *bus, int reg, u32 val)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = bus->priv;
237*4882a593Smuzhiyun u32 phy_addr;
238*4882a593Smuzhiyun u32 reg_addr;
239*4882a593Smuzhiyun u32 phy_temp;
240*4882a593Smuzhiyun u32 reg_temp;
241*4882a593Smuzhiyun int ret;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (priv->model == AG7XXX_MODEL_AG933X) {
244*4882a593Smuzhiyun phy_addr = 0x1f;
245*4882a593Smuzhiyun reg_addr = 0x10;
246*4882a593Smuzhiyun } else if (priv->model == AG7XXX_MODEL_AG934X) {
247*4882a593Smuzhiyun phy_addr = 0x18;
248*4882a593Smuzhiyun reg_addr = 0x00;
249*4882a593Smuzhiyun } else
250*4882a593Smuzhiyun return -EINVAL;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ret = ag7xxx_switch_write(bus, phy_addr, reg_addr, reg >> 9);
253*4882a593Smuzhiyun if (ret)
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun phy_temp = ((reg >> 6) & 0x7) | 0x10;
257*4882a593Smuzhiyun reg_temp = (reg >> 1) & 0x1e;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /*
260*4882a593Smuzhiyun * The switch on AR933x has some special register behavior, which
261*4882a593Smuzhiyun * expects particular write order of their nibbles:
262*4882a593Smuzhiyun * 0x40 ..... MSB first, LSB second
263*4882a593Smuzhiyun * 0x50 ..... MSB first, LSB second
264*4882a593Smuzhiyun * 0x98 ..... LSB first, MSB second
265*4882a593Smuzhiyun * others ... don't care
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun if ((priv->model == AG7XXX_MODEL_AG933X) && (reg == 0x98)) {
268*4882a593Smuzhiyun ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 0, val & 0xffff);
269*4882a593Smuzhiyun if (ret < 0)
270*4882a593Smuzhiyun return ret;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 1, val >> 16);
273*4882a593Smuzhiyun if (ret < 0)
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun } else {
276*4882a593Smuzhiyun ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 1, val >> 16);
277*4882a593Smuzhiyun if (ret < 0)
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 0, val & 0xffff);
281*4882a593Smuzhiyun if (ret < 0)
282*4882a593Smuzhiyun return ret;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
ag7xxx_mdio_rw(struct mii_dev * bus,int addr,int reg,u32 val)288*4882a593Smuzhiyun static int ag7xxx_mdio_rw(struct mii_dev *bus, int addr, int reg, u32 val)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun u32 data;
291*4882a593Smuzhiyun unsigned long start;
292*4882a593Smuzhiyun int ret;
293*4882a593Smuzhiyun /* No idea if this is long enough or too long */
294*4882a593Smuzhiyun int timeout_ms = 1000;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Dummy read followed by PHY read/write command. */
297*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(bus, 0x98, &data);
298*4882a593Smuzhiyun if (ret < 0)
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun data = val | (reg << 16) | (addr << 21) | BIT(30) | BIT(31);
301*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(bus, 0x98, data);
302*4882a593Smuzhiyun if (ret < 0)
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun start = get_timer(0);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Wait for operation to finish */
308*4882a593Smuzhiyun do {
309*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(bus, 0x98, &data);
310*4882a593Smuzhiyun if (ret < 0)
311*4882a593Smuzhiyun return ret;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (get_timer(start) > timeout_ms)
314*4882a593Smuzhiyun return -ETIMEDOUT;
315*4882a593Smuzhiyun } while (data & BIT(31));
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return data & 0xffff;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
ag7xxx_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)320*4882a593Smuzhiyun static int ag7xxx_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun return ag7xxx_mdio_rw(bus, addr, reg, BIT(27));
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
ag7xxx_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 val)325*4882a593Smuzhiyun static int ag7xxx_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
326*4882a593Smuzhiyun u16 val)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun int ret;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ret = ag7xxx_mdio_rw(bus, addr, reg, val);
331*4882a593Smuzhiyun if (ret < 0)
332*4882a593Smuzhiyun return ret;
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * DMA ring handlers
338*4882a593Smuzhiyun */
ag7xxx_dma_clean_tx(struct udevice * dev)339*4882a593Smuzhiyun static void ag7xxx_dma_clean_tx(struct udevice *dev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
342*4882a593Smuzhiyun struct ag7xxx_dma_desc *curr, *next;
343*4882a593Smuzhiyun u32 start, end;
344*4882a593Smuzhiyun int i;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun for (i = 0; i < CONFIG_TX_DESCR_NUM; i++) {
347*4882a593Smuzhiyun curr = &priv->tx_mac_descrtable[i];
348*4882a593Smuzhiyun next = &priv->tx_mac_descrtable[(i + 1) % CONFIG_TX_DESCR_NUM];
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun curr->data_addr = virt_to_phys(&priv->txbuffs[i * CONFIG_ETH_BUFSIZE]);
351*4882a593Smuzhiyun curr->config = AG7XXX_DMADESC_IS_EMPTY;
352*4882a593Smuzhiyun curr->next_desc = virt_to_phys(next);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun priv->tx_currdescnum = 0;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Cache: Flush descriptors, don't care about buffers. */
358*4882a593Smuzhiyun start = (u32)(&priv->tx_mac_descrtable[0]);
359*4882a593Smuzhiyun end = start + sizeof(priv->tx_mac_descrtable);
360*4882a593Smuzhiyun flush_dcache_range(start, end);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
ag7xxx_dma_clean_rx(struct udevice * dev)363*4882a593Smuzhiyun static void ag7xxx_dma_clean_rx(struct udevice *dev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
366*4882a593Smuzhiyun struct ag7xxx_dma_desc *curr, *next;
367*4882a593Smuzhiyun u32 start, end;
368*4882a593Smuzhiyun int i;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun for (i = 0; i < CONFIG_RX_DESCR_NUM; i++) {
371*4882a593Smuzhiyun curr = &priv->rx_mac_descrtable[i];
372*4882a593Smuzhiyun next = &priv->rx_mac_descrtable[(i + 1) % CONFIG_RX_DESCR_NUM];
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun curr->data_addr = virt_to_phys(&priv->rxbuffs[i * CONFIG_ETH_BUFSIZE]);
375*4882a593Smuzhiyun curr->config = AG7XXX_DMADESC_IS_EMPTY;
376*4882a593Smuzhiyun curr->next_desc = virt_to_phys(next);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun priv->rx_currdescnum = 0;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Cache: Flush+Invalidate descriptors, Invalidate buffers. */
382*4882a593Smuzhiyun start = (u32)(&priv->rx_mac_descrtable[0]);
383*4882a593Smuzhiyun end = start + sizeof(priv->rx_mac_descrtable);
384*4882a593Smuzhiyun flush_dcache_range(start, end);
385*4882a593Smuzhiyun invalidate_dcache_range(start, end);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun start = (u32)&priv->rxbuffs;
388*4882a593Smuzhiyun end = start + sizeof(priv->rxbuffs);
389*4882a593Smuzhiyun invalidate_dcache_range(start, end);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /*
393*4882a593Smuzhiyun * Ethernet I/O
394*4882a593Smuzhiyun */
ag7xxx_eth_send(struct udevice * dev,void * packet,int length)395*4882a593Smuzhiyun static int ag7xxx_eth_send(struct udevice *dev, void *packet, int length)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
398*4882a593Smuzhiyun struct ag7xxx_dma_desc *curr;
399*4882a593Smuzhiyun u32 start, end;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun curr = &priv->tx_mac_descrtable[priv->tx_currdescnum];
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Cache: Invalidate descriptor. */
404*4882a593Smuzhiyun start = (u32)curr;
405*4882a593Smuzhiyun end = start + sizeof(*curr);
406*4882a593Smuzhiyun invalidate_dcache_range(start, end);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (!(curr->config & AG7XXX_DMADESC_IS_EMPTY)) {
409*4882a593Smuzhiyun printf("ag7xxx: Out of TX DMA descriptors!\n");
410*4882a593Smuzhiyun return -EPERM;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Copy the packet into the data buffer. */
414*4882a593Smuzhiyun memcpy(phys_to_virt(curr->data_addr), packet, length);
415*4882a593Smuzhiyun curr->config = length & AG7XXX_DMADESC_PKT_SIZE_MASK;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Cache: Flush descriptor, Flush buffer. */
418*4882a593Smuzhiyun start = (u32)curr;
419*4882a593Smuzhiyun end = start + sizeof(*curr);
420*4882a593Smuzhiyun flush_dcache_range(start, end);
421*4882a593Smuzhiyun start = (u32)phys_to_virt(curr->data_addr);
422*4882a593Smuzhiyun end = start + length;
423*4882a593Smuzhiyun flush_dcache_range(start, end);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Load the DMA descriptor and start TX DMA. */
426*4882a593Smuzhiyun writel(AG7XXX_ETH_DMA_TX_CTRL_TXE,
427*4882a593Smuzhiyun priv->regs + AG7XXX_ETH_DMA_TX_CTRL);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Switch to next TX descriptor. */
430*4882a593Smuzhiyun priv->tx_currdescnum = (priv->tx_currdescnum + 1) % CONFIG_TX_DESCR_NUM;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
ag7xxx_eth_recv(struct udevice * dev,int flags,uchar ** packetp)435*4882a593Smuzhiyun static int ag7xxx_eth_recv(struct udevice *dev, int flags, uchar **packetp)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
438*4882a593Smuzhiyun struct ag7xxx_dma_desc *curr;
439*4882a593Smuzhiyun u32 start, end, length;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun curr = &priv->rx_mac_descrtable[priv->rx_currdescnum];
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Cache: Invalidate descriptor. */
444*4882a593Smuzhiyun start = (u32)curr;
445*4882a593Smuzhiyun end = start + sizeof(*curr);
446*4882a593Smuzhiyun invalidate_dcache_range(start, end);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* No packets received. */
449*4882a593Smuzhiyun if (curr->config & AG7XXX_DMADESC_IS_EMPTY)
450*4882a593Smuzhiyun return -EAGAIN;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun length = curr->config & AG7XXX_DMADESC_PKT_SIZE_MASK;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Cache: Invalidate buffer. */
455*4882a593Smuzhiyun start = (u32)phys_to_virt(curr->data_addr);
456*4882a593Smuzhiyun end = start + length;
457*4882a593Smuzhiyun invalidate_dcache_range(start, end);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* Receive one packet and return length. */
460*4882a593Smuzhiyun *packetp = phys_to_virt(curr->data_addr);
461*4882a593Smuzhiyun return length;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
ag7xxx_eth_free_pkt(struct udevice * dev,uchar * packet,int length)464*4882a593Smuzhiyun static int ag7xxx_eth_free_pkt(struct udevice *dev, uchar *packet,
465*4882a593Smuzhiyun int length)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
468*4882a593Smuzhiyun struct ag7xxx_dma_desc *curr;
469*4882a593Smuzhiyun u32 start, end;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun curr = &priv->rx_mac_descrtable[priv->rx_currdescnum];
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun curr->config = AG7XXX_DMADESC_IS_EMPTY;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* Cache: Flush descriptor. */
476*4882a593Smuzhiyun start = (u32)curr;
477*4882a593Smuzhiyun end = start + sizeof(*curr);
478*4882a593Smuzhiyun flush_dcache_range(start, end);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Switch to next RX descriptor. */
481*4882a593Smuzhiyun priv->rx_currdescnum = (priv->rx_currdescnum + 1) % CONFIG_RX_DESCR_NUM;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
ag7xxx_eth_start(struct udevice * dev)486*4882a593Smuzhiyun static int ag7xxx_eth_start(struct udevice *dev)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* FIXME: Check if link up */
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Clear the DMA rings. */
493*4882a593Smuzhiyun ag7xxx_dma_clean_tx(dev);
494*4882a593Smuzhiyun ag7xxx_dma_clean_rx(dev);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* Load DMA descriptors and start the RX DMA. */
497*4882a593Smuzhiyun writel(virt_to_phys(&priv->tx_mac_descrtable[priv->tx_currdescnum]),
498*4882a593Smuzhiyun priv->regs + AG7XXX_ETH_DMA_TX_DESC);
499*4882a593Smuzhiyun writel(virt_to_phys(&priv->rx_mac_descrtable[priv->rx_currdescnum]),
500*4882a593Smuzhiyun priv->regs + AG7XXX_ETH_DMA_RX_DESC);
501*4882a593Smuzhiyun writel(AG7XXX_ETH_DMA_RX_CTRL_RXE,
502*4882a593Smuzhiyun priv->regs + AG7XXX_ETH_DMA_RX_CTRL);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
ag7xxx_eth_stop(struct udevice * dev)507*4882a593Smuzhiyun static void ag7xxx_eth_stop(struct udevice *dev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Stop the TX DMA. */
512*4882a593Smuzhiyun writel(0, priv->regs + AG7XXX_ETH_DMA_TX_CTRL);
513*4882a593Smuzhiyun wait_for_bit_le32(priv->regs + AG7XXX_ETH_DMA_TX_CTRL, ~0, 0,
514*4882a593Smuzhiyun 1000, 0);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Stop the RX DMA. */
517*4882a593Smuzhiyun writel(0, priv->regs + AG7XXX_ETH_DMA_RX_CTRL);
518*4882a593Smuzhiyun wait_for_bit_le32(priv->regs + AG7XXX_ETH_DMA_RX_CTRL, ~0, 0,
519*4882a593Smuzhiyun 1000, 0);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun * Hardware setup
524*4882a593Smuzhiyun */
ag7xxx_eth_write_hwaddr(struct udevice * dev)525*4882a593Smuzhiyun static int ag7xxx_eth_write_hwaddr(struct udevice *dev)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
528*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
529*4882a593Smuzhiyun unsigned char *mac = pdata->enetaddr;
530*4882a593Smuzhiyun u32 macid_lo, macid_hi;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun macid_hi = mac[3] | (mac[2] << 8) | (mac[1] << 16) | (mac[0] << 24);
533*4882a593Smuzhiyun macid_lo = (mac[5] << 16) | (mac[4] << 24);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun writel(macid_lo, priv->regs + AG7XXX_ETH_ADDR1);
536*4882a593Smuzhiyun writel(macid_hi, priv->regs + AG7XXX_ETH_ADDR2);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun return 0;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
ag7xxx_hw_setup(struct udevice * dev)541*4882a593Smuzhiyun static void ag7xxx_hw_setup(struct udevice *dev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
544*4882a593Smuzhiyun u32 speed;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun setbits_be32(priv->regs + AG7XXX_ETH_CFG1,
547*4882a593Smuzhiyun AG7XXX_ETH_CFG1_RX_RST | AG7XXX_ETH_CFG1_TX_RST |
548*4882a593Smuzhiyun AG7XXX_ETH_CFG1_SOFT_RST);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun mdelay(10);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun writel(AG7XXX_ETH_CFG1_RX_EN | AG7XXX_ETH_CFG1_TX_EN,
553*4882a593Smuzhiyun priv->regs + AG7XXX_ETH_CFG1);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (priv->interface == PHY_INTERFACE_MODE_RMII)
556*4882a593Smuzhiyun speed = AG7XXX_ETH_CFG2_IF_10_100;
557*4882a593Smuzhiyun else
558*4882a593Smuzhiyun speed = AG7XXX_ETH_CFG2_IF_1000;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun clrsetbits_be32(priv->regs + AG7XXX_ETH_CFG2,
561*4882a593Smuzhiyun AG7XXX_ETH_CFG2_IF_SPEED_MASK,
562*4882a593Smuzhiyun speed | AG7XXX_ETH_CFG2_PAD_CRC_EN |
563*4882a593Smuzhiyun AG7XXX_ETH_CFG2_LEN_CHECK);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun writel(0xfff0000, priv->regs + AG7XXX_ETH_FIFO_CFG_1);
566*4882a593Smuzhiyun writel(0x1fff, priv->regs + AG7XXX_ETH_FIFO_CFG_2);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun writel(0x1f00, priv->regs + AG7XXX_ETH_FIFO_CFG_0);
569*4882a593Smuzhiyun setbits_be32(priv->regs + AG7XXX_ETH_FIFO_CFG_4, 0x3ffff);
570*4882a593Smuzhiyun writel(0x10ffff, priv->regs + AG7XXX_ETH_FIFO_CFG_1);
571*4882a593Smuzhiyun writel(0xaaa0555, priv->regs + AG7XXX_ETH_FIFO_CFG_2);
572*4882a593Smuzhiyun writel(0x7eccf, priv->regs + AG7XXX_ETH_FIFO_CFG_5);
573*4882a593Smuzhiyun writel(0x1f00140, priv->regs + AG7XXX_ETH_FIFO_CFG_3);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
ag7xxx_mii_get_div(void)576*4882a593Smuzhiyun static int ag7xxx_mii_get_div(void)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun ulong freq = get_bus_freq(0);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun switch (freq / 1000000) {
581*4882a593Smuzhiyun case 150: return 0x7;
582*4882a593Smuzhiyun case 175: return 0x5;
583*4882a593Smuzhiyun case 200: return 0x4;
584*4882a593Smuzhiyun case 210: return 0x9;
585*4882a593Smuzhiyun case 220: return 0x9;
586*4882a593Smuzhiyun default: return 0x7;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
ag7xxx_mii_setup(struct udevice * dev)590*4882a593Smuzhiyun static int ag7xxx_mii_setup(struct udevice *dev)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
593*4882a593Smuzhiyun int i, ret, div = ag7xxx_mii_get_div();
594*4882a593Smuzhiyun u32 reg;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (priv->model == AG7XXX_MODEL_AG933X) {
597*4882a593Smuzhiyun /* Unit 0 is PHY-less on AR9331, see datasheet Figure 2-3 */
598*4882a593Smuzhiyun if (priv->interface == PHY_INTERFACE_MODE_RMII)
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (priv->model == AG7XXX_MODEL_AG934X) {
603*4882a593Smuzhiyun writel(AG7XXX_ETH_MII_MGMT_CFG_RESET | 0x4,
604*4882a593Smuzhiyun priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
605*4882a593Smuzhiyun writel(0x4, priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
606*4882a593Smuzhiyun return 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
610*4882a593Smuzhiyun writel(AG7XXX_ETH_MII_MGMT_CFG_RESET | div,
611*4882a593Smuzhiyun priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
612*4882a593Smuzhiyun writel(div, priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* Check the switch */
615*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(priv->bus, 0x10c, ®);
616*4882a593Smuzhiyun if (ret)
617*4882a593Smuzhiyun continue;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (reg != 0x18007fff)
620*4882a593Smuzhiyun continue;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return -EINVAL;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
ag933x_phy_setup_wan(struct udevice * dev)628*4882a593Smuzhiyun static int ag933x_phy_setup_wan(struct udevice *dev)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Configure switch port 4 (GMAC0) */
633*4882a593Smuzhiyun return ag7xxx_mdio_write(priv->bus, 4, 0, MII_BMCR, 0x9000);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
ag933x_phy_setup_lan(struct udevice * dev)636*4882a593Smuzhiyun static int ag933x_phy_setup_lan(struct udevice *dev)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
639*4882a593Smuzhiyun int i, ret;
640*4882a593Smuzhiyun u32 reg;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* Reset the switch */
643*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(priv->bus, 0, ®);
644*4882a593Smuzhiyun if (ret)
645*4882a593Smuzhiyun return ret;
646*4882a593Smuzhiyun reg |= BIT(31);
647*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0, reg);
648*4882a593Smuzhiyun if (ret)
649*4882a593Smuzhiyun return ret;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun do {
652*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(priv->bus, 0, ®);
653*4882a593Smuzhiyun if (ret)
654*4882a593Smuzhiyun return ret;
655*4882a593Smuzhiyun } while (reg & BIT(31));
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* Configure switch ports 0...3 (GMAC1) */
658*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
659*4882a593Smuzhiyun ret = ag7xxx_mdio_write(priv->bus, 0x4, 0, MII_BMCR, 0x9000);
660*4882a593Smuzhiyun if (ret)
661*4882a593Smuzhiyun return ret;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* Enable CPU port */
665*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x78, BIT(8));
666*4882a593Smuzhiyun if (ret)
667*4882a593Smuzhiyun return ret;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
670*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, i * 0x100, BIT(9));
671*4882a593Smuzhiyun if (ret)
672*4882a593Smuzhiyun return ret;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* QM Control */
676*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x38, 0xc000050e);
677*4882a593Smuzhiyun if (ret)
678*4882a593Smuzhiyun return ret;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Disable Atheros header */
681*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x104, 0x4004);
682*4882a593Smuzhiyun if (ret)
683*4882a593Smuzhiyun return ret;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* Tag priority mapping */
686*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x70, 0xfa50);
687*4882a593Smuzhiyun if (ret)
688*4882a593Smuzhiyun return ret;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* Enable ARP packets to the CPU */
691*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(priv->bus, 0x5c, ®);
692*4882a593Smuzhiyun if (ret)
693*4882a593Smuzhiyun return ret;
694*4882a593Smuzhiyun reg |= 0x100000;
695*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x5c, reg);
696*4882a593Smuzhiyun if (ret)
697*4882a593Smuzhiyun return ret;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
ag933x_phy_setup_reset_set(struct udevice * dev,int port)702*4882a593Smuzhiyun static int ag933x_phy_setup_reset_set(struct udevice *dev, int port)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
705*4882a593Smuzhiyun int ret;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun ret = ag7xxx_mdio_write(priv->bus, port, 0, MII_ADVERTISE,
708*4882a593Smuzhiyun ADVERTISE_ALL | ADVERTISE_PAUSE_CAP |
709*4882a593Smuzhiyun ADVERTISE_PAUSE_ASYM);
710*4882a593Smuzhiyun if (ret)
711*4882a593Smuzhiyun return ret;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (priv->model == AG7XXX_MODEL_AG934X) {
714*4882a593Smuzhiyun ret = ag7xxx_mdio_write(priv->bus, port, 0, MII_CTRL1000,
715*4882a593Smuzhiyun ADVERTISE_1000FULL);
716*4882a593Smuzhiyun if (ret)
717*4882a593Smuzhiyun return ret;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return ag7xxx_mdio_write(priv->bus, port, 0, MII_BMCR,
721*4882a593Smuzhiyun BMCR_ANENABLE | BMCR_RESET);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
ag933x_phy_setup_reset_fin(struct udevice * dev,int port)724*4882a593Smuzhiyun static int ag933x_phy_setup_reset_fin(struct udevice *dev, int port)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
727*4882a593Smuzhiyun int ret;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun do {
730*4882a593Smuzhiyun ret = ag7xxx_mdio_read(priv->bus, port, 0, MII_BMCR);
731*4882a593Smuzhiyun if (ret < 0)
732*4882a593Smuzhiyun return ret;
733*4882a593Smuzhiyun mdelay(10);
734*4882a593Smuzhiyun } while (ret & BMCR_RESET);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
ag933x_phy_setup_common(struct udevice * dev)739*4882a593Smuzhiyun static int ag933x_phy_setup_common(struct udevice *dev)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
742*4882a593Smuzhiyun int i, ret, phymax;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun if (priv->model == AG7XXX_MODEL_AG933X)
745*4882a593Smuzhiyun phymax = 4;
746*4882a593Smuzhiyun else if (priv->model == AG7XXX_MODEL_AG934X)
747*4882a593Smuzhiyun phymax = 5;
748*4882a593Smuzhiyun else
749*4882a593Smuzhiyun return -EINVAL;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (priv->interface == PHY_INTERFACE_MODE_RMII) {
752*4882a593Smuzhiyun ret = ag933x_phy_setup_reset_set(dev, phymax);
753*4882a593Smuzhiyun if (ret)
754*4882a593Smuzhiyun return ret;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun ret = ag933x_phy_setup_reset_fin(dev, phymax);
757*4882a593Smuzhiyun if (ret)
758*4882a593Smuzhiyun return ret;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Read out link status */
761*4882a593Smuzhiyun ret = ag7xxx_mdio_read(priv->bus, phymax, 0, MII_MIPSCR);
762*4882a593Smuzhiyun if (ret < 0)
763*4882a593Smuzhiyun return ret;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* Switch ports */
769*4882a593Smuzhiyun for (i = 0; i < phymax; i++) {
770*4882a593Smuzhiyun ret = ag933x_phy_setup_reset_set(dev, i);
771*4882a593Smuzhiyun if (ret)
772*4882a593Smuzhiyun return ret;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun for (i = 0; i < phymax; i++) {
776*4882a593Smuzhiyun ret = ag933x_phy_setup_reset_fin(dev, i);
777*4882a593Smuzhiyun if (ret)
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun for (i = 0; i < phymax; i++) {
782*4882a593Smuzhiyun /* Read out link status */
783*4882a593Smuzhiyun ret = ag7xxx_mdio_read(priv->bus, i, 0, MII_MIPSCR);
784*4882a593Smuzhiyun if (ret < 0)
785*4882a593Smuzhiyun return ret;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
ag934x_phy_setup(struct udevice * dev)791*4882a593Smuzhiyun static int ag934x_phy_setup(struct udevice *dev)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
794*4882a593Smuzhiyun int i, ret;
795*4882a593Smuzhiyun u32 reg;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x624, 0x7f7f7f7f);
798*4882a593Smuzhiyun if (ret)
799*4882a593Smuzhiyun return ret;
800*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x10, 0x40000000);
801*4882a593Smuzhiyun if (ret)
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x4, 0x07600000);
804*4882a593Smuzhiyun if (ret)
805*4882a593Smuzhiyun return ret;
806*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0xc, 0x01000000);
807*4882a593Smuzhiyun if (ret)
808*4882a593Smuzhiyun return ret;
809*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x7c, 0x0000007e);
810*4882a593Smuzhiyun if (ret)
811*4882a593Smuzhiyun return ret;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* AR8327/AR8328 v1.0 fixup */
814*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(priv->bus, 0, ®);
815*4882a593Smuzhiyun if (ret)
816*4882a593Smuzhiyun return ret;
817*4882a593Smuzhiyun if ((reg & 0xffff) == 0x1201) {
818*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
819*4882a593Smuzhiyun ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1d, 0x0);
820*4882a593Smuzhiyun if (ret)
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1e, 0x02ea);
823*4882a593Smuzhiyun if (ret)
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1d, 0x3d);
826*4882a593Smuzhiyun if (ret)
827*4882a593Smuzhiyun return ret;
828*4882a593Smuzhiyun ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1e, 0x68a0);
829*4882a593Smuzhiyun if (ret)
830*4882a593Smuzhiyun return ret;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun ret = ag7xxx_switch_reg_read(priv->bus, 0x66c, ®);
835*4882a593Smuzhiyun if (ret)
836*4882a593Smuzhiyun return ret;
837*4882a593Smuzhiyun reg &= ~0x70000;
838*4882a593Smuzhiyun ret = ag7xxx_switch_reg_write(priv->bus, 0x66c, reg);
839*4882a593Smuzhiyun if (ret)
840*4882a593Smuzhiyun return ret;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
ag7xxx_mac_probe(struct udevice * dev)845*4882a593Smuzhiyun static int ag7xxx_mac_probe(struct udevice *dev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
848*4882a593Smuzhiyun int ret;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun ag7xxx_hw_setup(dev);
851*4882a593Smuzhiyun ret = ag7xxx_mii_setup(dev);
852*4882a593Smuzhiyun if (ret)
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun ag7xxx_eth_write_hwaddr(dev);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun if (priv->model == AG7XXX_MODEL_AG933X) {
858*4882a593Smuzhiyun if (priv->interface == PHY_INTERFACE_MODE_RMII)
859*4882a593Smuzhiyun ret = ag933x_phy_setup_wan(dev);
860*4882a593Smuzhiyun else
861*4882a593Smuzhiyun ret = ag933x_phy_setup_lan(dev);
862*4882a593Smuzhiyun } else if (priv->model == AG7XXX_MODEL_AG934X) {
863*4882a593Smuzhiyun ret = ag934x_phy_setup(dev);
864*4882a593Smuzhiyun } else {
865*4882a593Smuzhiyun return -EINVAL;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (ret)
869*4882a593Smuzhiyun return ret;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return ag933x_phy_setup_common(dev);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
ag7xxx_mdio_probe(struct udevice * dev)874*4882a593Smuzhiyun static int ag7xxx_mdio_probe(struct udevice *dev)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
877*4882a593Smuzhiyun struct mii_dev *bus = mdio_alloc();
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (!bus)
880*4882a593Smuzhiyun return -ENOMEM;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun bus->read = ag7xxx_mdio_read;
883*4882a593Smuzhiyun bus->write = ag7xxx_mdio_write;
884*4882a593Smuzhiyun snprintf(bus->name, sizeof(bus->name), dev->name);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun bus->priv = (void *)priv;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return mdio_register(bus);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
ag7xxx_get_phy_iface_offset(struct udevice * dev)891*4882a593Smuzhiyun static int ag7xxx_get_phy_iface_offset(struct udevice *dev)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun int offset;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev), "phy");
896*4882a593Smuzhiyun if (offset <= 0) {
897*4882a593Smuzhiyun debug("%s: PHY OF node not found (ret=%i)\n", __func__, offset);
898*4882a593Smuzhiyun return -EINVAL;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun offset = fdt_parent_offset(gd->fdt_blob, offset);
902*4882a593Smuzhiyun if (offset <= 0) {
903*4882a593Smuzhiyun debug("%s: PHY OF node parent MDIO bus not found (ret=%i)\n",
904*4882a593Smuzhiyun __func__, offset);
905*4882a593Smuzhiyun return -EINVAL;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun offset = fdt_parent_offset(gd->fdt_blob, offset);
909*4882a593Smuzhiyun if (offset <= 0) {
910*4882a593Smuzhiyun debug("%s: PHY MDIO OF node parent MAC not found (ret=%i)\n",
911*4882a593Smuzhiyun __func__, offset);
912*4882a593Smuzhiyun return -EINVAL;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun return offset;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
ag7xxx_eth_probe(struct udevice * dev)918*4882a593Smuzhiyun static int ag7xxx_eth_probe(struct udevice *dev)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
921*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
922*4882a593Smuzhiyun void __iomem *iobase, *phyiobase;
923*4882a593Smuzhiyun int ret, phyreg;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* Decoding of convoluted PHY wiring on Atheros MIPS. */
926*4882a593Smuzhiyun ret = ag7xxx_get_phy_iface_offset(dev);
927*4882a593Smuzhiyun if (ret <= 0)
928*4882a593Smuzhiyun return ret;
929*4882a593Smuzhiyun phyreg = fdtdec_get_int(gd->fdt_blob, ret, "reg", -1);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun iobase = map_physmem(pdata->iobase, 0x200, MAP_NOCACHE);
932*4882a593Smuzhiyun phyiobase = map_physmem(phyreg, 0x200, MAP_NOCACHE);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun debug("%s, iobase=%p, phyiobase=%p, priv=%p\n",
935*4882a593Smuzhiyun __func__, iobase, phyiobase, priv);
936*4882a593Smuzhiyun priv->regs = iobase;
937*4882a593Smuzhiyun priv->phyregs = phyiobase;
938*4882a593Smuzhiyun priv->interface = pdata->phy_interface;
939*4882a593Smuzhiyun priv->model = dev_get_driver_data(dev);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun ret = ag7xxx_mdio_probe(dev);
942*4882a593Smuzhiyun if (ret)
943*4882a593Smuzhiyun return ret;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun priv->bus = miiphy_get_dev_by_name(dev->name);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun ret = ag7xxx_mac_probe(dev);
948*4882a593Smuzhiyun debug("%s, ret=%d\n", __func__, ret);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun return ret;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
ag7xxx_eth_remove(struct udevice * dev)953*4882a593Smuzhiyun static int ag7xxx_eth_remove(struct udevice *dev)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun free(priv->phydev);
958*4882a593Smuzhiyun mdio_unregister(priv->bus);
959*4882a593Smuzhiyun mdio_free(priv->bus);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun return 0;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun static const struct eth_ops ag7xxx_eth_ops = {
965*4882a593Smuzhiyun .start = ag7xxx_eth_start,
966*4882a593Smuzhiyun .send = ag7xxx_eth_send,
967*4882a593Smuzhiyun .recv = ag7xxx_eth_recv,
968*4882a593Smuzhiyun .free_pkt = ag7xxx_eth_free_pkt,
969*4882a593Smuzhiyun .stop = ag7xxx_eth_stop,
970*4882a593Smuzhiyun .write_hwaddr = ag7xxx_eth_write_hwaddr,
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun
ag7xxx_eth_ofdata_to_platdata(struct udevice * dev)973*4882a593Smuzhiyun static int ag7xxx_eth_ofdata_to_platdata(struct udevice *dev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
976*4882a593Smuzhiyun const char *phy_mode;
977*4882a593Smuzhiyun int ret;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun pdata->iobase = devfdt_get_addr(dev);
980*4882a593Smuzhiyun pdata->phy_interface = -1;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* Decoding of convoluted PHY wiring on Atheros MIPS. */
983*4882a593Smuzhiyun ret = ag7xxx_get_phy_iface_offset(dev);
984*4882a593Smuzhiyun if (ret <= 0)
985*4882a593Smuzhiyun return ret;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun phy_mode = fdt_getprop(gd->fdt_blob, ret, "phy-mode", NULL);
988*4882a593Smuzhiyun if (phy_mode)
989*4882a593Smuzhiyun pdata->phy_interface = phy_get_interface_by_name(phy_mode);
990*4882a593Smuzhiyun if (pdata->phy_interface == -1) {
991*4882a593Smuzhiyun debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
992*4882a593Smuzhiyun return -EINVAL;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static const struct udevice_id ag7xxx_eth_ids[] = {
999*4882a593Smuzhiyun { .compatible = "qca,ag933x-mac", .data = AG7XXX_MODEL_AG933X },
1000*4882a593Smuzhiyun { .compatible = "qca,ag934x-mac", .data = AG7XXX_MODEL_AG934X },
1001*4882a593Smuzhiyun { }
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun U_BOOT_DRIVER(eth_ag7xxx) = {
1005*4882a593Smuzhiyun .name = "eth_ag7xxx",
1006*4882a593Smuzhiyun .id = UCLASS_ETH,
1007*4882a593Smuzhiyun .of_match = ag7xxx_eth_ids,
1008*4882a593Smuzhiyun .ofdata_to_platdata = ag7xxx_eth_ofdata_to_platdata,
1009*4882a593Smuzhiyun .probe = ag7xxx_eth_probe,
1010*4882a593Smuzhiyun .remove = ag7xxx_eth_remove,
1011*4882a593Smuzhiyun .ops = &ag7xxx_eth_ops,
1012*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct ar7xxx_eth_priv),
1013*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1014*4882a593Smuzhiyun .flags = DM_FLAG_ALLOC_PRIV_DMA,
1015*4882a593Smuzhiyun };
1016