1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * SPI Flash ID's. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2016 Jagan Teki <jagan@openedev.com> 5*4882a593Smuzhiyun * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <common.h> 11*4882a593Smuzhiyun #include <spi.h> 12*4882a593Smuzhiyun #include <spi_flash.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include "sf_internal.h" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Used when the "_ext_id" is two bytes at most */ 17*4882a593Smuzhiyun #define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \ 18*4882a593Smuzhiyun .id = { \ 19*4882a593Smuzhiyun ((_jedec_id) >> 16) & 0xff, \ 20*4882a593Smuzhiyun ((_jedec_id) >> 8) & 0xff, \ 21*4882a593Smuzhiyun (_jedec_id) & 0xff, \ 22*4882a593Smuzhiyun ((_ext_id) >> 8) & 0xff, \ 23*4882a593Smuzhiyun (_ext_id) & 0xff, \ 24*4882a593Smuzhiyun }, \ 25*4882a593Smuzhiyun .id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))), \ 26*4882a593Smuzhiyun .sector_size = (_sector_size), \ 27*4882a593Smuzhiyun .n_sectors = (_n_sectors), \ 28*4882a593Smuzhiyun .page_size = 256, \ 29*4882a593Smuzhiyun .flags = (_flags), 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define INFO6(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \ 32*4882a593Smuzhiyun .id = { \ 33*4882a593Smuzhiyun ((_jedec_id) >> 16) & 0xff, \ 34*4882a593Smuzhiyun ((_jedec_id) >> 8) & 0xff, \ 35*4882a593Smuzhiyun (_jedec_id) & 0xff, \ 36*4882a593Smuzhiyun ((_ext_id) >> 16) & 0xff, \ 37*4882a593Smuzhiyun ((_ext_id) >> 8) & 0xff, \ 38*4882a593Smuzhiyun (_ext_id) & 0xff, \ 39*4882a593Smuzhiyun }, \ 40*4882a593Smuzhiyun .id_len = 6, \ 41*4882a593Smuzhiyun .sector_size = (_sector_size), \ 42*4882a593Smuzhiyun .n_sectors = (_n_sectors), \ 43*4882a593Smuzhiyun .page_size = 256, \ 44*4882a593Smuzhiyun .flags = (_flags), 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun const struct spi_flash_info spi_flash_ids[] = { 47*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_ATMEL /* ATMEL */ 48*4882a593Smuzhiyun {"at45db011d", INFO(0x1f2200, 0x0, 64 * 1024, 4, SECT_4K) }, 49*4882a593Smuzhiyun {"at45db021d", INFO(0x1f2300, 0x0, 64 * 1024, 8, SECT_4K) }, 50*4882a593Smuzhiyun {"at45db041d", INFO(0x1f2400, 0x0, 64 * 1024, 8, SECT_4K) }, 51*4882a593Smuzhiyun {"at45db081d", INFO(0x1f2500, 0x0, 64 * 1024, 16, SECT_4K) }, 52*4882a593Smuzhiyun {"at45db161d", INFO(0x1f2600, 0x0, 64 * 1024, 32, SECT_4K) }, 53*4882a593Smuzhiyun {"at45db321d", INFO(0x1f2700, 0x0, 64 * 1024, 64, SECT_4K) }, 54*4882a593Smuzhiyun {"at45db641d", INFO(0x1f2800, 0x0, 64 * 1024, 128, SECT_4K) }, 55*4882a593Smuzhiyun {"at25df321a", INFO(0x1f4701, 0x0, 64 * 1024, 64, SECT_4K) }, 56*4882a593Smuzhiyun {"at25df321", INFO(0x1f4700, 0x0, 64 * 1024, 64, SECT_4K) }, 57*4882a593Smuzhiyun {"at26df081a", INFO(0x1f4501, 0x0, 64 * 1024, 16, SECT_4K) }, 58*4882a593Smuzhiyun #endif 59*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_EON /* EON */ 60*4882a593Smuzhiyun {"en25q32b", INFO(0x1c3016, 0x0, 64 * 1024, 64, 0) }, 61*4882a593Smuzhiyun {"en25q64", INFO(0x1c3017, 0x0, 64 * 1024, 128, SECT_4K) }, 62*4882a593Smuzhiyun {"en25q128b", INFO(0x1c3018, 0x0, 64 * 1024, 256, 0) }, 63*4882a593Smuzhiyun {"en25s64", INFO(0x1c3817, 0x0, 64 * 1024, 128, 0) }, 64*4882a593Smuzhiyun #endif 65*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_GIGADEVICE /* GIGADEVICE */ 66*4882a593Smuzhiyun {"gd25q16c", INFO(0xc84015, 0x0, 64 * 1024, 32, RD_FULL | WR_QPP | SECT_4K) }, 67*4882a593Smuzhiyun {"gd25q64b", INFO(0xc84017, 0x0, 64 * 1024, 128, SECT_4K) }, 68*4882a593Smuzhiyun {"gd25q32b", INFO(0xc84016, 0x0, 64 * 1024, 64, SECT_4K) }, 69*4882a593Smuzhiyun {"gd25lq32", INFO(0xc86016, 0x0, 64 * 1024, 64, SECT_4K) }, 70*4882a593Smuzhiyun {"GD25Q256", INFO(0xc84019, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP | SECT_4K)}, 71*4882a593Smuzhiyun #endif 72*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_ISSI /* ISSI */ 73*4882a593Smuzhiyun {"is25lq040b", INFO(0x9d4013, 0x0, 64 * 1024, 8, 0) }, 74*4882a593Smuzhiyun {"is25lp032", INFO(0x9d6016, 0x0, 64 * 1024, 64, 0) }, 75*4882a593Smuzhiyun {"is25lp064", INFO(0x9d6017, 0x0, 64 * 1024, 128, 0) }, 76*4882a593Smuzhiyun {"is25lp128", INFO(0x9d6018, 0x0, 64 * 1024, 256, 0) }, 77*4882a593Smuzhiyun {"is25lp256", INFO(0x9d6019, 0x0, 64 * 1024, 512, 0) }, 78*4882a593Smuzhiyun {"is25wp032", INFO(0x9d7016, 0x0, 64 * 1024, 64, RD_FULL | SECT_4K) }, 79*4882a593Smuzhiyun {"is25wp064", INFO(0x9d7017, 0x0, 64 * 1024, 128, RD_FULL | SECT_4K) }, 80*4882a593Smuzhiyun {"is25wp128", INFO(0x9d7018, 0x0, 64 * 1024, 256, RD_FULL | SECT_4K) }, 81*4882a593Smuzhiyun #endif 82*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_MACRONIX /* MACRONIX */ 83*4882a593Smuzhiyun {"mx25l2006e", INFO(0xc22012, 0x0, 64 * 1024, 4, 0) }, 84*4882a593Smuzhiyun {"mx25l4005", INFO(0xc22013, 0x0, 64 * 1024, 8, 0) }, 85*4882a593Smuzhiyun {"mx25l8005", INFO(0xc22014, 0x0, 64 * 1024, 16, 0) }, 86*4882a593Smuzhiyun {"mx25l1605d", INFO(0xc22015, 0x0, 64 * 1024, 32, 0) }, 87*4882a593Smuzhiyun {"mx25l3205d", INFO(0xc22016, 0x0, 64 * 1024, 64, 0) }, 88*4882a593Smuzhiyun {"mx25l6405d", INFO(0xc22017, 0x0, 64 * 1024, 128, 0) }, 89*4882a593Smuzhiyun {"mx25l12805", INFO(0xc22018, 0x0, 64 * 1024, 256, RD_FULL | WR_QPP) }, 90*4882a593Smuzhiyun {"mx25l25635f", INFO(0xc22019, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP) }, 91*4882a593Smuzhiyun {"mx25l51235f", INFO(0xc2201a, 0x0, 64 * 1024, 1024, RD_FULL | WR_QPP) }, 92*4882a593Smuzhiyun {"mx25l1633e", INFO(0xc22415, 0x0, 64 * 1024, 32, RD_FULL | WR_QPP | SECT_4K) }, 93*4882a593Smuzhiyun {"mx25u6435f", INFO(0xc22537, 0x0, 64 * 1024, 128, RD_FULL | WR_QPP) }, 94*4882a593Smuzhiyun {"mx25l12855e", INFO(0xc22618, 0x0, 64 * 1024, 256, RD_FULL | WR_QPP) }, 95*4882a593Smuzhiyun {"mx25u1635e", INFO(0xc22535, 0x0, 64 * 1024, 32, SECT_4K) }, 96*4882a593Smuzhiyun {"mx25u25635f", INFO(0xc22539, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP) }, 97*4882a593Smuzhiyun {"mx66u51235f", INFO(0xc2253a, 0x0, 64 * 1024, 1024, RD_FULL | WR_QPP) }, 98*4882a593Smuzhiyun {"mx66l1g45g", INFO(0xc2201b, 0x0, 64 * 1024, 2048, RD_FULL | WR_QPP) }, 99*4882a593Smuzhiyun #endif 100*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_SPANSION /* SPANSION */ 101*4882a593Smuzhiyun {"s25fl008a", INFO(0x010213, 0x0, 64 * 1024, 16, 0) }, 102*4882a593Smuzhiyun {"s25fl016a", INFO(0x010214, 0x0, 64 * 1024, 32, 0) }, 103*4882a593Smuzhiyun {"s25fl032a", INFO(0x010215, 0x0, 64 * 1024, 64, 0) }, 104*4882a593Smuzhiyun {"s25fl064a", INFO(0x010216, 0x0, 64 * 1024, 128, 0) }, 105*4882a593Smuzhiyun {"s25fl208k", INFO(0x014014, 0x0, 64 * 1024, 16, 0) }, 106*4882a593Smuzhiyun {"s25fl116k", INFO(0x014015, 0x0, 64 * 1024, 32, 0) }, 107*4882a593Smuzhiyun {"s25fl164k", INFO(0x014017, 0x0140, 64 * 1024, 128, 0) }, 108*4882a593Smuzhiyun {"s25fl128p_256k", INFO(0x012018, 0x0300, 256 * 1024, 64, RD_FULL | WR_QPP) }, 109*4882a593Smuzhiyun {"s25fl128p_64k", INFO(0x012018, 0x0301, 64 * 1024, 256, RD_FULL | WR_QPP) }, 110*4882a593Smuzhiyun {"s25fl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, RD_FULL | WR_QPP) }, 111*4882a593Smuzhiyun {"s25fl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, RD_FULL | WR_QPP) }, 112*4882a593Smuzhiyun {"s25fl128s_256k", INFO(0x012018, 0x4d00, 256 * 1024, 64, RD_FULL | WR_QPP) }, 113*4882a593Smuzhiyun {"s25fl128s_64k", INFO(0x012018, 0x4d01, 64 * 1024, 256, RD_FULL | WR_QPP) }, 114*4882a593Smuzhiyun {"s25fl128l", INFO(0x016018, 0, 64 * 1024, 256, RD_FULL | WR_QPP) }, 115*4882a593Smuzhiyun {"s25fl256s_256k", INFO(0x010219, 0x4d00, 256 * 1024, 128, RD_FULL | WR_QPP) }, 116*4882a593Smuzhiyun {"s25fs256s_64k", INFO6(0x010219, 0x4d0181, 64 * 1024, 512, RD_FULL | WR_QPP | SECT_4K) }, 117*4882a593Smuzhiyun {"s25fl256s_64k", INFO(0x010219, 0x4d01, 64 * 1024, 512, RD_FULL | WR_QPP) }, 118*4882a593Smuzhiyun {"s25fs512s", INFO6(0x010220, 0x4d0081, 256 * 1024, 256, RD_FULL | WR_QPP | SECT_4K) }, 119*4882a593Smuzhiyun {"s25fl512s_256k", INFO(0x010220, 0x4d00, 256 * 1024, 256, RD_FULL | WR_QPP) }, 120*4882a593Smuzhiyun {"s25fl512s_64k", INFO(0x010220, 0x4d01, 64 * 1024, 1024, RD_FULL | WR_QPP) }, 121*4882a593Smuzhiyun {"s25fl512s_512k", INFO(0x010220, 0x4f00, 256 * 1024, 256, RD_FULL | WR_QPP) }, 122*4882a593Smuzhiyun #endif 123*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_STMICRO /* STMICRO */ 124*4882a593Smuzhiyun {"m25p10", INFO(0x202011, 0x0, 32 * 1024, 4, 0) }, 125*4882a593Smuzhiyun {"m25p20", INFO(0x202012, 0x0, 64 * 1024, 4, 0) }, 126*4882a593Smuzhiyun {"m25p40", INFO(0x202013, 0x0, 64 * 1024, 8, 0) }, 127*4882a593Smuzhiyun {"m25p80", INFO(0x202014, 0x0, 64 * 1024, 16, 0) }, 128*4882a593Smuzhiyun {"m25p16", INFO(0x202015, 0x0, 64 * 1024, 32, 0) }, 129*4882a593Smuzhiyun {"m25pE16", INFO(0x208015, 0x1000, 64 * 1024, 32, 0) }, 130*4882a593Smuzhiyun {"m25pX16", INFO(0x207115, 0x1000, 64 * 1024, 32, RD_QUAD | RD_DUAL) }, 131*4882a593Smuzhiyun {"m25p32", INFO(0x202016, 0x0, 64 * 1024, 64, 0) }, 132*4882a593Smuzhiyun {"m25p64", INFO(0x202017, 0x0, 64 * 1024, 128, 0) }, 133*4882a593Smuzhiyun {"m25p128", INFO(0x202018, 0x0, 256 * 1024, 64, 0) }, 134*4882a593Smuzhiyun {"m25pX64", INFO(0x207117, 0x0, 64 * 1024, 128, SECT_4K) }, 135*4882a593Smuzhiyun {"n25q016a", INFO(0x20bb15, 0x0, 64 * 1024, 32, SECT_4K) }, 136*4882a593Smuzhiyun {"n25q32", INFO(0x20ba16, 0x0, 64 * 1024, 64, RD_FULL | WR_QPP | SECT_4K) }, 137*4882a593Smuzhiyun {"n25q32a", INFO(0x20bb16, 0x0, 64 * 1024, 64, RD_FULL | WR_QPP | SECT_4K) }, 138*4882a593Smuzhiyun {"n25q64", INFO(0x20ba17, 0x0, 64 * 1024, 128, RD_FULL | WR_QPP | SECT_4K) }, 139*4882a593Smuzhiyun {"n25q64a", INFO(0x20bb17, 0x0, 64 * 1024, 128, RD_FULL | WR_QPP | SECT_4K) }, 140*4882a593Smuzhiyun {"n25q128", INFO(0x20ba18, 0x0, 64 * 1024, 256, RD_FULL | WR_QPP) }, 141*4882a593Smuzhiyun {"n25q128a", INFO(0x20bb18, 0x0, 64 * 1024, 256, RD_FULL | WR_QPP) }, 142*4882a593Smuzhiyun {"n25q256", INFO(0x20ba19, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 143*4882a593Smuzhiyun {"n25q256a", INFO(0x20bb19, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 144*4882a593Smuzhiyun {"n25q512", INFO(0x20ba20, 0x0, 64 * 1024, 1024, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 145*4882a593Smuzhiyun {"n25q512a", INFO(0x20bb20, 0x0, 64 * 1024, 1024, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 146*4882a593Smuzhiyun {"n25q1024", INFO(0x20ba21, 0x0, 64 * 1024, 2048, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 147*4882a593Smuzhiyun {"n25q1024a", INFO(0x20bb21, 0x0, 64 * 1024, 2048, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 148*4882a593Smuzhiyun {"mt25qu02g", INFO(0x20bb22, 0x0, 64 * 1024, 4096, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 149*4882a593Smuzhiyun {"mt25ql02g", INFO(0x20ba22, 0x0, 64 * 1024, 4096, RD_FULL | WR_QPP | E_FSR | SECT_4K) }, 150*4882a593Smuzhiyun {"mt35xu512g", INFO6(0x2c5b1a, 0x104100, 128 * 1024, 512, E_FSR | SECT_4K) }, 151*4882a593Smuzhiyun #endif 152*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_SST /* SST */ 153*4882a593Smuzhiyun {"sst25vf040b", INFO(0xbf258d, 0x0, 64 * 1024, 8, SECT_4K | SST_WR) }, 154*4882a593Smuzhiyun {"sst25vf080b", INFO(0xbf258e, 0x0, 64 * 1024, 16, SECT_4K | SST_WR) }, 155*4882a593Smuzhiyun {"sst25vf016b", INFO(0xbf2541, 0x0, 64 * 1024, 32, SECT_4K | SST_WR) }, 156*4882a593Smuzhiyun {"sst25vf032b", INFO(0xbf254a, 0x0, 64 * 1024, 64, SECT_4K | SST_WR) }, 157*4882a593Smuzhiyun {"sst25vf064c", INFO(0xbf254b, 0x0, 64 * 1024, 128, SECT_4K) }, 158*4882a593Smuzhiyun {"sst25wf512", INFO(0xbf2501, 0x0, 64 * 1024, 1, SECT_4K | SST_WR) }, 159*4882a593Smuzhiyun {"sst25wf010", INFO(0xbf2502, 0x0, 64 * 1024, 2, SECT_4K | SST_WR) }, 160*4882a593Smuzhiyun {"sst25wf020", INFO(0xbf2503, 0x0, 64 * 1024, 4, SECT_4K | SST_WR) }, 161*4882a593Smuzhiyun {"sst25wf040", INFO(0xbf2504, 0x0, 64 * 1024, 8, SECT_4K | SST_WR) }, 162*4882a593Smuzhiyun {"sst25wf040b", INFO(0x621613, 0x0, 64 * 1024, 8, SECT_4K) }, 163*4882a593Smuzhiyun {"sst25wf080", INFO(0xbf2505, 0x0, 64 * 1024, 16, SECT_4K | SST_WR) }, 164*4882a593Smuzhiyun {"sst26wf016", INFO(0xbf2651, 0x0, 64 * 1024, 32, SECT_4K) }, 165*4882a593Smuzhiyun {"sst26wf032", INFO(0xbf2622, 0x0, 64 * 1024, 64, SECT_4K) }, 166*4882a593Smuzhiyun {"sst26wf064", INFO(0xbf2643, 0x0, 64 * 1024, 128, SECT_4K) }, 167*4882a593Smuzhiyun #endif 168*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_WINBOND /* WINBOND */ 169*4882a593Smuzhiyun {"w25p80", INFO(0xef2014, 0x0, 64 * 1024, 16, 0) }, 170*4882a593Smuzhiyun {"w25p16", INFO(0xef2015, 0x0, 64 * 1024, 32, 0) }, 171*4882a593Smuzhiyun {"w25p32", INFO(0xef2016, 0x0, 64 * 1024, 64, 0) }, 172*4882a593Smuzhiyun {"w25x40", INFO(0xef3013, 0x0, 64 * 1024, 8, SECT_4K) }, 173*4882a593Smuzhiyun {"w25x16", INFO(0xef3015, 0x0, 64 * 1024, 32, SECT_4K) }, 174*4882a593Smuzhiyun {"w25x32", INFO(0xef3016, 0x0, 64 * 1024, 64, SECT_4K) }, 175*4882a593Smuzhiyun {"w25x64", INFO(0xef3017, 0x0, 64 * 1024, 128, SECT_4K) }, 176*4882a593Smuzhiyun {"w25q80bl", INFO(0xef4014, 0x0, 64 * 1024, 16, RD_FULL | WR_QPP | SECT_4K) }, 177*4882a593Smuzhiyun {"w25q16cl", INFO(0xef4015, 0x0, 64 * 1024, 32, RD_FULL | WR_QPP | SECT_4K) }, 178*4882a593Smuzhiyun {"w25q32bv", INFO(0xef4016, 0x0, 64 * 1024, 64, RD_FULL | WR_QPP | SECT_4K) }, 179*4882a593Smuzhiyun {"w25q64cv", INFO(0xef4017, 0x0, 64 * 1024, 128, RD_FULL | WR_QPP | SECT_4K) }, 180*4882a593Smuzhiyun {"w25q128bv", INFO(0xef4018, 0x0, 64 * 1024, 256, RD_FULL | WR_QPP | SECT_4K) }, 181*4882a593Smuzhiyun {"w25q256", INFO(0xef4019, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP | SECT_4K) }, 182*4882a593Smuzhiyun {"w25q80bw", INFO(0xef5014, 0x0, 64 * 1024, 16, RD_FULL | WR_QPP | SECT_4K) }, 183*4882a593Smuzhiyun {"w25q16dw", INFO(0xef6015, 0x0, 64 * 1024, 32, RD_FULL | WR_QPP | SECT_4K) }, 184*4882a593Smuzhiyun {"w25q16jv", INFO(0xef7015, 0x0, 64 * 1024, 32, RD_FULL | WR_QPP | SECT_4K) }, 185*4882a593Smuzhiyun {"w25q32dw", INFO(0xef6016, 0x0, 64 * 1024, 64, RD_FULL | WR_QPP | SECT_4K) }, 186*4882a593Smuzhiyun {"w25q32jv", INFO(0xef7016, 0x0, 64 * 1024, 64, RD_FULL | WR_QPP | SECT_4K) }, 187*4882a593Smuzhiyun {"w25q64dw", INFO(0xef6017, 0x0, 64 * 1024, 128, RD_FULL | WR_QPP | SECT_4K) }, 188*4882a593Smuzhiyun {"w25q64jv", INFO(0xef7017, 0x0, 64 * 1024, 128, RD_FULL | WR_QPP | SECT_4K) }, 189*4882a593Smuzhiyun {"w25q128fw", INFO(0xef6018, 0x0, 64 * 1024, 256, RD_FULL | WR_QPP | SECT_4K) }, 190*4882a593Smuzhiyun {"w25q128jv", INFO(0xef7018, 0x0, 64 * 1024, 256, RD_FULL | WR_QPP | SECT_4K) }, 191*4882a593Smuzhiyun {"w25q256fw", INFO(0xef6019, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP | SECT_4K) }, 192*4882a593Smuzhiyun {"w25q256jw", INFO(0xef7019, 0x0, 64 * 1024, 512, RD_FULL | WR_QPP | SECT_4K) }, 193*4882a593Smuzhiyun #endif 194*4882a593Smuzhiyun #ifdef CONFIG_SPI_FLASH_XMC /* Wuhan Xinxin Semiconductor Manufacturing Corp */ 195*4882a593Smuzhiyun { "xm25qh64a", INFO(0x207017, 0x0, 64 * 1024, 128, SECT_4K | RD_DUAL | RD_QUAD) }, 196*4882a593Smuzhiyun { "xm25qh128a", INFO(0x207018, 0x0, 64 * 1024, 256, SECT_4K | RD_DUAL | RD_QUAD) }, 197*4882a593Smuzhiyun #endif 198*4882a593Smuzhiyun {}, /* Empty entry to terminate the list */ 199*4882a593Smuzhiyun /* 200*4882a593Smuzhiyun * Note: 201*4882a593Smuzhiyun * Below paired flash devices has similar spi_flash params. 202*4882a593Smuzhiyun * (s25fl129p_64k, s25fl128s_64k) 203*4882a593Smuzhiyun * (w25q80bl, w25q80bv) 204*4882a593Smuzhiyun * (w25q16cl, w25q16dv, w25q16jv) 205*4882a593Smuzhiyun * (w25q32bv, w25q32fv_spi) 206*4882a593Smuzhiyun * (w25q64cv, w25q64fv_spi) 207*4882a593Smuzhiyun * (w25q128bv, w25q128fv_spi) 208*4882a593Smuzhiyun * (w25q32dw, w25q32fv_qpi) 209*4882a593Smuzhiyun * (w25q64dw, w25q64fv_qpi) 210*4882a593Smuzhiyun * (w25q128fw, w25q128fv_qpi) 211*4882a593Smuzhiyun * (w25q256fw, w25q256fv_qpi) 212*4882a593Smuzhiyun */ 213*4882a593Smuzhiyun }; 214