xref: /OK3568_Linux_fs/u-boot/drivers/mtd/spi/sf_dataflash.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Atmel DataFlash probing
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2009, 2015 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * Haikun Wang (haikun.wang@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <fdtdec.h>
14*4882a593Smuzhiyun #include <spi.h>
15*4882a593Smuzhiyun #include <spi_flash.h>
16*4882a593Smuzhiyun #include <div64.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/math64.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "sf_internal.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CMD_READ_ID		0x9f
23*4882a593Smuzhiyun /* reads can bypass the buffers */
24*4882a593Smuzhiyun #define OP_READ_CONTINUOUS	0xE8
25*4882a593Smuzhiyun #define OP_READ_PAGE		0xD2
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* group B requests can run even while status reports "busy" */
28*4882a593Smuzhiyun #define OP_READ_STATUS		0xD7	/* group B */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* move data between host and buffer */
31*4882a593Smuzhiyun #define OP_READ_BUFFER1		0xD4	/* group B */
32*4882a593Smuzhiyun #define OP_READ_BUFFER2		0xD6	/* group B */
33*4882a593Smuzhiyun #define OP_WRITE_BUFFER1	0x84	/* group B */
34*4882a593Smuzhiyun #define OP_WRITE_BUFFER2	0x87	/* group B */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* erasing flash */
37*4882a593Smuzhiyun #define OP_ERASE_PAGE		0x81
38*4882a593Smuzhiyun #define OP_ERASE_BLOCK		0x50
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* move data between buffer and flash */
41*4882a593Smuzhiyun #define OP_TRANSFER_BUF1	0x53
42*4882a593Smuzhiyun #define OP_TRANSFER_BUF2	0x55
43*4882a593Smuzhiyun #define OP_MREAD_BUFFER1	0xD4
44*4882a593Smuzhiyun #define OP_MREAD_BUFFER2	0xD6
45*4882a593Smuzhiyun #define OP_MWERASE_BUFFER1	0x83
46*4882a593Smuzhiyun #define OP_MWERASE_BUFFER2	0x86
47*4882a593Smuzhiyun #define OP_MWRITE_BUFFER1	0x88	/* sector must be pre-erased */
48*4882a593Smuzhiyun #define OP_MWRITE_BUFFER2	0x89	/* sector must be pre-erased */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* write to buffer, then write-erase to flash */
51*4882a593Smuzhiyun #define OP_PROGRAM_VIA_BUF1	0x82
52*4882a593Smuzhiyun #define OP_PROGRAM_VIA_BUF2	0x85
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* compare buffer to flash */
55*4882a593Smuzhiyun #define OP_COMPARE_BUF1		0x60
56*4882a593Smuzhiyun #define OP_COMPARE_BUF2		0x61
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* read flash to buffer, then write-erase to flash */
59*4882a593Smuzhiyun #define OP_REWRITE_VIA_BUF1	0x58
60*4882a593Smuzhiyun #define OP_REWRITE_VIA_BUF2	0x59
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * newer chips report JEDEC manufacturer and device IDs; chip
64*4882a593Smuzhiyun  * serial number and OTP bits; and per-sector writeprotect.
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun #define OP_READ_ID		0x9F
67*4882a593Smuzhiyun #define OP_READ_SECURITY	0x77
68*4882a593Smuzhiyun #define OP_WRITE_SECURITY_REVC	0x9A
69*4882a593Smuzhiyun #define OP_WRITE_SECURITY	0x9B	/* revision D */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct dataflash {
72*4882a593Smuzhiyun 	uint8_t			command[16];
73*4882a593Smuzhiyun 	unsigned short		page_offset;	/* offset in flash address */
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Return the status of the DataFlash device */
dataflash_status(struct spi_slave * spi)77*4882a593Smuzhiyun static inline int dataflash_status(struct spi_slave *spi)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	int ret;
80*4882a593Smuzhiyun 	u8 opcode = OP_READ_STATUS;
81*4882a593Smuzhiyun 	u8 status;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/*
84*4882a593Smuzhiyun 	 * NOTE:  at45db321c over 25 MHz wants to write
85*4882a593Smuzhiyun 	 * a dummy byte after the opcode...
86*4882a593Smuzhiyun 	 */
87*4882a593Smuzhiyun 	ret =  spi_write_then_read(spi, &opcode, 1, NULL, &status, 1);
88*4882a593Smuzhiyun 	return ret ? -EIO : status;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Poll the DataFlash device until it is READY.
93*4882a593Smuzhiyun  * This usually takes 5-20 msec or so; more for sector erase.
94*4882a593Smuzhiyun  * ready: return > 0
95*4882a593Smuzhiyun  */
dataflash_waitready(struct spi_slave * spi)96*4882a593Smuzhiyun static int dataflash_waitready(struct spi_slave *spi)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	int status;
99*4882a593Smuzhiyun 	int timeout = 2 * CONFIG_SYS_HZ;
100*4882a593Smuzhiyun 	int timebase;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	timebase = get_timer(0);
103*4882a593Smuzhiyun 	do {
104*4882a593Smuzhiyun 		status = dataflash_status(spi);
105*4882a593Smuzhiyun 		if (status < 0)
106*4882a593Smuzhiyun 			status = 0;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		if (status & (1 << 7))	/* RDY/nBSY */
109*4882a593Smuzhiyun 			return status;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		mdelay(3);
112*4882a593Smuzhiyun 	} while (get_timer(timebase) < timeout);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return -ETIME;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* Erase pages of flash */
spi_dataflash_erase(struct udevice * dev,u32 offset,size_t len)118*4882a593Smuzhiyun static int spi_dataflash_erase(struct udevice *dev, u32 offset, size_t len)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct dataflash	*dataflash;
121*4882a593Smuzhiyun 	struct spi_flash	*spi_flash;
122*4882a593Smuzhiyun 	struct spi_slave	*spi;
123*4882a593Smuzhiyun 	unsigned		blocksize;
124*4882a593Smuzhiyun 	uint8_t			*command;
125*4882a593Smuzhiyun 	uint32_t		rem;
126*4882a593Smuzhiyun 	int			status;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	dataflash = dev_get_priv(dev);
129*4882a593Smuzhiyun 	spi_flash = dev_get_uclass_priv(dev);
130*4882a593Smuzhiyun 	spi = spi_flash->spi;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	blocksize = spi_flash->page_size << 3;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	memset(dataflash->command, 0 , sizeof(dataflash->command));
135*4882a593Smuzhiyun 	command = dataflash->command;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	debug("%s: erase addr=0x%x len 0x%x\n", dev->name, offset, len);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	div_u64_rem(len, spi_flash->page_size, &rem);
140*4882a593Smuzhiyun 	if (rem) {
141*4882a593Smuzhiyun 		printf("%s: len(0x%x) isn't the multiple of page size(0x%x)\n",
142*4882a593Smuzhiyun 		       dev->name, len, spi_flash->page_size);
143*4882a593Smuzhiyun 		return -EINVAL;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	div_u64_rem(offset, spi_flash->page_size, &rem);
146*4882a593Smuzhiyun 	if (rem) {
147*4882a593Smuzhiyun 		printf("%s: offset(0x%x) isn't the multiple of page size(0x%x)\n",
148*4882a593Smuzhiyun 		       dev->name, offset, spi_flash->page_size);
149*4882a593Smuzhiyun 		return -EINVAL;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	status = spi_claim_bus(spi);
153*4882a593Smuzhiyun 	if (status) {
154*4882a593Smuzhiyun 		debug("dataflash: unable to claim SPI bus\n");
155*4882a593Smuzhiyun 		return status;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	while (len > 0) {
159*4882a593Smuzhiyun 		unsigned int	pageaddr;
160*4882a593Smuzhiyun 		int		do_block;
161*4882a593Smuzhiyun 		/*
162*4882a593Smuzhiyun 		 * Calculate flash page address; use block erase (for speed) if
163*4882a593Smuzhiyun 		 * we're at a block boundary and need to erase the whole block.
164*4882a593Smuzhiyun 		 */
165*4882a593Smuzhiyun 		pageaddr = div_u64(offset, spi_flash->page_size);
166*4882a593Smuzhiyun 		do_block = (pageaddr & 0x7) == 0 && len >= blocksize;
167*4882a593Smuzhiyun 		pageaddr = pageaddr << dataflash->page_offset;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		command[0] = do_block ? OP_ERASE_BLOCK : OP_ERASE_PAGE;
170*4882a593Smuzhiyun 		command[1] = (uint8_t)(pageaddr >> 16);
171*4882a593Smuzhiyun 		command[2] = (uint8_t)(pageaddr >> 8);
172*4882a593Smuzhiyun 		command[3] = 0;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		debug("%s ERASE %s: (%x) %x %x %x [%d]\n",
175*4882a593Smuzhiyun 		      dev->name, do_block ? "block" : "page",
176*4882a593Smuzhiyun 		      command[0], command[1], command[2], command[3],
177*4882a593Smuzhiyun 		      pageaddr);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		status = spi_write_then_read(spi, command, 4, NULL, NULL, 0);
180*4882a593Smuzhiyun 		if (status < 0) {
181*4882a593Smuzhiyun 			debug("%s: erase send command error!\n", dev->name);
182*4882a593Smuzhiyun 			return -EIO;
183*4882a593Smuzhiyun 		}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		status = dataflash_waitready(spi);
186*4882a593Smuzhiyun 		if (status < 0) {
187*4882a593Smuzhiyun 			debug("%s: erase waitready error!\n", dev->name);
188*4882a593Smuzhiyun 			return status;
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		if (do_block) {
192*4882a593Smuzhiyun 			offset += blocksize;
193*4882a593Smuzhiyun 			len -= blocksize;
194*4882a593Smuzhiyun 		} else {
195*4882a593Smuzhiyun 			offset += spi_flash->page_size;
196*4882a593Smuzhiyun 			len -= spi_flash->page_size;
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	spi_release_bus(spi);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun  * Read from the DataFlash device.
207*4882a593Smuzhiyun  *   offset : Start offset in flash device
208*4882a593Smuzhiyun  *   len    : Amount to read
209*4882a593Smuzhiyun  *   buf    : Buffer containing the data
210*4882a593Smuzhiyun  */
spi_dataflash_read(struct udevice * dev,u32 offset,size_t len,void * buf)211*4882a593Smuzhiyun static int spi_dataflash_read(struct udevice *dev, u32 offset, size_t len,
212*4882a593Smuzhiyun 			      void *buf)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct dataflash	*dataflash;
215*4882a593Smuzhiyun 	struct spi_flash	*spi_flash;
216*4882a593Smuzhiyun 	struct spi_slave	*spi;
217*4882a593Smuzhiyun 	unsigned int		addr;
218*4882a593Smuzhiyun 	uint8_t			*command;
219*4882a593Smuzhiyun 	int			status;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	dataflash = dev_get_priv(dev);
222*4882a593Smuzhiyun 	spi_flash = dev_get_uclass_priv(dev);
223*4882a593Smuzhiyun 	spi = spi_flash->spi;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	memset(dataflash->command, 0 , sizeof(dataflash->command));
226*4882a593Smuzhiyun 	command = dataflash->command;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	debug("%s: erase addr=0x%x len 0x%x\n", dev->name, offset, len);
229*4882a593Smuzhiyun 	debug("READ: (%x) %x %x %x\n",
230*4882a593Smuzhiyun 	      command[0], command[1], command[2], command[3]);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* Calculate flash page/byte address */
233*4882a593Smuzhiyun 	addr = (((unsigned)offset / spi_flash->page_size)
234*4882a593Smuzhiyun 	       << dataflash->page_offset)
235*4882a593Smuzhiyun 	       + ((unsigned)offset % spi_flash->page_size);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	status = spi_claim_bus(spi);
238*4882a593Smuzhiyun 	if (status) {
239*4882a593Smuzhiyun 		debug("dataflash: unable to claim SPI bus\n");
240*4882a593Smuzhiyun 		return status;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * Continuous read, max clock = f(car) which may be less than
245*4882a593Smuzhiyun 	 * the peak rate available.  Some chips support commands with
246*4882a593Smuzhiyun 	 * fewer "don't care" bytes.  Both buffers stay unchanged.
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 	command[0] = OP_READ_CONTINUOUS;
249*4882a593Smuzhiyun 	command[1] = (uint8_t)(addr >> 16);
250*4882a593Smuzhiyun 	command[2] = (uint8_t)(addr >> 8);
251*4882a593Smuzhiyun 	command[3] = (uint8_t)(addr >> 0);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* plus 4 "don't care" bytes, command len: 4 + 4 "don't care" bytes */
254*4882a593Smuzhiyun 	status = spi_write_then_read(spi, command, 8, NULL, buf, len);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	spi_release_bus(spi);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return status;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun  * Write to the DataFlash device.
263*4882a593Smuzhiyun  *   offset     : Start offset in flash device
264*4882a593Smuzhiyun  *   len    : Amount to write
265*4882a593Smuzhiyun  *   buf    : Buffer containing the data
266*4882a593Smuzhiyun  */
spi_dataflash_write(struct udevice * dev,u32 offset,size_t len,const void * buf)267*4882a593Smuzhiyun int spi_dataflash_write(struct udevice *dev, u32 offset, size_t len,
268*4882a593Smuzhiyun 			const void *buf)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct dataflash	*dataflash;
271*4882a593Smuzhiyun 	struct spi_flash	*spi_flash;
272*4882a593Smuzhiyun 	struct spi_slave	*spi;
273*4882a593Smuzhiyun 	uint8_t			*command;
274*4882a593Smuzhiyun 	unsigned int		pageaddr, addr, to, writelen;
275*4882a593Smuzhiyun 	size_t			remaining = len;
276*4882a593Smuzhiyun 	u_char			*writebuf = (u_char *)buf;
277*4882a593Smuzhiyun 	int			status = -EINVAL;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	dataflash = dev_get_priv(dev);
280*4882a593Smuzhiyun 	spi_flash = dev_get_uclass_priv(dev);
281*4882a593Smuzhiyun 	spi = spi_flash->spi;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	memset(dataflash->command, 0 , sizeof(dataflash->command));
284*4882a593Smuzhiyun 	command = dataflash->command;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	debug("%s: write 0x%x..0x%x\n", dev->name, offset, (offset + len));
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	pageaddr = ((unsigned)offset / spi_flash->page_size);
289*4882a593Smuzhiyun 	to = ((unsigned)offset % spi_flash->page_size);
290*4882a593Smuzhiyun 	if (to + len > spi_flash->page_size)
291*4882a593Smuzhiyun 		writelen = spi_flash->page_size - to;
292*4882a593Smuzhiyun 	else
293*4882a593Smuzhiyun 		writelen = len;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	status = spi_claim_bus(spi);
296*4882a593Smuzhiyun 	if (status) {
297*4882a593Smuzhiyun 		debug("dataflash: unable to claim SPI bus\n");
298*4882a593Smuzhiyun 		return status;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	while (remaining > 0) {
302*4882a593Smuzhiyun 		debug("write @ %d:%d len=%d\n", pageaddr, to, writelen);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		/*
305*4882a593Smuzhiyun 		 * REVISIT:
306*4882a593Smuzhiyun 		 * (a) each page in a sector must be rewritten at least
307*4882a593Smuzhiyun 		 *     once every 10K sibling erase/program operations.
308*4882a593Smuzhiyun 		 * (b) for pages that are already erased, we could
309*4882a593Smuzhiyun 		 *     use WRITE+MWRITE not PROGRAM for ~30% speedup.
310*4882a593Smuzhiyun 		 * (c) WRITE to buffer could be done while waiting for
311*4882a593Smuzhiyun 		 *     a previous MWRITE/MWERASE to complete ...
312*4882a593Smuzhiyun 		 * (d) error handling here seems to be mostly missing.
313*4882a593Smuzhiyun 		 *
314*4882a593Smuzhiyun 		 * Two persistent bits per page, plus a per-sector counter,
315*4882a593Smuzhiyun 		 * could support (a) and (b) ... we might consider using
316*4882a593Smuzhiyun 		 * the second half of sector zero, which is just one block,
317*4882a593Smuzhiyun 		 * to track that state.  (On AT91, that sector should also
318*4882a593Smuzhiyun 		 * support boot-from-DataFlash.)
319*4882a593Smuzhiyun 		 */
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 		addr = pageaddr << dataflash->page_offset;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		/* (1) Maybe transfer partial page to Buffer1 */
324*4882a593Smuzhiyun 		if (writelen != spi_flash->page_size) {
325*4882a593Smuzhiyun 			command[0] = OP_TRANSFER_BUF1;
326*4882a593Smuzhiyun 			command[1] = (addr & 0x00FF0000) >> 16;
327*4882a593Smuzhiyun 			command[2] = (addr & 0x0000FF00) >> 8;
328*4882a593Smuzhiyun 			command[3] = 0;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 			debug("TRANSFER: (%x) %x %x %x\n",
331*4882a593Smuzhiyun 			      command[0], command[1], command[2], command[3]);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 			status = spi_write_then_read(spi, command, 4,
334*4882a593Smuzhiyun 						     NULL, NULL, 0);
335*4882a593Smuzhiyun 			if (status < 0) {
336*4882a593Smuzhiyun 				debug("%s: write(<pagesize) command error!\n",
337*4882a593Smuzhiyun 				      dev->name);
338*4882a593Smuzhiyun 				return -EIO;
339*4882a593Smuzhiyun 			}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 			status = dataflash_waitready(spi);
342*4882a593Smuzhiyun 			if (status < 0) {
343*4882a593Smuzhiyun 				debug("%s: write(<pagesize) waitready error!\n",
344*4882a593Smuzhiyun 				      dev->name);
345*4882a593Smuzhiyun 				return status;
346*4882a593Smuzhiyun 			}
347*4882a593Smuzhiyun 		}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		/* (2) Program full page via Buffer1 */
350*4882a593Smuzhiyun 		addr += to;
351*4882a593Smuzhiyun 		command[0] = OP_PROGRAM_VIA_BUF1;
352*4882a593Smuzhiyun 		command[1] = (addr & 0x00FF0000) >> 16;
353*4882a593Smuzhiyun 		command[2] = (addr & 0x0000FF00) >> 8;
354*4882a593Smuzhiyun 		command[3] = (addr & 0x000000FF);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		debug("PROGRAM: (%x) %x %x %x\n",
357*4882a593Smuzhiyun 		      command[0], command[1], command[2], command[3]);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		status = spi_write_then_read(spi, command, 4,
360*4882a593Smuzhiyun 					     writebuf, NULL, writelen);
361*4882a593Smuzhiyun 		if (status < 0) {
362*4882a593Smuzhiyun 			debug("%s: write send command error!\n", dev->name);
363*4882a593Smuzhiyun 			return -EIO;
364*4882a593Smuzhiyun 		}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		status = dataflash_waitready(spi);
367*4882a593Smuzhiyun 		if (status < 0) {
368*4882a593Smuzhiyun 			debug("%s: write waitready error!\n", dev->name);
369*4882a593Smuzhiyun 			return status;
370*4882a593Smuzhiyun 		}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #ifdef CONFIG_SPI_DATAFLASH_WRITE_VERIFY
373*4882a593Smuzhiyun 		/* (3) Compare to Buffer1 */
374*4882a593Smuzhiyun 		addr = pageaddr << dataflash->page_offset;
375*4882a593Smuzhiyun 		command[0] = OP_COMPARE_BUF1;
376*4882a593Smuzhiyun 		command[1] = (addr & 0x00FF0000) >> 16;
377*4882a593Smuzhiyun 		command[2] = (addr & 0x0000FF00) >> 8;
378*4882a593Smuzhiyun 		command[3] = 0;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		debug("COMPARE: (%x) %x %x %x\n",
381*4882a593Smuzhiyun 		      command[0], command[1], command[2], command[3]);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 		status = spi_write_then_read(spi, command, 4,
384*4882a593Smuzhiyun 					     writebuf, NULL, writelen);
385*4882a593Smuzhiyun 		if (status < 0) {
386*4882a593Smuzhiyun 			debug("%s: write(compare) send command error!\n",
387*4882a593Smuzhiyun 			      dev->name);
388*4882a593Smuzhiyun 			return -EIO;
389*4882a593Smuzhiyun 		}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		status = dataflash_waitready(spi);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		/* Check result of the compare operation */
394*4882a593Smuzhiyun 		if (status & (1 << 6)) {
395*4882a593Smuzhiyun 			printf("dataflash: write compare page %u, err %d\n",
396*4882a593Smuzhiyun 			       pageaddr, status);
397*4882a593Smuzhiyun 			remaining = 0;
398*4882a593Smuzhiyun 			status = -EIO;
399*4882a593Smuzhiyun 			break;
400*4882a593Smuzhiyun 		} else {
401*4882a593Smuzhiyun 			status = 0;
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #endif	/* CONFIG_SPI_DATAFLASH_WRITE_VERIFY */
405*4882a593Smuzhiyun 		remaining = remaining - writelen;
406*4882a593Smuzhiyun 		pageaddr++;
407*4882a593Smuzhiyun 		to = 0;
408*4882a593Smuzhiyun 		writebuf += writelen;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		if (remaining > spi_flash->page_size)
411*4882a593Smuzhiyun 			writelen = spi_flash->page_size;
412*4882a593Smuzhiyun 		else
413*4882a593Smuzhiyun 			writelen = remaining;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	spi_release_bus(spi);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
add_dataflash(struct udevice * dev,char * name,int nr_pages,int pagesize,int pageoffset,char revision)421*4882a593Smuzhiyun static int add_dataflash(struct udevice *dev, char *name, int nr_pages,
422*4882a593Smuzhiyun 			     int pagesize, int pageoffset, char revision)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct spi_flash *spi_flash;
425*4882a593Smuzhiyun 	struct dataflash *dataflash;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	dataflash = dev_get_priv(dev);
428*4882a593Smuzhiyun 	spi_flash = dev_get_uclass_priv(dev);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	dataflash->page_offset = pageoffset;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	spi_flash->name = name;
433*4882a593Smuzhiyun 	spi_flash->page_size = pagesize;
434*4882a593Smuzhiyun 	spi_flash->size = nr_pages * pagesize;
435*4882a593Smuzhiyun 	spi_flash->erase_size = pagesize;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
438*4882a593Smuzhiyun 	printf("SPI DataFlash: Detected %s with page size ", spi_flash->name);
439*4882a593Smuzhiyun 	print_size(spi_flash->page_size, ", erase size ");
440*4882a593Smuzhiyun 	print_size(spi_flash->erase_size, ", total ");
441*4882a593Smuzhiyun 	print_size(spi_flash->size, "");
442*4882a593Smuzhiyun 	printf(", revision %c", revision);
443*4882a593Smuzhiyun 	puts("\n");
444*4882a593Smuzhiyun #endif
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun struct data_flash_info {
450*4882a593Smuzhiyun 	char		*name;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	/*
453*4882a593Smuzhiyun 	 * JEDEC id has a high byte of zero plus three data bytes:
454*4882a593Smuzhiyun 	 * the manufacturer id, then a two byte device id.
455*4882a593Smuzhiyun 	 */
456*4882a593Smuzhiyun 	uint32_t	jedec_id;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* The size listed here is what works with OP_ERASE_PAGE. */
459*4882a593Smuzhiyun 	unsigned	nr_pages;
460*4882a593Smuzhiyun 	uint16_t	pagesize;
461*4882a593Smuzhiyun 	uint16_t	pageoffset;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	uint16_t	flags;
464*4882a593Smuzhiyun #define SUP_POW2PS	0x0002		/* supports 2^N byte pages */
465*4882a593Smuzhiyun #define IS_POW2PS	0x0001		/* uses 2^N byte pages */
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static struct data_flash_info dataflash_data[] = {
469*4882a593Smuzhiyun 	/*
470*4882a593Smuzhiyun 	 * NOTE:  chips with SUP_POW2PS (rev D and up) need two entries,
471*4882a593Smuzhiyun 	 * one with IS_POW2PS and the other without.  The entry with the
472*4882a593Smuzhiyun 	 * non-2^N byte page size can't name exact chip revisions without
473*4882a593Smuzhiyun 	 * losing backwards compatibility for cmdlinepart.
474*4882a593Smuzhiyun 	 *
475*4882a593Smuzhiyun 	 * Those two entries have different name spelling format in order to
476*4882a593Smuzhiyun 	 * show their difference obviously.
477*4882a593Smuzhiyun 	 * The upper case refer to the chip isn't in normal 2^N bytes page-size
478*4882a593Smuzhiyun 	 * mode.
479*4882a593Smuzhiyun 	 * The lower case refer to the chip is in normal 2^N bytes page-size
480*4882a593Smuzhiyun 	 * mode.
481*4882a593Smuzhiyun 	 *
482*4882a593Smuzhiyun 	 * These newer chips also support 128-byte security registers (with
483*4882a593Smuzhiyun 	 * 64 bytes one-time-programmable) and software write-protection.
484*4882a593Smuzhiyun 	 */
485*4882a593Smuzhiyun 	{ "AT45DB011B",  0x1f2200, 512, 264, 9, SUP_POW2PS},
486*4882a593Smuzhiyun 	{ "at45db011d",  0x1f2200, 512, 256, 8, SUP_POW2PS | IS_POW2PS},
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	{ "AT45DB021B",  0x1f2300, 1024, 264, 9, SUP_POW2PS},
489*4882a593Smuzhiyun 	{ "at45db021d",  0x1f2300, 1024, 256, 8, SUP_POW2PS | IS_POW2PS},
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	{ "AT45DB041x",  0x1f2400, 2048, 264, 9, SUP_POW2PS},
492*4882a593Smuzhiyun 	{ "at45db041d",  0x1f2400, 2048, 256, 8, SUP_POW2PS | IS_POW2PS},
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	{ "AT45DB081B",  0x1f2500, 4096, 264, 9, SUP_POW2PS},
495*4882a593Smuzhiyun 	{ "at45db081d",  0x1f2500, 4096, 256, 8, SUP_POW2PS | IS_POW2PS},
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	{ "AT45DB161x",  0x1f2600, 4096, 528, 10, SUP_POW2PS},
498*4882a593Smuzhiyun 	{ "at45db161d",  0x1f2600, 4096, 512, 9, SUP_POW2PS | IS_POW2PS},
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	{ "AT45DB321x",  0x1f2700, 8192, 528, 10, 0},		/* rev C */
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	{ "AT45DB321x",  0x1f2701, 8192, 528, 10, SUP_POW2PS},
503*4882a593Smuzhiyun 	{ "at45db321d",  0x1f2701, 8192, 512, 9, SUP_POW2PS | IS_POW2PS},
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	{ "AT45DB642x",  0x1f2800, 8192, 1056, 11, SUP_POW2PS},
506*4882a593Smuzhiyun 	{ "at45db642d",  0x1f2800, 8192, 1024, 10, SUP_POW2PS | IS_POW2PS},
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
jedec_probe(struct spi_slave * spi)509*4882a593Smuzhiyun static struct data_flash_info *jedec_probe(struct spi_slave *spi)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	int			tmp;
512*4882a593Smuzhiyun 	uint8_t			id[5];
513*4882a593Smuzhiyun 	uint32_t		jedec;
514*4882a593Smuzhiyun 	struct data_flash_info	*info;
515*4882a593Smuzhiyun 	u8 opcode		= CMD_READ_ID;
516*4882a593Smuzhiyun 	int status;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/*
519*4882a593Smuzhiyun 	 * JEDEC also defines an optional "extended device information"
520*4882a593Smuzhiyun 	 * string for after vendor-specific data, after the three bytes
521*4882a593Smuzhiyun 	 * we use here.  Supporting some chips might require using it.
522*4882a593Smuzhiyun 	 *
523*4882a593Smuzhiyun 	 * If the vendor ID isn't Atmel's (0x1f), assume this call failed.
524*4882a593Smuzhiyun 	 * That's not an error; only rev C and newer chips handle it, and
525*4882a593Smuzhiyun 	 * only Atmel sells these chips.
526*4882a593Smuzhiyun 	 */
527*4882a593Smuzhiyun 	tmp = spi_write_then_read(spi, &opcode, 1, NULL, id, sizeof(id));
528*4882a593Smuzhiyun 	if (tmp < 0) {
529*4882a593Smuzhiyun 		printf("dataflash: error %d reading JEDEC ID\n", tmp);
530*4882a593Smuzhiyun 		return ERR_PTR(tmp);
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 	if (id[0] != 0x1f)
533*4882a593Smuzhiyun 		return NULL;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	jedec = id[0];
536*4882a593Smuzhiyun 	jedec = jedec << 8;
537*4882a593Smuzhiyun 	jedec |= id[1];
538*4882a593Smuzhiyun 	jedec = jedec << 8;
539*4882a593Smuzhiyun 	jedec |= id[2];
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	for (tmp = 0, info = dataflash_data;
542*4882a593Smuzhiyun 			tmp < ARRAY_SIZE(dataflash_data);
543*4882a593Smuzhiyun 			tmp++, info++) {
544*4882a593Smuzhiyun 		if (info->jedec_id == jedec) {
545*4882a593Smuzhiyun 			if (info->flags & SUP_POW2PS) {
546*4882a593Smuzhiyun 				status = dataflash_status(spi);
547*4882a593Smuzhiyun 				if (status < 0) {
548*4882a593Smuzhiyun 					debug("dataflash: status error %d\n",
549*4882a593Smuzhiyun 					      status);
550*4882a593Smuzhiyun 					return NULL;
551*4882a593Smuzhiyun 				}
552*4882a593Smuzhiyun 				if (status & 0x1) {
553*4882a593Smuzhiyun 					if (info->flags & IS_POW2PS)
554*4882a593Smuzhiyun 						return info;
555*4882a593Smuzhiyun 				} else {
556*4882a593Smuzhiyun 					if (!(info->flags & IS_POW2PS))
557*4882a593Smuzhiyun 						return info;
558*4882a593Smuzhiyun 				}
559*4882a593Smuzhiyun 			} else {
560*4882a593Smuzhiyun 				return info;
561*4882a593Smuzhiyun 			}
562*4882a593Smuzhiyun 		}
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/*
566*4882a593Smuzhiyun 	 * Treat other chips as errors ... we won't know the right page
567*4882a593Smuzhiyun 	 * size (it might be binary) even when we can tell which density
568*4882a593Smuzhiyun 	 * class is involved (legacy chip id scheme).
569*4882a593Smuzhiyun 	 */
570*4882a593Smuzhiyun 	printf("dataflash: JEDEC id %06x not handled\n", jedec);
571*4882a593Smuzhiyun 	return ERR_PTR(-ENODEV);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /*
575*4882a593Smuzhiyun  * Detect and initialize DataFlash device, using JEDEC IDs on newer chips
576*4882a593Smuzhiyun  * or else the ID code embedded in the status bits:
577*4882a593Smuzhiyun  *
578*4882a593Smuzhiyun  *   Device      Density         ID code          #Pages PageSize  Offset
579*4882a593Smuzhiyun  *   AT45DB011B  1Mbit   (128K)  xx0011xx (0x0c)    512    264      9
580*4882a593Smuzhiyun  *   AT45DB021B  2Mbit   (256K)  xx0101xx (0x14)   1024    264      9
581*4882a593Smuzhiyun  *   AT45DB041B  4Mbit   (512K)  xx0111xx (0x1c)   2048    264      9
582*4882a593Smuzhiyun  *   AT45DB081B  8Mbit   (1M)    xx1001xx (0x24)   4096    264      9
583*4882a593Smuzhiyun  *   AT45DB0161B 16Mbit  (2M)    xx1011xx (0x2c)   4096    528     10
584*4882a593Smuzhiyun  *   AT45DB0321B 32Mbit  (4M)    xx1101xx (0x34)   8192    528     10
585*4882a593Smuzhiyun  *   AT45DB0642  64Mbit  (8M)    xx111xxx (0x3c)   8192   1056     11
586*4882a593Smuzhiyun  *   AT45DB1282  128Mbit (16M)   xx0100xx (0x10)  16384   1056     11
587*4882a593Smuzhiyun  */
spi_dataflash_probe(struct udevice * dev)588*4882a593Smuzhiyun static int spi_dataflash_probe(struct udevice *dev)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	struct spi_slave *spi = dev_get_parent_priv(dev);
591*4882a593Smuzhiyun 	struct spi_flash *spi_flash;
592*4882a593Smuzhiyun 	struct data_flash_info *info;
593*4882a593Smuzhiyun 	int status;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	spi_flash = dev_get_uclass_priv(dev);
596*4882a593Smuzhiyun 	spi_flash->spi = spi;
597*4882a593Smuzhiyun 	spi_flash->dev = dev;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	status = spi_claim_bus(spi);
600*4882a593Smuzhiyun 	if (status)
601*4882a593Smuzhiyun 		return status;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/*
604*4882a593Smuzhiyun 	 * Try to detect dataflash by JEDEC ID.
605*4882a593Smuzhiyun 	 * If it succeeds we know we have either a C or D part.
606*4882a593Smuzhiyun 	 * D will support power of 2 pagesize option.
607*4882a593Smuzhiyun 	 * Both support the security register, though with different
608*4882a593Smuzhiyun 	 * write procedures.
609*4882a593Smuzhiyun 	 */
610*4882a593Smuzhiyun 	info = jedec_probe(spi);
611*4882a593Smuzhiyun 	if (IS_ERR(info))
612*4882a593Smuzhiyun 		goto err_jedec_probe;
613*4882a593Smuzhiyun 	if (info != NULL) {
614*4882a593Smuzhiyun 		status = add_dataflash(dev, info->name, info->nr_pages,
615*4882a593Smuzhiyun 				info->pagesize, info->pageoffset,
616*4882a593Smuzhiyun 				(info->flags & SUP_POW2PS) ? 'd' : 'c');
617*4882a593Smuzhiyun 		if (status < 0)
618*4882a593Smuzhiyun 			goto err_status;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun        /*
622*4882a593Smuzhiyun 	* Older chips support only legacy commands, identifing
623*4882a593Smuzhiyun 	* capacity using bits in the status byte.
624*4882a593Smuzhiyun 	*/
625*4882a593Smuzhiyun 	status = dataflash_status(spi);
626*4882a593Smuzhiyun 	if (status <= 0 || status == 0xff) {
627*4882a593Smuzhiyun 		printf("dataflash: read status error %d\n", status);
628*4882a593Smuzhiyun 		if (status == 0 || status == 0xff)
629*4882a593Smuzhiyun 			status = -ENODEV;
630*4882a593Smuzhiyun 		goto err_jedec_probe;
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun        /*
634*4882a593Smuzhiyun 	* if there's a device there, assume it's dataflash.
635*4882a593Smuzhiyun 	* board setup should have set spi->max_speed_max to
636*4882a593Smuzhiyun 	* match f(car) for continuous reads, mode 0 or 3.
637*4882a593Smuzhiyun 	*/
638*4882a593Smuzhiyun 	switch (status & 0x3c) {
639*4882a593Smuzhiyun 	case 0x0c:	/* 0 0 1 1 x x */
640*4882a593Smuzhiyun 		status = add_dataflash(dev, "AT45DB011B", 512, 264, 9, 0);
641*4882a593Smuzhiyun 		break;
642*4882a593Smuzhiyun 	case 0x14:	/* 0 1 0 1 x x */
643*4882a593Smuzhiyun 		status = add_dataflash(dev, "AT45DB021B", 1024, 264, 9, 0);
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case 0x1c:	/* 0 1 1 1 x x */
646*4882a593Smuzhiyun 		status = add_dataflash(dev, "AT45DB041x", 2048, 264, 9, 0);
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case 0x24:	/* 1 0 0 1 x x */
649*4882a593Smuzhiyun 		status = add_dataflash(dev, "AT45DB081B", 4096, 264, 9, 0);
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	case 0x2c:	/* 1 0 1 1 x x */
652*4882a593Smuzhiyun 		status = add_dataflash(dev, "AT45DB161x", 4096, 528, 10, 0);
653*4882a593Smuzhiyun 		break;
654*4882a593Smuzhiyun 	case 0x34:	/* 1 1 0 1 x x */
655*4882a593Smuzhiyun 		status = add_dataflash(dev, "AT45DB321x", 8192, 528, 10, 0);
656*4882a593Smuzhiyun 		break;
657*4882a593Smuzhiyun 	case 0x38:	/* 1 1 1 x x x */
658*4882a593Smuzhiyun 	case 0x3c:
659*4882a593Smuzhiyun 		status = add_dataflash(dev, "AT45DB642x", 8192, 1056, 11, 0);
660*4882a593Smuzhiyun 		break;
661*4882a593Smuzhiyun 	/* obsolete AT45DB1282 not (yet?) supported */
662*4882a593Smuzhiyun 	default:
663*4882a593Smuzhiyun 		printf("dataflash: unsupported device (%x)\n", status & 0x3c);
664*4882a593Smuzhiyun 		status = -ENODEV;
665*4882a593Smuzhiyun 		goto err_status;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return status;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun err_status:
671*4882a593Smuzhiyun 	spi_free_slave(spi);
672*4882a593Smuzhiyun err_jedec_probe:
673*4882a593Smuzhiyun 	spi_release_bus(spi);
674*4882a593Smuzhiyun 	return status;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun static const struct dm_spi_flash_ops spi_dataflash_ops = {
678*4882a593Smuzhiyun 	.read = spi_dataflash_read,
679*4882a593Smuzhiyun 	.write = spi_dataflash_write,
680*4882a593Smuzhiyun 	.erase = spi_dataflash_erase,
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun static const struct udevice_id spi_dataflash_ids[] = {
684*4882a593Smuzhiyun 	{ .compatible = "atmel,at45", },
685*4882a593Smuzhiyun 	{ .compatible = "atmel,dataflash", },
686*4882a593Smuzhiyun 	{ }
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun U_BOOT_DRIVER(spi_dataflash) = {
690*4882a593Smuzhiyun 	.name		= "spi_dataflash",
691*4882a593Smuzhiyun 	.id		= UCLASS_SPI_FLASH,
692*4882a593Smuzhiyun 	.of_match	= spi_dataflash_ids,
693*4882a593Smuzhiyun 	.probe		= spi_dataflash_probe,
694*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct dataflash),
695*4882a593Smuzhiyun 	.ops		= &spi_dataflash_ops,
696*4882a593Smuzhiyun };
697