1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * S5PC100 OneNAND driver at U-Boot
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2008-2009 Samsung Electronics
5*4882a593Smuzhiyun * Kyungmin Park <kyungmin.park@samsung.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Implementation:
8*4882a593Smuzhiyun * Emulate the pseudo BufferRAM
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <linux/compat.h>
16*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
17*4882a593Smuzhiyun #include <linux/mtd/onenand.h>
18*4882a593Smuzhiyun #include <linux/mtd/flashchip.h>
19*4882a593Smuzhiyun #include <linux/mtd/samsung_onenand.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define ONENAND_ERASE_STATUS 0x00
25*4882a593Smuzhiyun #define ONENAND_MULTI_ERASE_SET 0x01
26*4882a593Smuzhiyun #define ONENAND_ERASE_START 0x03
27*4882a593Smuzhiyun #define ONENAND_UNLOCK_START 0x08
28*4882a593Smuzhiyun #define ONENAND_UNLOCK_END 0x09
29*4882a593Smuzhiyun #define ONENAND_LOCK_START 0x0A
30*4882a593Smuzhiyun #define ONENAND_LOCK_END 0x0B
31*4882a593Smuzhiyun #define ONENAND_LOCK_TIGHT_START 0x0C
32*4882a593Smuzhiyun #define ONENAND_LOCK_TIGHT_END 0x0D
33*4882a593Smuzhiyun #define ONENAND_UNLOCK_ALL 0x0E
34*4882a593Smuzhiyun #define ONENAND_OTP_ACCESS 0x12
35*4882a593Smuzhiyun #define ONENAND_SPARE_ACCESS_ONLY 0x13
36*4882a593Smuzhiyun #define ONENAND_MAIN_ACCESS_ONLY 0x14
37*4882a593Smuzhiyun #define ONENAND_ERASE_VERIFY 0x15
38*4882a593Smuzhiyun #define ONENAND_MAIN_SPARE_ACCESS 0x16
39*4882a593Smuzhiyun #define ONENAND_PIPELINE_READ 0x4000
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #if defined(CONFIG_S5P)
42*4882a593Smuzhiyun #define MAP_00 (0x0 << 26)
43*4882a593Smuzhiyun #define MAP_01 (0x1 << 26)
44*4882a593Smuzhiyun #define MAP_10 (0x2 << 26)
45*4882a593Smuzhiyun #define MAP_11 (0x3 << 26)
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* read/write of XIP buffer */
49*4882a593Smuzhiyun #define CMD_MAP_00(mem_addr) (MAP_00 | ((mem_addr) << 1))
50*4882a593Smuzhiyun /* read/write to the memory device */
51*4882a593Smuzhiyun #define CMD_MAP_01(mem_addr) (MAP_01 | (mem_addr))
52*4882a593Smuzhiyun /* control special functions of the memory device */
53*4882a593Smuzhiyun #define CMD_MAP_10(mem_addr) (MAP_10 | (mem_addr))
54*4882a593Smuzhiyun /* direct interface(direct access) with the memory device */
55*4882a593Smuzhiyun #define CMD_MAP_11(mem_addr) (MAP_11 | ((mem_addr) << 2))
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct s3c_onenand {
58*4882a593Smuzhiyun struct mtd_info *mtd;
59*4882a593Smuzhiyun void __iomem *base;
60*4882a593Smuzhiyun void __iomem *ahb_addr;
61*4882a593Smuzhiyun int bootram_command;
62*4882a593Smuzhiyun void __iomem *page_buf;
63*4882a593Smuzhiyun void __iomem *oob_buf;
64*4882a593Smuzhiyun unsigned int (*mem_addr)(int fba, int fpa, int fsa);
65*4882a593Smuzhiyun struct samsung_onenand *reg;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct s3c_onenand *onenand;
69*4882a593Smuzhiyun
s3c_read_cmd(unsigned int cmd)70*4882a593Smuzhiyun static int s3c_read_cmd(unsigned int cmd)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun return readl(onenand->ahb_addr + cmd);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
s3c_write_cmd(int value,unsigned int cmd)75*4882a593Smuzhiyun static void s3c_write_cmd(int value, unsigned int cmd)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun writel(value, onenand->ahb_addr + cmd);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * MEM_ADDR
82*4882a593Smuzhiyun *
83*4882a593Smuzhiyun * fba: flash block address
84*4882a593Smuzhiyun * fpa: flash page address
85*4882a593Smuzhiyun * fsa: flash sector address
86*4882a593Smuzhiyun *
87*4882a593Smuzhiyun * return the buffer address on the memory device
88*4882a593Smuzhiyun * It will be combined with CMD_MAP_XX
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun #if defined(CONFIG_S5P)
s3c_mem_addr(int fba,int fpa,int fsa)91*4882a593Smuzhiyun static unsigned int s3c_mem_addr(int fba, int fpa, int fsa)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return (fba << 13) | (fpa << 7) | (fsa << 5);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun
s3c_onenand_reset(void)97*4882a593Smuzhiyun static void s3c_onenand_reset(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun unsigned long timeout = 0x10000;
100*4882a593Smuzhiyun int stat;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun writel(ONENAND_MEM_RESET_COLD, &onenand->reg->mem_reset);
103*4882a593Smuzhiyun while (timeout--) {
104*4882a593Smuzhiyun stat = readl(&onenand->reg->int_err_stat);
105*4882a593Smuzhiyun if (stat & RST_CMP)
106*4882a593Smuzhiyun break;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun stat = readl(&onenand->reg->int_err_stat);
109*4882a593Smuzhiyun writel(stat, &onenand->reg->int_err_ack);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Clear interrupt */
112*4882a593Smuzhiyun writel(0x0, &onenand->reg->int_err_ack);
113*4882a593Smuzhiyun /* Clear the ECC status */
114*4882a593Smuzhiyun writel(0x0, &onenand->reg->ecc_err_stat);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
s3c_onenand_readw(void __iomem * addr)117*4882a593Smuzhiyun static unsigned short s3c_onenand_readw(void __iomem *addr)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct onenand_chip *this = onenand->mtd->priv;
120*4882a593Smuzhiyun int reg = addr - this->base;
121*4882a593Smuzhiyun int word_addr = reg >> 1;
122*4882a593Smuzhiyun int value;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* It's used for probing time */
125*4882a593Smuzhiyun switch (reg) {
126*4882a593Smuzhiyun case ONENAND_REG_MANUFACTURER_ID:
127*4882a593Smuzhiyun return readl(&onenand->reg->manufact_id);
128*4882a593Smuzhiyun case ONENAND_REG_DEVICE_ID:
129*4882a593Smuzhiyun return readl(&onenand->reg->device_id);
130*4882a593Smuzhiyun case ONENAND_REG_VERSION_ID:
131*4882a593Smuzhiyun return readl(&onenand->reg->flash_ver_id);
132*4882a593Smuzhiyun case ONENAND_REG_DATA_BUFFER_SIZE:
133*4882a593Smuzhiyun return readl(&onenand->reg->data_buf_size);
134*4882a593Smuzhiyun case ONENAND_REG_TECHNOLOGY:
135*4882a593Smuzhiyun return readl(&onenand->reg->tech);
136*4882a593Smuzhiyun case ONENAND_REG_SYS_CFG1:
137*4882a593Smuzhiyun return readl(&onenand->reg->mem_cfg);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Used at unlock all status */
140*4882a593Smuzhiyun case ONENAND_REG_CTRL_STATUS:
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun case ONENAND_REG_WP_STATUS:
144*4882a593Smuzhiyun return ONENAND_WP_US;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun default:
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* BootRAM access control */
151*4882a593Smuzhiyun if (reg < ONENAND_DATARAM && onenand->bootram_command) {
152*4882a593Smuzhiyun if (word_addr == 0)
153*4882a593Smuzhiyun return readl(&onenand->reg->manufact_id);
154*4882a593Smuzhiyun if (word_addr == 1)
155*4882a593Smuzhiyun return readl(&onenand->reg->device_id);
156*4882a593Smuzhiyun if (word_addr == 2)
157*4882a593Smuzhiyun return readl(&onenand->reg->flash_ver_id);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun value = s3c_read_cmd(CMD_MAP_11(word_addr)) & 0xffff;
161*4882a593Smuzhiyun printk(KERN_INFO "s3c_onenand_readw: Illegal access"
162*4882a593Smuzhiyun " at reg 0x%x, value 0x%x\n", word_addr, value);
163*4882a593Smuzhiyun return value;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
s3c_onenand_writew(unsigned short value,void __iomem * addr)166*4882a593Smuzhiyun static void s3c_onenand_writew(unsigned short value, void __iomem *addr)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct onenand_chip *this = onenand->mtd->priv;
169*4882a593Smuzhiyun int reg = addr - this->base;
170*4882a593Smuzhiyun int word_addr = reg >> 1;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* It's used for probing time */
173*4882a593Smuzhiyun switch (reg) {
174*4882a593Smuzhiyun case ONENAND_REG_SYS_CFG1:
175*4882a593Smuzhiyun writel(value, &onenand->reg->mem_cfg);
176*4882a593Smuzhiyun return;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun case ONENAND_REG_START_ADDRESS1:
179*4882a593Smuzhiyun case ONENAND_REG_START_ADDRESS2:
180*4882a593Smuzhiyun return;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Lock/lock-tight/unlock/unlock_all */
183*4882a593Smuzhiyun case ONENAND_REG_START_BLOCK_ADDRESS:
184*4882a593Smuzhiyun return;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* BootRAM access control */
191*4882a593Smuzhiyun if (reg < ONENAND_DATARAM) {
192*4882a593Smuzhiyun if (value == ONENAND_CMD_READID) {
193*4882a593Smuzhiyun onenand->bootram_command = 1;
194*4882a593Smuzhiyun return;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun if (value == ONENAND_CMD_RESET) {
197*4882a593Smuzhiyun writel(ONENAND_MEM_RESET_COLD,
198*4882a593Smuzhiyun &onenand->reg->mem_reset);
199*4882a593Smuzhiyun onenand->bootram_command = 0;
200*4882a593Smuzhiyun return;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun printk(KERN_INFO "s3c_onenand_writew: Illegal access"
205*4882a593Smuzhiyun " at reg 0x%x, value 0x%x\n", word_addr, value);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun s3c_write_cmd(value, CMD_MAP_11(word_addr));
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
s3c_onenand_wait(struct mtd_info * mtd,int state)210*4882a593Smuzhiyun static int s3c_onenand_wait(struct mtd_info *mtd, int state)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun unsigned int flags = INT_ACT;
213*4882a593Smuzhiyun unsigned int stat, ecc;
214*4882a593Smuzhiyun unsigned long timeout = 0x100000;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun switch (state) {
217*4882a593Smuzhiyun case FL_READING:
218*4882a593Smuzhiyun flags |= BLK_RW_CMP | LOAD_CMP;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun case FL_WRITING:
221*4882a593Smuzhiyun flags |= BLK_RW_CMP | PGM_CMP;
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun case FL_ERASING:
224*4882a593Smuzhiyun flags |= BLK_RW_CMP | ERS_CMP;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case FL_LOCKING:
227*4882a593Smuzhiyun flags |= BLK_RW_CMP;
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun default:
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun while (timeout--) {
234*4882a593Smuzhiyun stat = readl(&onenand->reg->int_err_stat);
235*4882a593Smuzhiyun if (stat & flags)
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* To get correct interrupt status in timeout case */
240*4882a593Smuzhiyun stat = readl(&onenand->reg->int_err_stat);
241*4882a593Smuzhiyun writel(stat, &onenand->reg->int_err_ack);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * In the Spec. it checks the controller status first
245*4882a593Smuzhiyun * However if you get the correct information in case of
246*4882a593Smuzhiyun * power off recovery (POR) test, it should read ECC status first
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun if (stat & LOAD_CMP) {
249*4882a593Smuzhiyun ecc = readl(&onenand->reg->ecc_err_stat);
250*4882a593Smuzhiyun if (ecc & ONENAND_ECC_4BIT_UNCORRECTABLE) {
251*4882a593Smuzhiyun printk(KERN_INFO "%s: ECC error = 0x%04x\n",
252*4882a593Smuzhiyun __func__, ecc);
253*4882a593Smuzhiyun mtd->ecc_stats.failed++;
254*4882a593Smuzhiyun return -EBADMSG;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (stat & (LOCKED_BLK | ERS_FAIL | PGM_FAIL | LD_FAIL_ECC_ERR)) {
259*4882a593Smuzhiyun printk(KERN_INFO "%s: controller error = 0x%04x\n",
260*4882a593Smuzhiyun __func__, stat);
261*4882a593Smuzhiyun if (stat & LOCKED_BLK)
262*4882a593Smuzhiyun printk(KERN_INFO "%s: it's locked error = 0x%04x\n",
263*4882a593Smuzhiyun __func__, stat);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return -EIO;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
s3c_onenand_command(struct mtd_info * mtd,int cmd,loff_t addr,size_t len)271*4882a593Smuzhiyun static int s3c_onenand_command(struct mtd_info *mtd, int cmd,
272*4882a593Smuzhiyun loff_t addr, size_t len)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
275*4882a593Smuzhiyun unsigned int *m, *s;
276*4882a593Smuzhiyun int fba, fpa, fsa = 0;
277*4882a593Smuzhiyun unsigned int mem_addr;
278*4882a593Smuzhiyun int i, mcount, scount;
279*4882a593Smuzhiyun int index;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun fba = (int) (addr >> this->erase_shift);
282*4882a593Smuzhiyun fpa = (int) (addr >> this->page_shift);
283*4882a593Smuzhiyun fpa &= this->page_mask;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun mem_addr = onenand->mem_addr(fba, fpa, fsa);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun switch (cmd) {
288*4882a593Smuzhiyun case ONENAND_CMD_READ:
289*4882a593Smuzhiyun case ONENAND_CMD_READOOB:
290*4882a593Smuzhiyun case ONENAND_CMD_BUFFERRAM:
291*4882a593Smuzhiyun ONENAND_SET_NEXT_BUFFERRAM(this);
292*4882a593Smuzhiyun default:
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun index = ONENAND_CURRENT_BUFFERRAM(this);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun * Emulate Two BufferRAMs and access with 4 bytes pointer
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun m = (unsigned int *) onenand->page_buf;
302*4882a593Smuzhiyun s = (unsigned int *) onenand->oob_buf;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (index) {
305*4882a593Smuzhiyun m += (this->writesize >> 2);
306*4882a593Smuzhiyun s += (mtd->oobsize >> 2);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun mcount = mtd->writesize >> 2;
310*4882a593Smuzhiyun scount = mtd->oobsize >> 2;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun switch (cmd) {
313*4882a593Smuzhiyun case ONENAND_CMD_READ:
314*4882a593Smuzhiyun /* Main */
315*4882a593Smuzhiyun for (i = 0; i < mcount; i++)
316*4882a593Smuzhiyun *m++ = s3c_read_cmd(CMD_MAP_01(mem_addr));
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun case ONENAND_CMD_READOOB:
320*4882a593Smuzhiyun writel(TSRF, &onenand->reg->trans_spare);
321*4882a593Smuzhiyun /* Main */
322*4882a593Smuzhiyun for (i = 0; i < mcount; i++)
323*4882a593Smuzhiyun *m++ = s3c_read_cmd(CMD_MAP_01(mem_addr));
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Spare */
326*4882a593Smuzhiyun for (i = 0; i < scount; i++)
327*4882a593Smuzhiyun *s++ = s3c_read_cmd(CMD_MAP_01(mem_addr));
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun writel(0, &onenand->reg->trans_spare);
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun case ONENAND_CMD_PROG:
333*4882a593Smuzhiyun /* Main */
334*4882a593Smuzhiyun for (i = 0; i < mcount; i++)
335*4882a593Smuzhiyun s3c_write_cmd(*m++, CMD_MAP_01(mem_addr));
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun case ONENAND_CMD_PROGOOB:
339*4882a593Smuzhiyun writel(TSRF, &onenand->reg->trans_spare);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Main - dummy write */
342*4882a593Smuzhiyun for (i = 0; i < mcount; i++)
343*4882a593Smuzhiyun s3c_write_cmd(0xffffffff, CMD_MAP_01(mem_addr));
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Spare */
346*4882a593Smuzhiyun for (i = 0; i < scount; i++)
347*4882a593Smuzhiyun s3c_write_cmd(*s++, CMD_MAP_01(mem_addr));
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun writel(0, &onenand->reg->trans_spare);
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun case ONENAND_CMD_UNLOCK_ALL:
353*4882a593Smuzhiyun s3c_write_cmd(ONENAND_UNLOCK_ALL, CMD_MAP_10(mem_addr));
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun case ONENAND_CMD_ERASE:
357*4882a593Smuzhiyun s3c_write_cmd(ONENAND_ERASE_START, CMD_MAP_10(mem_addr));
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun case ONENAND_CMD_MULTIBLOCK_ERASE:
361*4882a593Smuzhiyun s3c_write_cmd(ONENAND_MULTI_ERASE_SET, CMD_MAP_10(mem_addr));
362*4882a593Smuzhiyun return 0;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun case ONENAND_CMD_ERASE_VERIFY:
365*4882a593Smuzhiyun s3c_write_cmd(ONENAND_ERASE_VERIFY, CMD_MAP_10(mem_addr));
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun default:
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
s3c_get_bufferram(struct mtd_info * mtd,int area)375*4882a593Smuzhiyun static unsigned char *s3c_get_bufferram(struct mtd_info *mtd, int area)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
378*4882a593Smuzhiyun int index = ONENAND_CURRENT_BUFFERRAM(this);
379*4882a593Smuzhiyun unsigned char *p;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (area == ONENAND_DATARAM) {
382*4882a593Smuzhiyun p = (unsigned char *) onenand->page_buf;
383*4882a593Smuzhiyun if (index == 1)
384*4882a593Smuzhiyun p += this->writesize;
385*4882a593Smuzhiyun } else {
386*4882a593Smuzhiyun p = (unsigned char *) onenand->oob_buf;
387*4882a593Smuzhiyun if (index == 1)
388*4882a593Smuzhiyun p += mtd->oobsize;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return p;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
onenand_read_bufferram(struct mtd_info * mtd,loff_t addr,int area,unsigned char * buffer,int offset,size_t count)394*4882a593Smuzhiyun static int onenand_read_bufferram(struct mtd_info *mtd, loff_t addr, int area,
395*4882a593Smuzhiyun unsigned char *buffer, int offset,
396*4882a593Smuzhiyun size_t count)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun unsigned char *p;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun p = s3c_get_bufferram(mtd, area);
401*4882a593Smuzhiyun memcpy(buffer, p + offset, count);
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
onenand_write_bufferram(struct mtd_info * mtd,loff_t addr,int area,const unsigned char * buffer,int offset,size_t count)405*4882a593Smuzhiyun static int onenand_write_bufferram(struct mtd_info *mtd, loff_t addr, int area,
406*4882a593Smuzhiyun const unsigned char *buffer, int offset,
407*4882a593Smuzhiyun size_t count)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun unsigned char *p;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun p = s3c_get_bufferram(mtd, area);
412*4882a593Smuzhiyun memcpy(p + offset, buffer, count);
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
s3c_onenand_bbt_wait(struct mtd_info * mtd,int state)416*4882a593Smuzhiyun static int s3c_onenand_bbt_wait(struct mtd_info *mtd, int state)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct samsung_onenand *reg = (struct samsung_onenand *)onenand->base;
419*4882a593Smuzhiyun unsigned int flags = INT_ACT | LOAD_CMP;
420*4882a593Smuzhiyun unsigned int stat;
421*4882a593Smuzhiyun unsigned long timeout = 0x10000;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun while (timeout--) {
424*4882a593Smuzhiyun stat = readl(®->int_err_stat);
425*4882a593Smuzhiyun if (stat & flags)
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun /* To get correct interrupt status in timeout case */
429*4882a593Smuzhiyun stat = readl(&onenand->reg->int_err_stat);
430*4882a593Smuzhiyun writel(stat, &onenand->reg->int_err_ack);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (stat & LD_FAIL_ECC_ERR) {
433*4882a593Smuzhiyun s3c_onenand_reset();
434*4882a593Smuzhiyun return ONENAND_BBT_READ_ERROR;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (stat & LOAD_CMP) {
438*4882a593Smuzhiyun int ecc = readl(&onenand->reg->ecc_err_stat);
439*4882a593Smuzhiyun if (ecc & ONENAND_ECC_4BIT_UNCORRECTABLE) {
440*4882a593Smuzhiyun s3c_onenand_reset();
441*4882a593Smuzhiyun return ONENAND_BBT_READ_ERROR;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
s3c_onenand_check_lock_status(struct mtd_info * mtd)448*4882a593Smuzhiyun static void s3c_onenand_check_lock_status(struct mtd_info *mtd)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
451*4882a593Smuzhiyun unsigned int block, end;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun end = this->chipsize >> this->erase_shift;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun for (block = 0; block < end; block++) {
456*4882a593Smuzhiyun s3c_read_cmd(CMD_MAP_01(onenand->mem_addr(block, 0, 0)));
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (readl(&onenand->reg->int_err_stat) & LOCKED_BLK) {
459*4882a593Smuzhiyun printf("block %d is write-protected!\n", block);
460*4882a593Smuzhiyun writel(LOCKED_BLK, &onenand->reg->int_err_ack);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
s3c_onenand_do_lock_cmd(struct mtd_info * mtd,loff_t ofs,size_t len,int cmd)465*4882a593Smuzhiyun static void s3c_onenand_do_lock_cmd(struct mtd_info *mtd, loff_t ofs,
466*4882a593Smuzhiyun size_t len, int cmd)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
469*4882a593Smuzhiyun int start, end, start_mem_addr, end_mem_addr;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun start = ofs >> this->erase_shift;
472*4882a593Smuzhiyun start_mem_addr = onenand->mem_addr(start, 0, 0);
473*4882a593Smuzhiyun end = start + (len >> this->erase_shift) - 1;
474*4882a593Smuzhiyun end_mem_addr = onenand->mem_addr(end, 0, 0);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (cmd == ONENAND_CMD_LOCK) {
477*4882a593Smuzhiyun s3c_write_cmd(ONENAND_LOCK_START, CMD_MAP_10(start_mem_addr));
478*4882a593Smuzhiyun s3c_write_cmd(ONENAND_LOCK_END, CMD_MAP_10(end_mem_addr));
479*4882a593Smuzhiyun } else {
480*4882a593Smuzhiyun s3c_write_cmd(ONENAND_UNLOCK_START, CMD_MAP_10(start_mem_addr));
481*4882a593Smuzhiyun s3c_write_cmd(ONENAND_UNLOCK_END, CMD_MAP_10(end_mem_addr));
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun this->wait(mtd, FL_LOCKING);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
s3c_onenand_unlock_all(struct mtd_info * mtd)487*4882a593Smuzhiyun static void s3c_onenand_unlock_all(struct mtd_info *mtd)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
490*4882a593Smuzhiyun loff_t ofs = 0;
491*4882a593Smuzhiyun size_t len = this->chipsize;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* FIXME workaround */
494*4882a593Smuzhiyun this->subpagesize = mtd->writesize;
495*4882a593Smuzhiyun mtd->subpage_sft = 0;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (this->options & ONENAND_HAS_UNLOCK_ALL) {
498*4882a593Smuzhiyun /* Write unlock command */
499*4882a593Smuzhiyun this->command(mtd, ONENAND_CMD_UNLOCK_ALL, 0, 0);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* No need to check return value */
502*4882a593Smuzhiyun this->wait(mtd, FL_LOCKING);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Workaround for all block unlock in DDP */
505*4882a593Smuzhiyun if (!ONENAND_IS_DDP(this)) {
506*4882a593Smuzhiyun s3c_onenand_check_lock_status(mtd);
507*4882a593Smuzhiyun return;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* All blocks on another chip */
511*4882a593Smuzhiyun ofs = this->chipsize >> 1;
512*4882a593Smuzhiyun len = this->chipsize >> 1;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun s3c_onenand_do_lock_cmd(mtd, ofs, len, ONENAND_CMD_UNLOCK);
516*4882a593Smuzhiyun s3c_onenand_check_lock_status(mtd);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
s5pc110_chip_probe(struct mtd_info * mtd)519*4882a593Smuzhiyun int s5pc110_chip_probe(struct mtd_info *mtd)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
s5pc210_chip_probe(struct mtd_info * mtd)524*4882a593Smuzhiyun int s5pc210_chip_probe(struct mtd_info *mtd)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
s3c_onenand_init(struct mtd_info * mtd)529*4882a593Smuzhiyun void s3c_onenand_init(struct mtd_info *mtd)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
532*4882a593Smuzhiyun u32 size = (4 << 10); /* 4 KiB */
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun onenand = malloc(sizeof(struct s3c_onenand));
535*4882a593Smuzhiyun if (!onenand)
536*4882a593Smuzhiyun return;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun onenand->page_buf = malloc(size * sizeof(char));
539*4882a593Smuzhiyun if (!onenand->page_buf)
540*4882a593Smuzhiyun return;
541*4882a593Smuzhiyun memset(onenand->page_buf, 0xff, size);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun onenand->oob_buf = malloc(128 * sizeof(char));
544*4882a593Smuzhiyun if (!onenand->oob_buf)
545*4882a593Smuzhiyun return;
546*4882a593Smuzhiyun memset(onenand->oob_buf, 0xff, 128);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun onenand->mtd = mtd;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun #if defined(CONFIG_S5P)
551*4882a593Smuzhiyun onenand->base = (void *)0xE7100000;
552*4882a593Smuzhiyun onenand->ahb_addr = (void *)0xB0000000;
553*4882a593Smuzhiyun #endif
554*4882a593Smuzhiyun onenand->mem_addr = s3c_mem_addr;
555*4882a593Smuzhiyun onenand->reg = (struct samsung_onenand *)onenand->base;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun this->read_word = s3c_onenand_readw;
558*4882a593Smuzhiyun this->write_word = s3c_onenand_writew;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun this->wait = s3c_onenand_wait;
561*4882a593Smuzhiyun this->bbt_wait = s3c_onenand_bbt_wait;
562*4882a593Smuzhiyun this->unlock_all = s3c_onenand_unlock_all;
563*4882a593Smuzhiyun this->command = s3c_onenand_command;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun this->read_bufferram = onenand_read_bufferram;
566*4882a593Smuzhiyun this->write_bufferram = onenand_write_bufferram;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun this->options |= ONENAND_RUNTIME_BADBLOCK_CHECK;
569*4882a593Smuzhiyun }
570