1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2014-2015, Antmicro Ltd <www.antmicro.com>
3*4882a593Smuzhiyun * Copyright (c) 2015, AW-SOM Technologies <www.aw-som.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <asm/arch/clock.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <config.h>
12*4882a593Smuzhiyun #include <nand.h>
13*4882a593Smuzhiyun #include <linux/ctype.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* registers */
16*4882a593Smuzhiyun #define NFC_CTL 0x00000000
17*4882a593Smuzhiyun #define NFC_ST 0x00000004
18*4882a593Smuzhiyun #define NFC_INT 0x00000008
19*4882a593Smuzhiyun #define NFC_TIMING_CTL 0x0000000C
20*4882a593Smuzhiyun #define NFC_TIMING_CFG 0x00000010
21*4882a593Smuzhiyun #define NFC_ADDR_LOW 0x00000014
22*4882a593Smuzhiyun #define NFC_ADDR_HIGH 0x00000018
23*4882a593Smuzhiyun #define NFC_SECTOR_NUM 0x0000001C
24*4882a593Smuzhiyun #define NFC_CNT 0x00000020
25*4882a593Smuzhiyun #define NFC_CMD 0x00000024
26*4882a593Smuzhiyun #define NFC_RCMD_SET 0x00000028
27*4882a593Smuzhiyun #define NFC_WCMD_SET 0x0000002C
28*4882a593Smuzhiyun #define NFC_IO_DATA 0x00000030
29*4882a593Smuzhiyun #define NFC_ECC_CTL 0x00000034
30*4882a593Smuzhiyun #define NFC_ECC_ST 0x00000038
31*4882a593Smuzhiyun #define NFC_DEBUG 0x0000003C
32*4882a593Smuzhiyun #define NFC_ECC_CNT0 0x00000040
33*4882a593Smuzhiyun #define NFC_ECC_CNT1 0x00000044
34*4882a593Smuzhiyun #define NFC_ECC_CNT2 0x00000048
35*4882a593Smuzhiyun #define NFC_ECC_CNT3 0x0000004C
36*4882a593Smuzhiyun #define NFC_USER_DATA_BASE 0x00000050
37*4882a593Smuzhiyun #define NFC_EFNAND_STATUS 0x00000090
38*4882a593Smuzhiyun #define NFC_SPARE_AREA 0x000000A0
39*4882a593Smuzhiyun #define NFC_PATTERN_ID 0x000000A4
40*4882a593Smuzhiyun #define NFC_RAM0_BASE 0x00000400
41*4882a593Smuzhiyun #define NFC_RAM1_BASE 0x00000800
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define NFC_CTL_EN (1 << 0)
44*4882a593Smuzhiyun #define NFC_CTL_RESET (1 << 1)
45*4882a593Smuzhiyun #define NFC_CTL_RAM_METHOD (1 << 14)
46*4882a593Smuzhiyun #define NFC_CTL_PAGE_SIZE_MASK (0xf << 8)
47*4882a593Smuzhiyun #define NFC_CTL_PAGE_SIZE(a) ((fls(a) - 11) << 8)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define NFC_ECC_EN (1 << 0)
51*4882a593Smuzhiyun #define NFC_ECC_PIPELINE (1 << 3)
52*4882a593Smuzhiyun #define NFC_ECC_EXCEPTION (1 << 4)
53*4882a593Smuzhiyun #define NFC_ECC_BLOCK_SIZE (1 << 5)
54*4882a593Smuzhiyun #define NFC_ECC_RANDOM_EN (1 << 9)
55*4882a593Smuzhiyun #define NFC_ECC_RANDOM_DIRECTION (1 << 10)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define NFC_ADDR_NUM_OFFSET 16
59*4882a593Smuzhiyun #define NFC_SEND_ADDR (1 << 19)
60*4882a593Smuzhiyun #define NFC_ACCESS_DIR (1 << 20)
61*4882a593Smuzhiyun #define NFC_DATA_TRANS (1 << 21)
62*4882a593Smuzhiyun #define NFC_SEND_CMD1 (1 << 22)
63*4882a593Smuzhiyun #define NFC_WAIT_FLAG (1 << 23)
64*4882a593Smuzhiyun #define NFC_SEND_CMD2 (1 << 24)
65*4882a593Smuzhiyun #define NFC_SEQ (1 << 25)
66*4882a593Smuzhiyun #define NFC_DATA_SWAP_METHOD (1 << 26)
67*4882a593Smuzhiyun #define NFC_ROW_AUTO_INC (1 << 27)
68*4882a593Smuzhiyun #define NFC_SEND_CMD3 (1 << 28)
69*4882a593Smuzhiyun #define NFC_SEND_CMD4 (1 << 29)
70*4882a593Smuzhiyun #define NFC_RAW_CMD (0 << 30)
71*4882a593Smuzhiyun #define NFC_ECC_CMD (1 << 30)
72*4882a593Smuzhiyun #define NFC_PAGE_CMD (2 << 30)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define NFC_ST_CMD_INT_FLAG (1 << 1)
75*4882a593Smuzhiyun #define NFC_ST_DMA_INT_FLAG (1 << 2)
76*4882a593Smuzhiyun #define NFC_ST_CMD_FIFO_STAT (1 << 3)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define NFC_READ_CMD_OFFSET 0
79*4882a593Smuzhiyun #define NFC_RANDOM_READ_CMD0_OFFSET 8
80*4882a593Smuzhiyun #define NFC_RANDOM_READ_CMD1_OFFSET 16
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define NFC_CMD_RNDOUTSTART 0xE0
83*4882a593Smuzhiyun #define NFC_CMD_RNDOUT 0x05
84*4882a593Smuzhiyun #define NFC_CMD_READSTART 0x30
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct nfc_config {
87*4882a593Smuzhiyun int page_size;
88*4882a593Smuzhiyun int ecc_strength;
89*4882a593Smuzhiyun int ecc_size;
90*4882a593Smuzhiyun int addr_cycles;
91*4882a593Smuzhiyun int nseeds;
92*4882a593Smuzhiyun bool randomize;
93*4882a593Smuzhiyun bool valid;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* minimal "boot0" style NAND support for Allwinner A20 */
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* random seed used by linux */
99*4882a593Smuzhiyun const uint16_t random_seed[128] = {
100*4882a593Smuzhiyun 0x2b75, 0x0bd0, 0x5ca3, 0x62d1, 0x1c93, 0x07e9, 0x2162, 0x3a72,
101*4882a593Smuzhiyun 0x0d67, 0x67f9, 0x1be7, 0x077d, 0x032f, 0x0dac, 0x2716, 0x2436,
102*4882a593Smuzhiyun 0x7922, 0x1510, 0x3860, 0x5287, 0x480f, 0x4252, 0x1789, 0x5a2d,
103*4882a593Smuzhiyun 0x2a49, 0x5e10, 0x437f, 0x4b4e, 0x2f45, 0x216e, 0x5cb7, 0x7130,
104*4882a593Smuzhiyun 0x2a3f, 0x60e4, 0x4dc9, 0x0ef0, 0x0f52, 0x1bb9, 0x6211, 0x7a56,
105*4882a593Smuzhiyun 0x226d, 0x4ea7, 0x6f36, 0x3692, 0x38bf, 0x0c62, 0x05eb, 0x4c55,
106*4882a593Smuzhiyun 0x60f4, 0x728c, 0x3b6f, 0x2037, 0x7f69, 0x0936, 0x651a, 0x4ceb,
107*4882a593Smuzhiyun 0x6218, 0x79f3, 0x383f, 0x18d9, 0x4f05, 0x5c82, 0x2912, 0x6f17,
108*4882a593Smuzhiyun 0x6856, 0x5938, 0x1007, 0x61ab, 0x3e7f, 0x57c2, 0x542f, 0x4f62,
109*4882a593Smuzhiyun 0x7454, 0x2eac, 0x7739, 0x42d4, 0x2f90, 0x435a, 0x2e52, 0x2064,
110*4882a593Smuzhiyun 0x637c, 0x66ad, 0x2c90, 0x0bad, 0x759c, 0x0029, 0x0986, 0x7126,
111*4882a593Smuzhiyun 0x1ca7, 0x1605, 0x386a, 0x27f5, 0x1380, 0x6d75, 0x24c3, 0x0f8e,
112*4882a593Smuzhiyun 0x2b7a, 0x1418, 0x1fd1, 0x7dc1, 0x2d8e, 0x43af, 0x2267, 0x7da3,
113*4882a593Smuzhiyun 0x4e3d, 0x1338, 0x50db, 0x454d, 0x764d, 0x40a3, 0x42e6, 0x262b,
114*4882a593Smuzhiyun 0x2d2e, 0x1aea, 0x2e17, 0x173d, 0x3a6e, 0x71bf, 0x25f9, 0x0a5d,
115*4882a593Smuzhiyun 0x7c57, 0x0fbe, 0x46ce, 0x4939, 0x6b17, 0x37bb, 0x3e91, 0x76db,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define DEFAULT_TIMEOUT_US 100000
119*4882a593Smuzhiyun
check_value_inner(int offset,int expected_bits,int timeout_us,int negation)120*4882a593Smuzhiyun static int check_value_inner(int offset, int expected_bits,
121*4882a593Smuzhiyun int timeout_us, int negation)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun do {
124*4882a593Smuzhiyun int val = readl(offset) & expected_bits;
125*4882a593Smuzhiyun if (negation ? !val : val)
126*4882a593Smuzhiyun return 1;
127*4882a593Smuzhiyun udelay(1);
128*4882a593Smuzhiyun } while (--timeout_us);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
check_value(int offset,int expected_bits,int timeout_us)133*4882a593Smuzhiyun static inline int check_value(int offset, int expected_bits,
134*4882a593Smuzhiyun int timeout_us)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun return check_value_inner(offset, expected_bits, timeout_us, 0);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
check_value_negated(int offset,int unexpected_bits,int timeout_us)139*4882a593Smuzhiyun static inline int check_value_negated(int offset, int unexpected_bits,
140*4882a593Smuzhiyun int timeout_us)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return check_value_inner(offset, unexpected_bits, timeout_us, 1);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
nand_wait_cmd_fifo_empty(void)145*4882a593Smuzhiyun static int nand_wait_cmd_fifo_empty(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun if (!check_value_negated(SUNXI_NFC_BASE + NFC_ST, NFC_ST_CMD_FIFO_STAT,
148*4882a593Smuzhiyun DEFAULT_TIMEOUT_US)) {
149*4882a593Smuzhiyun printf("nand: timeout waiting for empty cmd FIFO\n");
150*4882a593Smuzhiyun return -ETIMEDOUT;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
nand_wait_int(void)156*4882a593Smuzhiyun static int nand_wait_int(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun if (!check_value(SUNXI_NFC_BASE + NFC_ST, NFC_ST_CMD_INT_FLAG,
159*4882a593Smuzhiyun DEFAULT_TIMEOUT_US)) {
160*4882a593Smuzhiyun printf("nand: timeout waiting for interruption\n");
161*4882a593Smuzhiyun return -ETIMEDOUT;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
nand_exec_cmd(u32 cmd)167*4882a593Smuzhiyun static int nand_exec_cmd(u32 cmd)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun ret = nand_wait_cmd_fifo_empty();
172*4882a593Smuzhiyun if (ret)
173*4882a593Smuzhiyun return ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun writel(NFC_ST_CMD_INT_FLAG, SUNXI_NFC_BASE + NFC_ST);
176*4882a593Smuzhiyun writel(cmd, SUNXI_NFC_BASE + NFC_CMD);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return nand_wait_int();
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
nand_init(void)181*4882a593Smuzhiyun void nand_init(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun uint32_t val;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun board_nand_init();
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun val = readl(SUNXI_NFC_BASE + NFC_CTL);
188*4882a593Smuzhiyun /* enable and reset CTL */
189*4882a593Smuzhiyun writel(val | NFC_CTL_EN | NFC_CTL_RESET,
190*4882a593Smuzhiyun SUNXI_NFC_BASE + NFC_CTL);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (!check_value_negated(SUNXI_NFC_BASE + NFC_CTL,
193*4882a593Smuzhiyun NFC_CTL_RESET, DEFAULT_TIMEOUT_US)) {
194*4882a593Smuzhiyun printf("Couldn't initialize nand\n");
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* reset NAND */
198*4882a593Smuzhiyun nand_exec_cmd(NFC_SEND_CMD1 | NFC_WAIT_FLAG | NAND_CMD_RESET);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
nand_apply_config(const struct nfc_config * conf)201*4882a593Smuzhiyun static void nand_apply_config(const struct nfc_config *conf)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun u32 val;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun nand_wait_cmd_fifo_empty();
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun val = readl(SUNXI_NFC_BASE + NFC_CTL);
208*4882a593Smuzhiyun val &= ~NFC_CTL_PAGE_SIZE_MASK;
209*4882a593Smuzhiyun writel(val | NFC_CTL_RAM_METHOD | NFC_CTL_PAGE_SIZE(conf->page_size),
210*4882a593Smuzhiyun SUNXI_NFC_BASE + NFC_CTL);
211*4882a593Smuzhiyun writel(conf->ecc_size, SUNXI_NFC_BASE + NFC_CNT);
212*4882a593Smuzhiyun writel(conf->page_size, SUNXI_NFC_BASE + NFC_SPARE_AREA);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
nand_load_page(const struct nfc_config * conf,u32 offs)215*4882a593Smuzhiyun static int nand_load_page(const struct nfc_config *conf, u32 offs)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun int page = offs / conf->page_size;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun writel((NFC_CMD_RNDOUTSTART << NFC_RANDOM_READ_CMD1_OFFSET) |
220*4882a593Smuzhiyun (NFC_CMD_RNDOUT << NFC_RANDOM_READ_CMD0_OFFSET) |
221*4882a593Smuzhiyun (NFC_CMD_READSTART << NFC_READ_CMD_OFFSET),
222*4882a593Smuzhiyun SUNXI_NFC_BASE + NFC_RCMD_SET);
223*4882a593Smuzhiyun writel(((page & 0xFFFF) << 16), SUNXI_NFC_BASE + NFC_ADDR_LOW);
224*4882a593Smuzhiyun writel((page >> 16) & 0xFF, SUNXI_NFC_BASE + NFC_ADDR_HIGH);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return nand_exec_cmd(NFC_SEND_CMD1 | NFC_SEND_CMD2 | NFC_RAW_CMD |
227*4882a593Smuzhiyun NFC_SEND_ADDR | NFC_WAIT_FLAG |
228*4882a593Smuzhiyun ((conf->addr_cycles - 1) << NFC_ADDR_NUM_OFFSET));
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
nand_change_column(u16 column)231*4882a593Smuzhiyun static int nand_change_column(u16 column)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun int ret;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun writel((NFC_CMD_RNDOUTSTART << NFC_RANDOM_READ_CMD1_OFFSET) |
236*4882a593Smuzhiyun (NFC_CMD_RNDOUT << NFC_RANDOM_READ_CMD0_OFFSET) |
237*4882a593Smuzhiyun (NFC_CMD_RNDOUTSTART << NFC_READ_CMD_OFFSET),
238*4882a593Smuzhiyun SUNXI_NFC_BASE + NFC_RCMD_SET);
239*4882a593Smuzhiyun writel(column, SUNXI_NFC_BASE + NFC_ADDR_LOW);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = nand_exec_cmd(NFC_SEND_CMD1 | NFC_SEND_CMD2 | NFC_RAW_CMD |
242*4882a593Smuzhiyun (1 << NFC_ADDR_NUM_OFFSET) | NFC_SEND_ADDR |
243*4882a593Smuzhiyun NFC_CMD_RNDOUT);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun return ret;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Ensure tCCS has passed before reading data */
248*4882a593Smuzhiyun udelay(1);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static const int ecc_bytes[] = {32, 46, 54, 60, 74, 88, 102, 110, 116};
254*4882a593Smuzhiyun
nand_read_page(const struct nfc_config * conf,u32 offs,void * dest,int len)255*4882a593Smuzhiyun static int nand_read_page(const struct nfc_config *conf, u32 offs,
256*4882a593Smuzhiyun void *dest, int len)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun int nsectors = len / conf->ecc_size;
259*4882a593Smuzhiyun u16 rand_seed = 0;
260*4882a593Smuzhiyun int oob_chunk_sz = ecc_bytes[conf->ecc_strength];
261*4882a593Smuzhiyun int page = offs / conf->page_size;
262*4882a593Smuzhiyun u32 ecc_st;
263*4882a593Smuzhiyun int i;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (offs % conf->page_size || len % conf->ecc_size ||
266*4882a593Smuzhiyun len > conf->page_size || len < 0)
267*4882a593Smuzhiyun return -EINVAL;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Choose correct seed if randomized */
270*4882a593Smuzhiyun if (conf->randomize)
271*4882a593Smuzhiyun rand_seed = random_seed[page % conf->nseeds];
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Retrieve data from SRAM (PIO) */
274*4882a593Smuzhiyun for (i = 0; i < nsectors; i++) {
275*4882a593Smuzhiyun int data_off = i * conf->ecc_size;
276*4882a593Smuzhiyun int oob_off = conf->page_size + (i * oob_chunk_sz);
277*4882a593Smuzhiyun u8 *data = dest + data_off;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Clear ECC status and restart ECC engine */
280*4882a593Smuzhiyun writel(0, SUNXI_NFC_BASE + NFC_ECC_ST);
281*4882a593Smuzhiyun writel((rand_seed << 16) | (conf->ecc_strength << 12) |
282*4882a593Smuzhiyun (conf->randomize ? NFC_ECC_RANDOM_EN : 0) |
283*4882a593Smuzhiyun (conf->ecc_size == 512 ? NFC_ECC_BLOCK_SIZE : 0) |
284*4882a593Smuzhiyun NFC_ECC_EN | NFC_ECC_EXCEPTION,
285*4882a593Smuzhiyun SUNXI_NFC_BASE + NFC_ECC_CTL);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Move the data in SRAM */
288*4882a593Smuzhiyun nand_change_column(data_off);
289*4882a593Smuzhiyun writel(conf->ecc_size, SUNXI_NFC_BASE + NFC_CNT);
290*4882a593Smuzhiyun nand_exec_cmd(NFC_DATA_TRANS);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * Let the ECC engine consume the ECC bytes and possibly correct
294*4882a593Smuzhiyun * the data.
295*4882a593Smuzhiyun */
296*4882a593Smuzhiyun nand_change_column(oob_off);
297*4882a593Smuzhiyun nand_exec_cmd(NFC_DATA_TRANS | NFC_ECC_CMD);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Get the ECC status */
300*4882a593Smuzhiyun ecc_st = readl(SUNXI_NFC_BASE + NFC_ECC_ST);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* ECC error detected. */
303*4882a593Smuzhiyun if (ecc_st & 0xffff)
304*4882a593Smuzhiyun return -EIO;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * Return 1 if the first chunk is empty (needed for
308*4882a593Smuzhiyun * configuration detection).
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun if (!i && (ecc_st & 0x10000))
311*4882a593Smuzhiyun return 1;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Retrieve the data from SRAM */
314*4882a593Smuzhiyun memcpy_fromio(data, SUNXI_NFC_BASE + NFC_RAM0_BASE,
315*4882a593Smuzhiyun conf->ecc_size);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Stop the ECC engine */
318*4882a593Smuzhiyun writel(readl(SUNXI_NFC_BASE + NFC_ECC_CTL) & ~NFC_ECC_EN,
319*4882a593Smuzhiyun SUNXI_NFC_BASE + NFC_ECC_CTL);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (data_off + conf->ecc_size >= len)
322*4882a593Smuzhiyun break;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
nand_max_ecc_strength(struct nfc_config * conf)328*4882a593Smuzhiyun static int nand_max_ecc_strength(struct nfc_config *conf)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun int max_oobsize, max_ecc_bytes;
331*4882a593Smuzhiyun int nsectors = conf->page_size / conf->ecc_size;
332*4882a593Smuzhiyun int i;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /*
335*4882a593Smuzhiyun * ECC strength is limited by the size of the OOB area which is
336*4882a593Smuzhiyun * correlated with the page size.
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun switch (conf->page_size) {
339*4882a593Smuzhiyun case 2048:
340*4882a593Smuzhiyun max_oobsize = 64;
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case 4096:
343*4882a593Smuzhiyun max_oobsize = 256;
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun case 8192:
346*4882a593Smuzhiyun max_oobsize = 640;
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun case 16384:
349*4882a593Smuzhiyun max_oobsize = 1664;
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun default:
352*4882a593Smuzhiyun return -EINVAL;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun max_ecc_bytes = max_oobsize / nsectors;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ecc_bytes); i++) {
358*4882a593Smuzhiyun if (ecc_bytes[i] > max_ecc_bytes)
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (!i)
363*4882a593Smuzhiyun return -EINVAL;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return i - 1;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
nand_detect_ecc_config(struct nfc_config * conf,u32 offs,void * dest)368*4882a593Smuzhiyun static int nand_detect_ecc_config(struct nfc_config *conf, u32 offs,
369*4882a593Smuzhiyun void *dest)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun /* NAND with pages > 4k will likely require 1k sector size. */
372*4882a593Smuzhiyun int min_ecc_size = conf->page_size > 4096 ? 1024 : 512;
373*4882a593Smuzhiyun int page = offs / conf->page_size;
374*4882a593Smuzhiyun int ret;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * In most cases, 1k sectors are preferred over 512b ones, start
378*4882a593Smuzhiyun * testing this config first.
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun for (conf->ecc_size = 1024; conf->ecc_size >= min_ecc_size;
381*4882a593Smuzhiyun conf->ecc_size >>= 1) {
382*4882a593Smuzhiyun int max_ecc_strength = nand_max_ecc_strength(conf);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun nand_apply_config(conf);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun * We are starting from the maximum ECC strength because
388*4882a593Smuzhiyun * most of the time NAND vendors provide an OOB area that
389*4882a593Smuzhiyun * barely meets the ECC requirements.
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun for (conf->ecc_strength = max_ecc_strength;
392*4882a593Smuzhiyun conf->ecc_strength >= 0;
393*4882a593Smuzhiyun conf->ecc_strength--) {
394*4882a593Smuzhiyun conf->randomize = false;
395*4882a593Smuzhiyun if (nand_change_column(0))
396*4882a593Smuzhiyun return -EIO;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * Only read the first sector to speedup detection.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun ret = nand_read_page(conf, offs, dest, conf->ecc_size);
402*4882a593Smuzhiyun if (!ret) {
403*4882a593Smuzhiyun return 0;
404*4882a593Smuzhiyun } else if (ret > 0) {
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * If page is empty we can't deduce anything
407*4882a593Smuzhiyun * about the ECC config => stop the detection.
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun conf->randomize = true;
413*4882a593Smuzhiyun conf->nseeds = ARRAY_SIZE(random_seed);
414*4882a593Smuzhiyun do {
415*4882a593Smuzhiyun if (nand_change_column(0))
416*4882a593Smuzhiyun return -EIO;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (!nand_read_page(conf, offs, dest,
419*4882a593Smuzhiyun conf->ecc_size))
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /*
423*4882a593Smuzhiyun * Find the next ->nseeds value that would
424*4882a593Smuzhiyun * change the randomizer seed for the page
425*4882a593Smuzhiyun * we're trying to read.
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun while (conf->nseeds >= 16) {
428*4882a593Smuzhiyun int seed = page % conf->nseeds;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun conf->nseeds >>= 1;
431*4882a593Smuzhiyun if (seed != page % conf->nseeds)
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun } while (conf->nseeds >= 16);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return -EINVAL;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
nand_detect_config(struct nfc_config * conf,u32 offs,void * dest)441*4882a593Smuzhiyun static int nand_detect_config(struct nfc_config *conf, u32 offs, void *dest)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun if (conf->valid)
444*4882a593Smuzhiyun return 0;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun * Modern NANDs are more likely than legacy ones, so we start testing
448*4882a593Smuzhiyun * with 5 address cycles.
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun for (conf->addr_cycles = 5;
451*4882a593Smuzhiyun conf->addr_cycles >= 4;
452*4882a593Smuzhiyun conf->addr_cycles--) {
453*4882a593Smuzhiyun int max_page_size = conf->addr_cycles == 4 ? 2048 : 16384;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * Ignoring 1k pages cause I'm not even sure this case exist
457*4882a593Smuzhiyun * in the real world.
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun for (conf->page_size = 2048; conf->page_size <= max_page_size;
460*4882a593Smuzhiyun conf->page_size <<= 1) {
461*4882a593Smuzhiyun if (nand_load_page(conf, offs))
462*4882a593Smuzhiyun return -1;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (!nand_detect_ecc_config(conf, offs, dest)) {
465*4882a593Smuzhiyun conf->valid = true;
466*4882a593Smuzhiyun return 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun return -EINVAL;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
nand_read_buffer(struct nfc_config * conf,uint32_t offs,unsigned int size,void * dest)474*4882a593Smuzhiyun static int nand_read_buffer(struct nfc_config *conf, uint32_t offs,
475*4882a593Smuzhiyun unsigned int size, void *dest)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun int first_seed = 0, page, ret;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun size = ALIGN(size, conf->page_size);
480*4882a593Smuzhiyun page = offs / conf->page_size;
481*4882a593Smuzhiyun if (conf->randomize)
482*4882a593Smuzhiyun first_seed = page % conf->nseeds;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun for (; size; size -= conf->page_size) {
485*4882a593Smuzhiyun if (nand_load_page(conf, offs))
486*4882a593Smuzhiyun return -1;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = nand_read_page(conf, offs, dest, conf->page_size);
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun * The ->nseeds value should be equal to the number of pages
491*4882a593Smuzhiyun * in an eraseblock. Since we don't know this information in
492*4882a593Smuzhiyun * advance we might have picked a wrong value.
493*4882a593Smuzhiyun */
494*4882a593Smuzhiyun if (ret < 0 && conf->randomize) {
495*4882a593Smuzhiyun int cur_seed = page % conf->nseeds;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * We already tried all the seed values => we are
499*4882a593Smuzhiyun * facing a real corruption.
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun if (cur_seed < first_seed)
502*4882a593Smuzhiyun return -EIO;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Try to adjust ->nseeds and read the page again... */
505*4882a593Smuzhiyun conf->nseeds = cur_seed;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (nand_change_column(0))
508*4882a593Smuzhiyun return -EIO;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* ... it still fails => it's a real corruption. */
511*4882a593Smuzhiyun if (nand_read_page(conf, offs, dest, conf->page_size))
512*4882a593Smuzhiyun return -EIO;
513*4882a593Smuzhiyun } else if (ret && conf->randomize) {
514*4882a593Smuzhiyun memset(dest, 0xff, conf->page_size);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun page++;
518*4882a593Smuzhiyun offs += conf->page_size;
519*4882a593Smuzhiyun dest += conf->page_size;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
nand_spl_load_image(uint32_t offs,unsigned int size,void * dest)525*4882a593Smuzhiyun int nand_spl_load_image(uint32_t offs, unsigned int size, void *dest)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun static struct nfc_config conf = { };
528*4882a593Smuzhiyun int ret;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun ret = nand_detect_config(&conf, offs, dest);
531*4882a593Smuzhiyun if (ret)
532*4882a593Smuzhiyun return ret;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return nand_read_buffer(&conf, offs, size, dest);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
nand_deselect(void)537*4882a593Smuzhiyun void nand_deselect(void)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
540*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun clrbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
543*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN9I
544*4882a593Smuzhiyun clrbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
545*4882a593Smuzhiyun #else
546*4882a593Smuzhiyun clrbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
547*4882a593Smuzhiyun #endif
548*4882a593Smuzhiyun clrbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
549*4882a593Smuzhiyun }
550