xref: /OK3568_Linux_fs/u-boot/drivers/mtd/nand/raw/mxc_nand_spl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009
3*4882a593Smuzhiyun  * Magnus Lilja <lilja.magnus@gmail.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2008
6*4882a593Smuzhiyun  * Maxim Artamonov, <scn1874 at yandex.ru>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * (C) Copyright 2006-2008
9*4882a593Smuzhiyun  * Stefan Roese, DENX Software Engineering, sr at denx.de.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <nand.h>
16*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include "mxc_nand.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #if defined(MXC_NFC_V1) || defined(MXC_NFC_V2_1)
21*4882a593Smuzhiyun static struct mxc_nand_regs *const nfc = (void *)NFC_BASE_ADDR;
22*4882a593Smuzhiyun #elif defined(MXC_NFC_V3_2)
23*4882a593Smuzhiyun static struct mxc_nand_regs *const nfc = (void *)NFC_BASE_ADDR_AXI;
24*4882a593Smuzhiyun static struct mxc_nand_ip_regs *const nfc_ip = (void *)NFC_BASE_ADDR;
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 
nfc_wait_ready(void)27*4882a593Smuzhiyun static void nfc_wait_ready(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	uint32_t tmp;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #if defined(MXC_NFC_V1) || defined(MXC_NFC_V2_1)
32*4882a593Smuzhiyun 	while (!(readnfc(&nfc->config2) & NFC_V1_V2_CONFIG2_INT))
33*4882a593Smuzhiyun 		;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* Reset interrupt flag */
36*4882a593Smuzhiyun 	tmp = readnfc(&nfc->config2);
37*4882a593Smuzhiyun 	tmp &= ~NFC_V1_V2_CONFIG2_INT;
38*4882a593Smuzhiyun 	writenfc(tmp, &nfc->config2);
39*4882a593Smuzhiyun #elif defined(MXC_NFC_V3_2)
40*4882a593Smuzhiyun 	while (!(readnfc(&nfc_ip->ipc) & NFC_V3_IPC_INT))
41*4882a593Smuzhiyun 		;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* Reset interrupt flag */
44*4882a593Smuzhiyun 	tmp = readnfc(&nfc_ip->ipc);
45*4882a593Smuzhiyun 	tmp &= ~NFC_V3_IPC_INT;
46*4882a593Smuzhiyun 	writenfc(tmp, &nfc_ip->ipc);
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
nfc_nand_init(void)50*4882a593Smuzhiyun static void nfc_nand_init(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun #if defined(MXC_NFC_V3_2)
53*4882a593Smuzhiyun 	int ecc_per_page = CONFIG_SYS_NAND_PAGE_SIZE / 512;
54*4882a593Smuzhiyun 	int tmp;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	tmp = (readnfc(&nfc_ip->config2) & ~(NFC_V3_CONFIG2_SPAS_MASK |
57*4882a593Smuzhiyun 			NFC_V3_CONFIG2_EDC_MASK | NFC_V3_CONFIG2_PS_MASK)) |
58*4882a593Smuzhiyun 		NFC_V3_CONFIG2_SPAS(CONFIG_SYS_NAND_OOBSIZE / 2) |
59*4882a593Smuzhiyun 		NFC_V3_CONFIG2_INT_MSK | NFC_V3_CONFIG2_ECC_EN |
60*4882a593Smuzhiyun 		NFC_V3_CONFIG2_ONE_CYCLE;
61*4882a593Smuzhiyun 	if (CONFIG_SYS_NAND_PAGE_SIZE == 4096)
62*4882a593Smuzhiyun 		tmp |= NFC_V3_CONFIG2_PS_4096;
63*4882a593Smuzhiyun 	else if (CONFIG_SYS_NAND_PAGE_SIZE == 2048)
64*4882a593Smuzhiyun 		tmp |= NFC_V3_CONFIG2_PS_2048;
65*4882a593Smuzhiyun 	else if (CONFIG_SYS_NAND_PAGE_SIZE == 512)
66*4882a593Smuzhiyun 		tmp |= NFC_V3_CONFIG2_PS_512;
67*4882a593Smuzhiyun 	/*
68*4882a593Smuzhiyun 	 * if spare size is larger that 16 bytes per 512 byte hunk
69*4882a593Smuzhiyun 	 * then use 8 symbol correction instead of 4
70*4882a593Smuzhiyun 	 */
71*4882a593Smuzhiyun 	if (CONFIG_SYS_NAND_OOBSIZE / ecc_per_page > 16)
72*4882a593Smuzhiyun 		tmp |= NFC_V3_CONFIG2_ECC_MODE_8;
73*4882a593Smuzhiyun 	else
74*4882a593Smuzhiyun 		tmp &= ~NFC_V3_CONFIG2_ECC_MODE_8;
75*4882a593Smuzhiyun 	writenfc(tmp, &nfc_ip->config2);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	tmp = NFC_V3_CONFIG3_NUM_OF_DEVS(0) |
78*4882a593Smuzhiyun 			NFC_V3_CONFIG3_NO_SDMA |
79*4882a593Smuzhiyun 			NFC_V3_CONFIG3_RBB_MODE |
80*4882a593Smuzhiyun 			NFC_V3_CONFIG3_SBB(6) | /* Reset default */
81*4882a593Smuzhiyun 			NFC_V3_CONFIG3_ADD_OP(0);
82*4882a593Smuzhiyun #ifndef CONFIG_SYS_NAND_BUSWIDTH_16
83*4882a593Smuzhiyun 	tmp |= NFC_V3_CONFIG3_FW8;
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun 	writenfc(tmp, &nfc_ip->config3);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	writenfc(0, &nfc_ip->delay_line);
88*4882a593Smuzhiyun #elif defined(MXC_NFC_V2_1)
89*4882a593Smuzhiyun 	int ecc_per_page = CONFIG_SYS_NAND_PAGE_SIZE / 512;
90*4882a593Smuzhiyun 	int config1;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	writenfc(CONFIG_SYS_NAND_OOBSIZE / 2, &nfc->spare_area_size);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* unlocking RAM Buff */
95*4882a593Smuzhiyun 	writenfc(0x2, &nfc->config);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* hardware ECC checking and correct */
98*4882a593Smuzhiyun 	config1 = readnfc(&nfc->config1) | NFC_V1_V2_CONFIG1_ECC_EN |
99*4882a593Smuzhiyun 			NFC_V1_V2_CONFIG1_INT_MSK | NFC_V2_CONFIG1_ONE_CYCLE |
100*4882a593Smuzhiyun 			NFC_V2_CONFIG1_FP_INT;
101*4882a593Smuzhiyun 	/*
102*4882a593Smuzhiyun 	 * if spare size is larger that 16 bytes per 512 byte hunk
103*4882a593Smuzhiyun 	 * then use 8 symbol correction instead of 4
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	if (CONFIG_SYS_NAND_OOBSIZE / ecc_per_page > 16)
106*4882a593Smuzhiyun 		config1 &= ~NFC_V2_CONFIG1_ECC_MODE_4;
107*4882a593Smuzhiyun 	else
108*4882a593Smuzhiyun 		config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
109*4882a593Smuzhiyun 	writenfc(config1, &nfc->config1);
110*4882a593Smuzhiyun #elif defined(MXC_NFC_V1)
111*4882a593Smuzhiyun 	/* unlocking RAM Buff */
112*4882a593Smuzhiyun 	writenfc(0x2, &nfc->config);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* hardware ECC checking and correct */
115*4882a593Smuzhiyun 	writenfc(NFC_V1_V2_CONFIG1_ECC_EN | NFC_V1_V2_CONFIG1_INT_MSK,
116*4882a593Smuzhiyun 			&nfc->config1);
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
nfc_nand_command(unsigned short command)120*4882a593Smuzhiyun static void nfc_nand_command(unsigned short command)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	writenfc(command, &nfc->flash_cmd);
123*4882a593Smuzhiyun 	writenfc(NFC_CMD, &nfc->operation);
124*4882a593Smuzhiyun 	nfc_wait_ready();
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
nfc_nand_address(unsigned short address)127*4882a593Smuzhiyun static void nfc_nand_address(unsigned short address)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	writenfc(address, &nfc->flash_addr);
130*4882a593Smuzhiyun 	writenfc(NFC_ADDR, &nfc->operation);
131*4882a593Smuzhiyun 	nfc_wait_ready();
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
nfc_nand_page_address(unsigned int page_address)134*4882a593Smuzhiyun static void nfc_nand_page_address(unsigned int page_address)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	unsigned int page_count;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	nfc_nand_address(0x00);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* code only for large page flash */
141*4882a593Smuzhiyun 	if (CONFIG_SYS_NAND_PAGE_SIZE > 512)
142*4882a593Smuzhiyun 		nfc_nand_address(0x00);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	page_count = CONFIG_SYS_NAND_SIZE / CONFIG_SYS_NAND_PAGE_SIZE;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (page_address <= page_count) {
147*4882a593Smuzhiyun 		page_count--; /* transform 0x01000000 to 0x00ffffff */
148*4882a593Smuzhiyun 		do {
149*4882a593Smuzhiyun 			nfc_nand_address(page_address & 0xff);
150*4882a593Smuzhiyun 			page_address = page_address >> 8;
151*4882a593Smuzhiyun 			page_count = page_count >> 8;
152*4882a593Smuzhiyun 		} while (page_count);
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	nfc_nand_address(0x00);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
nfc_nand_data_output(void)158*4882a593Smuzhiyun static void nfc_nand_data_output(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun #ifdef NAND_MXC_2K_MULTI_CYCLE
161*4882a593Smuzhiyun 	int i;
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #if defined(MXC_NFC_V1) || defined(MXC_NFC_V2_1)
165*4882a593Smuzhiyun 	writenfc(0, &nfc->buf_addr);
166*4882a593Smuzhiyun #elif defined(MXC_NFC_V3_2)
167*4882a593Smuzhiyun 	int config1 = readnfc(&nfc->config1);
168*4882a593Smuzhiyun 	config1 &= ~NFC_V3_CONFIG1_RBA_MASK;
169*4882a593Smuzhiyun 	writenfc(config1, &nfc->config1);
170*4882a593Smuzhiyun #endif
171*4882a593Smuzhiyun 	writenfc(NFC_OUTPUT, &nfc->operation);
172*4882a593Smuzhiyun 	nfc_wait_ready();
173*4882a593Smuzhiyun #ifdef NAND_MXC_2K_MULTI_CYCLE
174*4882a593Smuzhiyun 	/*
175*4882a593Smuzhiyun 	 * This NAND controller requires multiple input commands
176*4882a593Smuzhiyun 	 * for pages larger than 512 bytes.
177*4882a593Smuzhiyun 	 */
178*4882a593Smuzhiyun 	for (i = 1; i < CONFIG_SYS_NAND_PAGE_SIZE / 512; i++) {
179*4882a593Smuzhiyun 		writenfc(i, &nfc->buf_addr);
180*4882a593Smuzhiyun 		writenfc(NFC_OUTPUT, &nfc->operation);
181*4882a593Smuzhiyun 		nfc_wait_ready();
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
nfc_nand_check_ecc(void)186*4882a593Smuzhiyun static int nfc_nand_check_ecc(void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun #if defined(MXC_NFC_V1)
189*4882a593Smuzhiyun 	u16 ecc_status = readw(&nfc->ecc_status_result);
190*4882a593Smuzhiyun 	return (ecc_status & 0x3) == 2 || (ecc_status >> 2) == 2;
191*4882a593Smuzhiyun #elif defined(MXC_NFC_V2_1) || defined(MXC_NFC_V3_2)
192*4882a593Smuzhiyun 	u32 ecc_status = readl(&nfc->ecc_status_result);
193*4882a593Smuzhiyun 	int ecc_per_page = CONFIG_SYS_NAND_PAGE_SIZE / 512;
194*4882a593Smuzhiyun 	int err_limit = CONFIG_SYS_NAND_OOBSIZE / ecc_per_page > 16 ? 8 : 4;
195*4882a593Smuzhiyun 	int subpages = CONFIG_SYS_NAND_PAGE_SIZE / 512;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	do {
198*4882a593Smuzhiyun 		if ((ecc_status & 0xf) > err_limit)
199*4882a593Smuzhiyun 			return 1;
200*4882a593Smuzhiyun 		ecc_status >>= 4;
201*4882a593Smuzhiyun 	} while (--subpages);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
nfc_nand_read_page(unsigned int page_address)207*4882a593Smuzhiyun static void nfc_nand_read_page(unsigned int page_address)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	/* read in first 0 buffer */
210*4882a593Smuzhiyun #if defined(MXC_NFC_V1) || defined(MXC_NFC_V2_1)
211*4882a593Smuzhiyun 	writenfc(0, &nfc->buf_addr);
212*4882a593Smuzhiyun #elif defined(MXC_NFC_V3_2)
213*4882a593Smuzhiyun 	int config1 = readnfc(&nfc->config1);
214*4882a593Smuzhiyun 	config1 &= ~NFC_V3_CONFIG1_RBA_MASK;
215*4882a593Smuzhiyun 	writenfc(config1, &nfc->config1);
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun 	nfc_nand_command(NAND_CMD_READ0);
218*4882a593Smuzhiyun 	nfc_nand_page_address(page_address);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (CONFIG_SYS_NAND_PAGE_SIZE > 512)
221*4882a593Smuzhiyun 		nfc_nand_command(NAND_CMD_READSTART);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	nfc_nand_data_output(); /* fill the main buffer 0 */
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
nfc_read_page(unsigned int page_address,unsigned char * buf)226*4882a593Smuzhiyun static int nfc_read_page(unsigned int page_address, unsigned char *buf)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	int i;
229*4882a593Smuzhiyun 	u32 *src;
230*4882a593Smuzhiyun 	u32 *dst;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	nfc_nand_read_page(page_address);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (nfc_nand_check_ecc())
235*4882a593Smuzhiyun 		return -EBADMSG;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	src = (u32 *)&nfc->main_area[0][0];
238*4882a593Smuzhiyun 	dst = (u32 *)buf;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* main copy loop from NAND-buffer to SDRAM memory */
241*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_NAND_PAGE_SIZE / 4; i++) {
242*4882a593Smuzhiyun 		writel(readl(src), dst);
243*4882a593Smuzhiyun 		src++;
244*4882a593Smuzhiyun 		dst++;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
is_badblock(int pagenumber)250*4882a593Smuzhiyun static int is_badblock(int pagenumber)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	int page = pagenumber;
253*4882a593Smuzhiyun 	u32 badblock;
254*4882a593Smuzhiyun 	u32 *src;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Check the first two pages for bad block markers */
257*4882a593Smuzhiyun 	for (page = pagenumber; page < pagenumber + 2; page++) {
258*4882a593Smuzhiyun 		nfc_nand_read_page(page);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		src = (u32 *)&nfc->spare_area[0][0];
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		/*
263*4882a593Smuzhiyun 		 * IMPORTANT NOTE: The nand flash controller uses a non-
264*4882a593Smuzhiyun 		 * standard layout for large page devices. This can
265*4882a593Smuzhiyun 		 * affect the position of the bad block marker.
266*4882a593Smuzhiyun 		 */
267*4882a593Smuzhiyun 		/* Get the bad block marker */
268*4882a593Smuzhiyun 		badblock = readl(&src[CONFIG_SYS_NAND_BAD_BLOCK_POS / 4]);
269*4882a593Smuzhiyun 		badblock >>= 8 * (CONFIG_SYS_NAND_BAD_BLOCK_POS % 4);
270*4882a593Smuzhiyun 		badblock &= 0xff;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		/* bad block marker verify */
273*4882a593Smuzhiyun 		if (badblock != 0xff)
274*4882a593Smuzhiyun 			return 1; /* potential bad block */
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
nand_spl_load_image(uint32_t from,unsigned int size,void * buf)280*4882a593Smuzhiyun int nand_spl_load_image(uint32_t from, unsigned int size, void *buf)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	int i;
283*4882a593Smuzhiyun 	unsigned int page;
284*4882a593Smuzhiyun 	unsigned int maxpages = CONFIG_SYS_NAND_SIZE /
285*4882a593Smuzhiyun 				CONFIG_SYS_NAND_PAGE_SIZE;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	nfc_nand_init();
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* Convert to page number */
290*4882a593Smuzhiyun 	page = from / CONFIG_SYS_NAND_PAGE_SIZE;
291*4882a593Smuzhiyun 	i = 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	size = roundup(size, CONFIG_SYS_NAND_PAGE_SIZE);
294*4882a593Smuzhiyun 	while (i < size / CONFIG_SYS_NAND_PAGE_SIZE) {
295*4882a593Smuzhiyun 		if (nfc_read_page(page, buf) < 0)
296*4882a593Smuzhiyun 			return -1;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		page++;
299*4882a593Smuzhiyun 		i++;
300*4882a593Smuzhiyun 		buf = buf + CONFIG_SYS_NAND_PAGE_SIZE;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		/*
303*4882a593Smuzhiyun 		 * Check if we have crossed a block boundary, and if so
304*4882a593Smuzhiyun 		 * check for bad block.
305*4882a593Smuzhiyun 		 */
306*4882a593Smuzhiyun 		if (!(page % CONFIG_SYS_NAND_PAGE_COUNT)) {
307*4882a593Smuzhiyun 			/*
308*4882a593Smuzhiyun 			 * Yes, new block. See if this block is good. If not,
309*4882a593Smuzhiyun 			 * loop until we find a good block.
310*4882a593Smuzhiyun 			 */
311*4882a593Smuzhiyun 			while (is_badblock(page)) {
312*4882a593Smuzhiyun 				page = page + CONFIG_SYS_NAND_PAGE_COUNT;
313*4882a593Smuzhiyun 				/* Check i we've reached the end of flash. */
314*4882a593Smuzhiyun 				if (page >= maxpages)
315*4882a593Smuzhiyun 					return -1;
316*4882a593Smuzhiyun 			}
317*4882a593Smuzhiyun 		}
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #ifndef CONFIG_SPL_FRAMEWORK
324*4882a593Smuzhiyun /*
325*4882a593Smuzhiyun  * The main entry for NAND booting. It's necessary that SDRAM is already
326*4882a593Smuzhiyun  * configured and available since this code loads the main U-Boot image
327*4882a593Smuzhiyun  * from NAND into SDRAM and starts it from there.
328*4882a593Smuzhiyun  */
nand_boot(void)329*4882a593Smuzhiyun void nand_boot(void)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	__attribute__((noreturn)) void (*uboot)(void);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/*
334*4882a593Smuzhiyun 	 * CONFIG_SYS_NAND_U_BOOT_OFFS and CONFIG_SYS_NAND_U_BOOT_SIZE must
335*4882a593Smuzhiyun 	 * be aligned to full pages
336*4882a593Smuzhiyun 	 */
337*4882a593Smuzhiyun 	if (!nand_spl_load_image(CONFIG_SYS_NAND_U_BOOT_OFFS,
338*4882a593Smuzhiyun 			CONFIG_SYS_NAND_U_BOOT_SIZE,
339*4882a593Smuzhiyun 			(uchar *)CONFIG_SYS_NAND_U_BOOT_DST)) {
340*4882a593Smuzhiyun 		/* Copy from NAND successful, start U-Boot */
341*4882a593Smuzhiyun 		uboot = (void *)CONFIG_SYS_NAND_U_BOOT_START;
342*4882a593Smuzhiyun 		uboot();
343*4882a593Smuzhiyun 	} else {
344*4882a593Smuzhiyun 		/* Unrecoverable error when copying from NAND */
345*4882a593Smuzhiyun 		hang();
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun 
nand_init(void)350*4882a593Smuzhiyun void nand_init(void) {}
nand_deselect(void)351*4882a593Smuzhiyun void nand_deselect(void) {}
352