1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2006
3*4882a593Smuzhiyun * KwikByte <kb9200_dev@kwikbyte.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2009
6*4882a593Smuzhiyun * Matthias Kaehlcke <matthias@kaehlcke.net>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/AT91RM9200.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <nand.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * hardware specific access to control-lines
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MASK_ALE (1 << 22) /* our ALE is A22 */
23*4882a593Smuzhiyun #define MASK_CLE (1 << 21) /* our CLE is A21 */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define KB9202_NAND_NCE (1 << 28) /* EN* on D28 */
26*4882a593Smuzhiyun #define KB9202_NAND_BUSY (1 << 29) /* RB* on D29 */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define KB9202_SMC2_NWS (1 << 2)
29*4882a593Smuzhiyun #define KB9202_SMC2_TDF (1 << 8)
30*4882a593Smuzhiyun #define KB9202_SMC2_RWSETUP (1 << 24)
31*4882a593Smuzhiyun #define KB9202_SMC2_RWHOLD (1 << 29)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * Board-specific function to access device control signals
35*4882a593Smuzhiyun */
kb9202_nand_hwcontrol(struct mtd_info * mtd,int cmd,unsigned int ctrl)36*4882a593Smuzhiyun static void kb9202_nand_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if (ctrl & NAND_CTRL_CHANGE) {
41*4882a593Smuzhiyun ulong IO_ADDR_W = (ulong) this->IO_ADDR_W;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* clear ALE and CLE bits */
44*4882a593Smuzhiyun IO_ADDR_W &= ~(MASK_ALE | MASK_CLE);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun if (ctrl & NAND_CLE)
47*4882a593Smuzhiyun IO_ADDR_W |= MASK_CLE;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun if (ctrl & NAND_ALE)
50*4882a593Smuzhiyun IO_ADDR_W |= MASK_ALE;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun this->IO_ADDR_W = (void *) IO_ADDR_W;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (ctrl & NAND_NCE)
55*4882a593Smuzhiyun writel(KB9202_NAND_NCE, AT91C_PIOC_CODR);
56*4882a593Smuzhiyun else
57*4882a593Smuzhiyun writel(KB9202_NAND_NCE, AT91C_PIOC_SODR);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (cmd != NAND_CMD_NONE)
61*4882a593Smuzhiyun writeb(cmd, this->IO_ADDR_W);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Board-specific function to access the device ready signal.
67*4882a593Smuzhiyun */
kb9202_nand_ready(struct mtd_info * mtd)68*4882a593Smuzhiyun static int kb9202_nand_ready(struct mtd_info *mtd)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return readl(AT91C_PIOC_PDSR) & KB9202_NAND_BUSY;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * Board-specific NAND init. Copied from include/linux/mtd/nand.h for reference.
76*4882a593Smuzhiyun *
77*4882a593Smuzhiyun * struct nand_chip - NAND Private Flash Chip Data
78*4882a593Smuzhiyun * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
79*4882a593Smuzhiyun * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
80*4882a593Smuzhiyun * @hwcontrol: [BOARDSPECIFIC] hardwarespecific function for accesing control-lines
81*4882a593Smuzhiyun * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
82*4882a593Smuzhiyun * If set to NULL no access to ready/busy is available and the ready/busy information
83*4882a593Smuzhiyun * is read from the chip status register
84*4882a593Smuzhiyun * @enable_hwecc: [BOARDSPECIFIC] function to enable (reset) hardware ecc generator. Must only
85*4882a593Smuzhiyun * be provided if a hardware ECC is available
86*4882a593Smuzhiyun * @eccmode: [BOARDSPECIFIC] mode of ecc, see defines
87*4882a593Smuzhiyun * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
88*4882a593Smuzhiyun * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
89*4882a593Smuzhiyun * special functionality. See the defines for further explanation
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * This routine initializes controller and GPIOs.
93*4882a593Smuzhiyun */
board_nand_init(struct nand_chip * nand)94*4882a593Smuzhiyun int board_nand_init(struct nand_chip *nand)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun unsigned int value;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_SOFT;
99*4882a593Smuzhiyun nand->cmd_ctrl = kb9202_nand_hwcontrol;
100*4882a593Smuzhiyun nand->dev_ready = kb9202_nand_ready;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* in case running outside of bootloader */
103*4882a593Smuzhiyun writel(1 << AT91C_ID_PIOC, AT91C_PMC_PCER);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* setup nand flash access (allow ample margin) */
106*4882a593Smuzhiyun /* 4 wait states, 1 setup, 1 hold, 1 float for 8-bit device */
107*4882a593Smuzhiyun writel(AT91C_SMC2_WSEN | KB9202_SMC2_NWS | KB9202_SMC2_TDF |
108*4882a593Smuzhiyun AT91C_SMC2_DBW_8 | KB9202_SMC2_RWSETUP | KB9202_SMC2_RWHOLD,
109*4882a593Smuzhiyun AT91C_SMC_CSR3);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* enable internal NAND controller */
112*4882a593Smuzhiyun value = readl(AT91C_EBI_CSA);
113*4882a593Smuzhiyun value |= AT91C_EBI_CS3A_SMC_SmartMedia;
114*4882a593Smuzhiyun writel(value, AT91C_EBI_CSA);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* enable SMOE/SMWE */
117*4882a593Smuzhiyun writel(AT91C_PC1_BFRDY_SMOE | AT91C_PC3_BFBAA_SMWE, AT91C_PIOC_ASR);
118*4882a593Smuzhiyun writel(AT91C_PC1_BFRDY_SMOE | AT91C_PC3_BFBAA_SMWE, AT91C_PIOC_PDR);
119*4882a593Smuzhiyun writel(AT91C_PC1_BFRDY_SMOE | AT91C_PC3_BFBAA_SMWE, AT91C_PIOC_OER);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* set NCE to high */
122*4882a593Smuzhiyun writel(KB9202_NAND_NCE, AT91C_PIOC_SODR);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* disable output on pin connected to the busy line of the NAND */
125*4882a593Smuzhiyun writel(KB9202_NAND_BUSY, AT91C_PIOC_ODR);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* enable the PIO to control NCE and BUSY */
128*4882a593Smuzhiyun writel(KB9202_NAND_NCE | KB9202_NAND_BUSY, AT91C_PIOC_PER);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* enable output for NCE */
131*4882a593Smuzhiyun writel(KB9202_NAND_NCE, AT91C_PIOC_OER);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return (0);
134*4882a593Smuzhiyun }
135