xref: /OK3568_Linux_fs/u-boot/drivers/mtd/nand/raw/fsl_elbc_spl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * NAND boot for Freescale Enhanced Local Bus Controller, Flash Control Machine
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2006-2008
5*4882a593Smuzhiyun  * Stefan Roese, DENX Software Engineering, sr@denx.de.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2008 Freescale Semiconductor, Inc.
8*4882a593Smuzhiyun  * Author: Scott Wood <scottwood@freescale.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/fsl_lbc.h>
16*4882a593Smuzhiyun #include <nand.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define WINDOW_SIZE 8192
19*4882a593Smuzhiyun 
nand_wait(void)20*4882a593Smuzhiyun static void nand_wait(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	fsl_lbc_t *regs = LBC_BASE_ADDR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	for (;;) {
25*4882a593Smuzhiyun 		uint32_t status = in_be32(&regs->ltesr);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 		if (status == 1)
28*4882a593Smuzhiyun 			return;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 		if (status & 1) {
31*4882a593Smuzhiyun 			puts("read failed (ltesr)\n");
32*4882a593Smuzhiyun 			for (;;);
33*4882a593Smuzhiyun 		}
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
nand_spl_load_image(uint32_t offs,unsigned int uboot_size,void * vdst)38*4882a593Smuzhiyun int nand_spl_load_image(uint32_t offs, unsigned int uboot_size, void *vdst)
39*4882a593Smuzhiyun #else
40*4882a593Smuzhiyun static int nand_load_image(uint32_t offs, unsigned int uboot_size, void *vdst)
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	fsl_lbc_t *regs = LBC_BASE_ADDR;
44*4882a593Smuzhiyun 	uchar *buf = (uchar *)CONFIG_SYS_NAND_BASE;
45*4882a593Smuzhiyun 	const int large = CONFIG_SYS_NAND_OR_PRELIM & OR_FCM_PGS;
46*4882a593Smuzhiyun 	const int block_shift = large ? 17 : 14;
47*4882a593Smuzhiyun 	const int block_size = 1 << block_shift;
48*4882a593Smuzhiyun 	const int page_size = large ? 2048 : 512;
49*4882a593Smuzhiyun 	const int bad_marker = large ? page_size + 0 : page_size + 5;
50*4882a593Smuzhiyun 	int fmr = (15 << FMR_CWTO_SHIFT) | (2 << FMR_AL_SHIFT) | 2;
51*4882a593Smuzhiyun 	int pos = 0;
52*4882a593Smuzhiyun 	char *dst = vdst;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (offs & (block_size - 1)) {
55*4882a593Smuzhiyun 		puts("bad offset\n");
56*4882a593Smuzhiyun 		for (;;);
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (large) {
60*4882a593Smuzhiyun 		fmr |= FMR_ECCM;
61*4882a593Smuzhiyun 		out_be32(&regs->fcr, (NAND_CMD_READ0 << FCR_CMD0_SHIFT) |
62*4882a593Smuzhiyun 				     (NAND_CMD_READSTART << FCR_CMD1_SHIFT));
63*4882a593Smuzhiyun 		out_be32(&regs->fir,
64*4882a593Smuzhiyun 			 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
65*4882a593Smuzhiyun 			 (FIR_OP_CA  << FIR_OP1_SHIFT) |
66*4882a593Smuzhiyun 			 (FIR_OP_PA  << FIR_OP2_SHIFT) |
67*4882a593Smuzhiyun 			 (FIR_OP_CW1 << FIR_OP3_SHIFT) |
68*4882a593Smuzhiyun 			 (FIR_OP_RBW << FIR_OP4_SHIFT));
69*4882a593Smuzhiyun 	} else {
70*4882a593Smuzhiyun 		out_be32(&regs->fcr, NAND_CMD_READ0 << FCR_CMD0_SHIFT);
71*4882a593Smuzhiyun 		out_be32(&regs->fir,
72*4882a593Smuzhiyun 			 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
73*4882a593Smuzhiyun 			 (FIR_OP_CA  << FIR_OP1_SHIFT) |
74*4882a593Smuzhiyun 			 (FIR_OP_PA  << FIR_OP2_SHIFT) |
75*4882a593Smuzhiyun 			 (FIR_OP_RBW << FIR_OP3_SHIFT));
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	out_be32(&regs->fbcr, 0);
79*4882a593Smuzhiyun 	clrsetbits_be32(&regs->bank[0].br, BR_DECC, BR_DECC_CHK_GEN);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	while (pos < uboot_size) {
82*4882a593Smuzhiyun 		int i = 0;
83*4882a593Smuzhiyun 		out_be32(&regs->fbar, offs >> block_shift);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		do {
86*4882a593Smuzhiyun 			int j;
87*4882a593Smuzhiyun 			unsigned int page_offs = (offs & (block_size - 1)) << 1;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 			out_be32(&regs->ltesr, ~0);
90*4882a593Smuzhiyun 			out_be32(&regs->lteatr, 0);
91*4882a593Smuzhiyun 			out_be32(&regs->fpar, page_offs);
92*4882a593Smuzhiyun 			out_be32(&regs->fmr, fmr);
93*4882a593Smuzhiyun 			out_be32(&regs->lsor, 0);
94*4882a593Smuzhiyun 			nand_wait();
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 			page_offs %= WINDOW_SIZE;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 			/*
99*4882a593Smuzhiyun 			 * If either of the first two pages are marked bad,
100*4882a593Smuzhiyun 			 * continue to the next block.
101*4882a593Smuzhiyun 			 */
102*4882a593Smuzhiyun 			if (i++ < 2 && buf[page_offs + bad_marker] != 0xff) {
103*4882a593Smuzhiyun 				puts("skipping\n");
104*4882a593Smuzhiyun 				offs = (offs + block_size) & ~(block_size - 1);
105*4882a593Smuzhiyun 				pos &= ~(block_size - 1);
106*4882a593Smuzhiyun 				break;
107*4882a593Smuzhiyun 			}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 			for (j = 0; j < page_size; j++)
110*4882a593Smuzhiyun 				dst[pos + j] = buf[page_offs + j];
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 			pos += page_size;
113*4882a593Smuzhiyun 			offs += page_size;
114*4882a593Smuzhiyun 		} while ((offs & (block_size - 1)) && (pos < uboot_size));
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun  * Defines a static function nand_load_image() here, because non-static makes
122*4882a593Smuzhiyun  * the code too large for certain SPLs(minimal SPL, maximum size <= 4Kbytes)
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #ifndef CONFIG_TPL_BUILD
125*4882a593Smuzhiyun #define nand_spl_load_image(offs, uboot_size, vdst) \
126*4882a593Smuzhiyun 	nand_load_image(offs, uboot_size, vdst)
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun  * The main entry for NAND booting. It's necessary that SDRAM is already
131*4882a593Smuzhiyun  * configured and available since this code loads the main U-Boot image
132*4882a593Smuzhiyun  * from NAND into SDRAM and starts it from there.
133*4882a593Smuzhiyun  */
nand_boot(void)134*4882a593Smuzhiyun void nand_boot(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	__attribute__((noreturn)) void (*uboot)(void);
137*4882a593Smuzhiyun 	/*
138*4882a593Smuzhiyun 	 * Load U-Boot image from NAND into RAM
139*4882a593Smuzhiyun 	 */
140*4882a593Smuzhiyun 	nand_spl_load_image(CONFIG_SYS_NAND_U_BOOT_OFFS,
141*4882a593Smuzhiyun 			    CONFIG_SYS_NAND_U_BOOT_SIZE,
142*4882a593Smuzhiyun 			    (void *)CONFIG_SYS_NAND_U_BOOT_DST);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #ifdef CONFIG_NAND_ENV_DST
145*4882a593Smuzhiyun 	nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
146*4882a593Smuzhiyun 			    (void *)CONFIG_NAND_ENV_DST);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #ifdef CONFIG_ENV_OFFSET_REDUND
149*4882a593Smuzhiyun 	nand_spl_load_image(CONFIG_ENV_OFFSET_REDUND, CONFIG_ENV_SIZE,
150*4882a593Smuzhiyun 			    (void *)CONFIG_NAND_ENV_DST + CONFIG_ENV_SIZE);
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #ifdef CONFIG_SPL_FLUSH_IMAGE
155*4882a593Smuzhiyun 	/*
156*4882a593Smuzhiyun 	 * Clean d-cache and invalidate i-cache, to
157*4882a593Smuzhiyun 	 * make sure that no stale data is executed.
158*4882a593Smuzhiyun 	 */
159*4882a593Smuzhiyun 	flush_cache(CONFIG_SYS_NAND_U_BOOT_DST, CONFIG_SYS_NAND_U_BOOT_SIZE);
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	puts("transfering control\n");
163*4882a593Smuzhiyun 	/*
164*4882a593Smuzhiyun 	 * Jump to U-Boot image
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	uboot = (void *)CONFIG_SYS_NAND_U_BOOT_START;
167*4882a593Smuzhiyun 	(*uboot)();
168*4882a593Smuzhiyun }
169