xref: /OK3568_Linux_fs/u-boot/drivers/mtd/nand/raw/fsl_elbc_nand.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* Freescale Enhanced Local Bus Controller FCM NAND driver
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright (c) 2006-2008 Freescale Semiconductor
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: Nick Spence <nick.spence@freescale.com>,
6*4882a593Smuzhiyun  *          Scott Wood <scottwood@freescale.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <nand.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
17*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #ifdef VERBOSE_DEBUG
23*4882a593Smuzhiyun #define DEBUG_ELBC
24*4882a593Smuzhiyun #define vdbg(format, arg...) printf("DEBUG: " format, ##arg)
25*4882a593Smuzhiyun #else
26*4882a593Smuzhiyun #define vdbg(format, arg...) do {} while (0)
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Can't use plain old DEBUG because the linux mtd
30*4882a593Smuzhiyun  * headers define it as a macro.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #ifdef DEBUG_ELBC
33*4882a593Smuzhiyun #define dbg(format, arg...) printf("DEBUG: " format, ##arg)
34*4882a593Smuzhiyun #else
35*4882a593Smuzhiyun #define dbg(format, arg...) do {} while (0)
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MAX_BANKS 8
39*4882a593Smuzhiyun #define ERR_BYTE 0xFF /* Value returned for read bytes when read failed */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define LTESR_NAND_MASK (LTESR_FCT | LTESR_PAR | LTESR_CC)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun struct fsl_elbc_ctrl;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* mtd information per set */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct fsl_elbc_mtd {
48*4882a593Smuzhiyun 	struct nand_chip chip;
49*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	struct device *dev;
52*4882a593Smuzhiyun 	int bank;               /* Chip select bank number           */
53*4882a593Smuzhiyun 	u8 __iomem *vbase;      /* Chip select base virtual address  */
54*4882a593Smuzhiyun 	int page_size;          /* NAND page size (0=512, 1=2048)    */
55*4882a593Smuzhiyun 	unsigned int fmr;       /* FCM Flash Mode Register value     */
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* overview of the fsl elbc controller */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun struct fsl_elbc_ctrl {
61*4882a593Smuzhiyun 	struct nand_hw_control controller;
62*4882a593Smuzhiyun 	struct fsl_elbc_mtd *chips[MAX_BANKS];
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* device info */
65*4882a593Smuzhiyun 	fsl_lbc_t *regs;
66*4882a593Smuzhiyun 	u8 __iomem *addr;        /* Address of assigned FCM buffer        */
67*4882a593Smuzhiyun 	unsigned int page;       /* Last page written to / read from      */
68*4882a593Smuzhiyun 	unsigned int read_bytes; /* Number of bytes read during command   */
69*4882a593Smuzhiyun 	unsigned int column;     /* Saved column from SEQIN               */
70*4882a593Smuzhiyun 	unsigned int index;      /* Pointer to next byte to 'read'        */
71*4882a593Smuzhiyun 	unsigned int status;     /* status read from LTESR after last op  */
72*4882a593Smuzhiyun 	unsigned int mdr;        /* UPM/FCM Data Register value           */
73*4882a593Smuzhiyun 	unsigned int use_mdr;    /* Non zero if the MDR is to be set      */
74*4882a593Smuzhiyun 	unsigned int oob;        /* Non zero if operating on OOB data     */
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* These map to the positions used by the FCM hardware ECC generator */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Small Page FLASH with FMR[ECCM] = 0 */
80*4882a593Smuzhiyun static struct nand_ecclayout fsl_elbc_oob_sp_eccm0 = {
81*4882a593Smuzhiyun 	.eccbytes = 3,
82*4882a593Smuzhiyun 	.eccpos = {6, 7, 8},
83*4882a593Smuzhiyun 	.oobfree = { {0, 5}, {9, 7} },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Small Page FLASH with FMR[ECCM] = 1 */
87*4882a593Smuzhiyun static struct nand_ecclayout fsl_elbc_oob_sp_eccm1 = {
88*4882a593Smuzhiyun 	.eccbytes = 3,
89*4882a593Smuzhiyun 	.eccpos = {8, 9, 10},
90*4882a593Smuzhiyun 	.oobfree = { {0, 5}, {6, 2}, {11, 5} },
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* Large Page FLASH with FMR[ECCM] = 0 */
94*4882a593Smuzhiyun static struct nand_ecclayout fsl_elbc_oob_lp_eccm0 = {
95*4882a593Smuzhiyun 	.eccbytes = 12,
96*4882a593Smuzhiyun 	.eccpos = {6, 7, 8, 22, 23, 24, 38, 39, 40, 54, 55, 56},
97*4882a593Smuzhiyun 	.oobfree = { {1, 5}, {9, 13}, {25, 13}, {41, 13}, {57, 7} },
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* Large Page FLASH with FMR[ECCM] = 1 */
101*4882a593Smuzhiyun static struct nand_ecclayout fsl_elbc_oob_lp_eccm1 = {
102*4882a593Smuzhiyun 	.eccbytes = 12,
103*4882a593Smuzhiyun 	.eccpos = {8, 9, 10, 24, 25, 26, 40, 41, 42, 56, 57, 58},
104*4882a593Smuzhiyun 	.oobfree = { {1, 7}, {11, 13}, {27, 13}, {43, 13}, {59, 5} },
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * fsl_elbc_oob_lp_eccm* specify that LP NAND's OOB free area starts at offset
109*4882a593Smuzhiyun  * 1, so we have to adjust bad block pattern. This pattern should be used for
110*4882a593Smuzhiyun  * x8 chips only. So far hardware does not support x16 chips anyway.
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun static u8 scan_ff_pattern[] = { 0xff, };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct nand_bbt_descr largepage_memorybased = {
115*4882a593Smuzhiyun 	.options = 0,
116*4882a593Smuzhiyun 	.offs = 0,
117*4882a593Smuzhiyun 	.len = 1,
118*4882a593Smuzhiyun 	.pattern = scan_ff_pattern,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * ELBC may use HW ECC, so that OOB offsets, that NAND core uses for bbt,
123*4882a593Smuzhiyun  * interfere with ECC positions, that's why we implement our own descriptors.
124*4882a593Smuzhiyun  * OOB {11, 5}, works for both SP and LP chips, with ECCM = 1 and ECCM = 0.
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun static u8 bbt_pattern[] = {'B', 'b', 't', '0' };
127*4882a593Smuzhiyun static u8 mirror_pattern[] = {'1', 't', 'b', 'B' };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static struct nand_bbt_descr bbt_main_descr = {
130*4882a593Smuzhiyun 	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
131*4882a593Smuzhiyun 		   NAND_BBT_2BIT | NAND_BBT_VERSION,
132*4882a593Smuzhiyun 	.offs =	11,
133*4882a593Smuzhiyun 	.len = 4,
134*4882a593Smuzhiyun 	.veroffs = 15,
135*4882a593Smuzhiyun 	.maxblocks = 4,
136*4882a593Smuzhiyun 	.pattern = bbt_pattern,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static struct nand_bbt_descr bbt_mirror_descr = {
140*4882a593Smuzhiyun 	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
141*4882a593Smuzhiyun 		   NAND_BBT_2BIT | NAND_BBT_VERSION,
142*4882a593Smuzhiyun 	.offs =	11,
143*4882a593Smuzhiyun 	.len = 4,
144*4882a593Smuzhiyun 	.veroffs = 15,
145*4882a593Smuzhiyun 	.maxblocks = 4,
146*4882a593Smuzhiyun 	.pattern = mirror_pattern,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*=================================*/
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun  * Set up the FCM hardware block and page address fields, and the fcm
153*4882a593Smuzhiyun  * structure addr field to point to the correct FCM buffer in memory
154*4882a593Smuzhiyun  */
set_addr(struct mtd_info * mtd,int column,int page_addr,int oob)155*4882a593Smuzhiyun static void set_addr(struct mtd_info *mtd, int column, int page_addr, int oob)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
158*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
159*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
160*4882a593Smuzhiyun 	fsl_lbc_t *lbc = ctrl->regs;
161*4882a593Smuzhiyun 	int buf_num;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	ctrl->page = page_addr;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (priv->page_size) {
166*4882a593Smuzhiyun 		out_be32(&lbc->fbar, page_addr >> 6);
167*4882a593Smuzhiyun 		out_be32(&lbc->fpar,
168*4882a593Smuzhiyun 			 ((page_addr << FPAR_LP_PI_SHIFT) & FPAR_LP_PI) |
169*4882a593Smuzhiyun 			 (oob ? FPAR_LP_MS : 0) | column);
170*4882a593Smuzhiyun 		buf_num = (page_addr & 1) << 2;
171*4882a593Smuzhiyun 	} else {
172*4882a593Smuzhiyun 		out_be32(&lbc->fbar, page_addr >> 5);
173*4882a593Smuzhiyun 		out_be32(&lbc->fpar,
174*4882a593Smuzhiyun 			 ((page_addr << FPAR_SP_PI_SHIFT) & FPAR_SP_PI) |
175*4882a593Smuzhiyun 			 (oob ? FPAR_SP_MS : 0) | column);
176*4882a593Smuzhiyun 		buf_num = page_addr & 7;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	ctrl->addr = priv->vbase + buf_num * 1024;
180*4882a593Smuzhiyun 	ctrl->index = column;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* for OOB data point to the second half of the buffer */
183*4882a593Smuzhiyun 	if (oob)
184*4882a593Smuzhiyun 		ctrl->index += priv->page_size ? 2048 : 512;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	vdbg("set_addr: bank=%d, ctrl->addr=0x%p (0x%p), "
187*4882a593Smuzhiyun 	     "index %x, pes %d ps %d\n",
188*4882a593Smuzhiyun 	     buf_num, ctrl->addr, priv->vbase, ctrl->index,
189*4882a593Smuzhiyun 	     chip->phys_erase_shift, chip->page_shift);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * execute FCM command and wait for it to complete
194*4882a593Smuzhiyun  */
fsl_elbc_run_command(struct mtd_info * mtd)195*4882a593Smuzhiyun static int fsl_elbc_run_command(struct mtd_info *mtd)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
198*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
199*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
200*4882a593Smuzhiyun 	fsl_lbc_t *lbc = ctrl->regs;
201*4882a593Smuzhiyun 	u32 timeo = (CONFIG_SYS_HZ * 10) / 1000;
202*4882a593Smuzhiyun 	u32 time_start;
203*4882a593Smuzhiyun 	u32 ltesr;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Setup the FMR[OP] to execute without write protection */
206*4882a593Smuzhiyun 	out_be32(&lbc->fmr, priv->fmr | 3);
207*4882a593Smuzhiyun 	if (ctrl->use_mdr)
208*4882a593Smuzhiyun 		out_be32(&lbc->mdr, ctrl->mdr);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	vdbg("fsl_elbc_run_command: fmr=%08x fir=%08x fcr=%08x\n",
211*4882a593Smuzhiyun 	     in_be32(&lbc->fmr), in_be32(&lbc->fir), in_be32(&lbc->fcr));
212*4882a593Smuzhiyun 	vdbg("fsl_elbc_run_command: fbar=%08x fpar=%08x "
213*4882a593Smuzhiyun 	     "fbcr=%08x bank=%d\n",
214*4882a593Smuzhiyun 	     in_be32(&lbc->fbar), in_be32(&lbc->fpar),
215*4882a593Smuzhiyun 	     in_be32(&lbc->fbcr), priv->bank);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* execute special operation */
218*4882a593Smuzhiyun 	out_be32(&lbc->lsor, priv->bank);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* wait for FCM complete flag or timeout */
221*4882a593Smuzhiyun 	time_start = get_timer(0);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ltesr = 0;
224*4882a593Smuzhiyun 	while (get_timer(time_start) < timeo) {
225*4882a593Smuzhiyun 		ltesr = in_be32(&lbc->ltesr);
226*4882a593Smuzhiyun 		if (ltesr & LTESR_CC)
227*4882a593Smuzhiyun 			break;
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ctrl->status = ltesr & LTESR_NAND_MASK;
231*4882a593Smuzhiyun 	out_be32(&lbc->ltesr, ctrl->status);
232*4882a593Smuzhiyun 	out_be32(&lbc->lteatr, 0);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* store mdr value in case it was needed */
235*4882a593Smuzhiyun 	if (ctrl->use_mdr)
236*4882a593Smuzhiyun 		ctrl->mdr = in_be32(&lbc->mdr);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	ctrl->use_mdr = 0;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	vdbg("fsl_elbc_run_command: stat=%08x mdr=%08x fmr=%08x\n",
241*4882a593Smuzhiyun 	     ctrl->status, ctrl->mdr, in_be32(&lbc->fmr));
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* returns 0 on success otherwise non-zero) */
244*4882a593Smuzhiyun 	return ctrl->status == LTESR_CC ? 0 : -EIO;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
fsl_elbc_do_read(struct nand_chip * chip,int oob)247*4882a593Smuzhiyun static void fsl_elbc_do_read(struct nand_chip *chip, int oob)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
250*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
251*4882a593Smuzhiyun 	fsl_lbc_t *lbc = ctrl->regs;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (priv->page_size) {
254*4882a593Smuzhiyun 		out_be32(&lbc->fir,
255*4882a593Smuzhiyun 			 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
256*4882a593Smuzhiyun 			 (FIR_OP_CA  << FIR_OP1_SHIFT) |
257*4882a593Smuzhiyun 			 (FIR_OP_PA  << FIR_OP2_SHIFT) |
258*4882a593Smuzhiyun 			 (FIR_OP_CW1 << FIR_OP3_SHIFT) |
259*4882a593Smuzhiyun 			 (FIR_OP_RBW << FIR_OP4_SHIFT));
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		out_be32(&lbc->fcr, (NAND_CMD_READ0 << FCR_CMD0_SHIFT) |
262*4882a593Smuzhiyun 				    (NAND_CMD_READSTART << FCR_CMD1_SHIFT));
263*4882a593Smuzhiyun 	} else {
264*4882a593Smuzhiyun 		out_be32(&lbc->fir,
265*4882a593Smuzhiyun 			 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
266*4882a593Smuzhiyun 			 (FIR_OP_CA  << FIR_OP1_SHIFT) |
267*4882a593Smuzhiyun 			 (FIR_OP_PA  << FIR_OP2_SHIFT) |
268*4882a593Smuzhiyun 			 (FIR_OP_RBW << FIR_OP3_SHIFT));
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		if (oob)
271*4882a593Smuzhiyun 			out_be32(&lbc->fcr,
272*4882a593Smuzhiyun 				 NAND_CMD_READOOB << FCR_CMD0_SHIFT);
273*4882a593Smuzhiyun 		else
274*4882a593Smuzhiyun 			out_be32(&lbc->fcr, NAND_CMD_READ0 << FCR_CMD0_SHIFT);
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* cmdfunc send commands to the FCM */
fsl_elbc_cmdfunc(struct mtd_info * mtd,unsigned int command,int column,int page_addr)279*4882a593Smuzhiyun static void fsl_elbc_cmdfunc(struct mtd_info *mtd, unsigned int command,
280*4882a593Smuzhiyun 			     int column, int page_addr)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
283*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
284*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
285*4882a593Smuzhiyun 	fsl_lbc_t *lbc = ctrl->regs;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	ctrl->use_mdr = 0;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* clear the read buffer */
290*4882a593Smuzhiyun 	ctrl->read_bytes = 0;
291*4882a593Smuzhiyun 	if (command != NAND_CMD_PAGEPROG)
292*4882a593Smuzhiyun 		ctrl->index = 0;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	switch (command) {
295*4882a593Smuzhiyun 	/* READ0 and READ1 read the entire buffer to use hardware ECC. */
296*4882a593Smuzhiyun 	case NAND_CMD_READ1:
297*4882a593Smuzhiyun 		column += 256;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* fall-through */
300*4882a593Smuzhiyun 	case NAND_CMD_READ0:
301*4882a593Smuzhiyun 		vdbg("fsl_elbc_cmdfunc: NAND_CMD_READ0, page_addr:"
302*4882a593Smuzhiyun 		     " 0x%x, column: 0x%x.\n", page_addr, column);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		out_be32(&lbc->fbcr, 0); /* read entire page to enable ECC */
305*4882a593Smuzhiyun 		set_addr(mtd, 0, page_addr, 0);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		ctrl->read_bytes = mtd->writesize + mtd->oobsize;
308*4882a593Smuzhiyun 		ctrl->index += column;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		fsl_elbc_do_read(chip, 0);
311*4882a593Smuzhiyun 		fsl_elbc_run_command(mtd);
312*4882a593Smuzhiyun 		return;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* READOOB reads only the OOB because no ECC is performed. */
315*4882a593Smuzhiyun 	case NAND_CMD_READOOB:
316*4882a593Smuzhiyun 		vdbg("fsl_elbc_cmdfunc: NAND_CMD_READOOB, page_addr:"
317*4882a593Smuzhiyun 		     " 0x%x, column: 0x%x.\n", page_addr, column);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		out_be32(&lbc->fbcr, mtd->oobsize - column);
320*4882a593Smuzhiyun 		set_addr(mtd, column, page_addr, 1);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		ctrl->read_bytes = mtd->writesize + mtd->oobsize;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 		fsl_elbc_do_read(chip, 1);
325*4882a593Smuzhiyun 		fsl_elbc_run_command(mtd);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 		return;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* READID must read all 5 possible bytes while CEB is active */
330*4882a593Smuzhiyun 	case NAND_CMD_READID:
331*4882a593Smuzhiyun 	case NAND_CMD_PARAM:
332*4882a593Smuzhiyun 		vdbg("fsl_elbc_cmdfunc: NAND_CMD 0x%x.\n", command);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		out_be32(&lbc->fir, (FIR_OP_CW0 << FIR_OP0_SHIFT) |
335*4882a593Smuzhiyun 				    (FIR_OP_UA  << FIR_OP1_SHIFT) |
336*4882a593Smuzhiyun 				    (FIR_OP_RBW << FIR_OP2_SHIFT));
337*4882a593Smuzhiyun 		out_be32(&lbc->fcr, command << FCR_CMD0_SHIFT);
338*4882a593Smuzhiyun 		/*
339*4882a593Smuzhiyun 		 * although currently it's 8 bytes for READID, we always read
340*4882a593Smuzhiyun 		 * the maximum 256 bytes(for PARAM)
341*4882a593Smuzhiyun 		 */
342*4882a593Smuzhiyun 		out_be32(&lbc->fbcr, 256);
343*4882a593Smuzhiyun 		ctrl->read_bytes = 256;
344*4882a593Smuzhiyun 		ctrl->use_mdr = 1;
345*4882a593Smuzhiyun 		ctrl->mdr = column;
346*4882a593Smuzhiyun 		set_addr(mtd, 0, 0, 0);
347*4882a593Smuzhiyun 		fsl_elbc_run_command(mtd);
348*4882a593Smuzhiyun 		return;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* ERASE1 stores the block and page address */
351*4882a593Smuzhiyun 	case NAND_CMD_ERASE1:
352*4882a593Smuzhiyun 		vdbg("fsl_elbc_cmdfunc: NAND_CMD_ERASE1, "
353*4882a593Smuzhiyun 		     "page_addr: 0x%x.\n", page_addr);
354*4882a593Smuzhiyun 		set_addr(mtd, 0, page_addr, 0);
355*4882a593Smuzhiyun 		return;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* ERASE2 uses the block and page address from ERASE1 */
358*4882a593Smuzhiyun 	case NAND_CMD_ERASE2:
359*4882a593Smuzhiyun 		vdbg("fsl_elbc_cmdfunc: NAND_CMD_ERASE2.\n");
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		out_be32(&lbc->fir,
362*4882a593Smuzhiyun 			 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
363*4882a593Smuzhiyun 			 (FIR_OP_PA  << FIR_OP1_SHIFT) |
364*4882a593Smuzhiyun 			 (FIR_OP_CM1 << FIR_OP2_SHIFT));
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		out_be32(&lbc->fcr,
367*4882a593Smuzhiyun 			 (NAND_CMD_ERASE1 << FCR_CMD0_SHIFT) |
368*4882a593Smuzhiyun 			 (NAND_CMD_ERASE2 << FCR_CMD1_SHIFT));
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		out_be32(&lbc->fbcr, 0);
371*4882a593Smuzhiyun 		ctrl->read_bytes = 0;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		fsl_elbc_run_command(mtd);
374*4882a593Smuzhiyun 		return;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* SEQIN sets up the addr buffer and all registers except the length */
377*4882a593Smuzhiyun 	case NAND_CMD_SEQIN: {
378*4882a593Smuzhiyun 		u32 fcr;
379*4882a593Smuzhiyun 		vdbg("fsl_elbc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, "
380*4882a593Smuzhiyun 		     "page_addr: 0x%x, column: 0x%x.\n",
381*4882a593Smuzhiyun 		     page_addr, column);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 		ctrl->column = column;
384*4882a593Smuzhiyun 		ctrl->oob = 0;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		if (priv->page_size) {
387*4882a593Smuzhiyun 			fcr = (NAND_CMD_SEQIN << FCR_CMD0_SHIFT) |
388*4882a593Smuzhiyun 			      (NAND_CMD_PAGEPROG << FCR_CMD1_SHIFT);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 			out_be32(&lbc->fir,
391*4882a593Smuzhiyun 				 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
392*4882a593Smuzhiyun 				 (FIR_OP_CA  << FIR_OP1_SHIFT) |
393*4882a593Smuzhiyun 				 (FIR_OP_PA  << FIR_OP2_SHIFT) |
394*4882a593Smuzhiyun 				 (FIR_OP_WB  << FIR_OP3_SHIFT) |
395*4882a593Smuzhiyun 				 (FIR_OP_CW1 << FIR_OP4_SHIFT));
396*4882a593Smuzhiyun 		} else {
397*4882a593Smuzhiyun 			fcr = (NAND_CMD_PAGEPROG << FCR_CMD1_SHIFT) |
398*4882a593Smuzhiyun 			      (NAND_CMD_SEQIN << FCR_CMD2_SHIFT);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 			out_be32(&lbc->fir,
401*4882a593Smuzhiyun 				 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
402*4882a593Smuzhiyun 				 (FIR_OP_CM2 << FIR_OP1_SHIFT) |
403*4882a593Smuzhiyun 				 (FIR_OP_CA  << FIR_OP2_SHIFT) |
404*4882a593Smuzhiyun 				 (FIR_OP_PA  << FIR_OP3_SHIFT) |
405*4882a593Smuzhiyun 				 (FIR_OP_WB  << FIR_OP4_SHIFT) |
406*4882a593Smuzhiyun 				 (FIR_OP_CW1 << FIR_OP5_SHIFT));
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 			if (column >= mtd->writesize) {
409*4882a593Smuzhiyun 				/* OOB area --> READOOB */
410*4882a593Smuzhiyun 				column -= mtd->writesize;
411*4882a593Smuzhiyun 				fcr |= NAND_CMD_READOOB << FCR_CMD0_SHIFT;
412*4882a593Smuzhiyun 				ctrl->oob = 1;
413*4882a593Smuzhiyun 			} else if (column < 256) {
414*4882a593Smuzhiyun 				/* First 256 bytes --> READ0 */
415*4882a593Smuzhiyun 				fcr |= NAND_CMD_READ0 << FCR_CMD0_SHIFT;
416*4882a593Smuzhiyun 			} else {
417*4882a593Smuzhiyun 				/* Second 256 bytes --> READ1 */
418*4882a593Smuzhiyun 				fcr |= NAND_CMD_READ1 << FCR_CMD0_SHIFT;
419*4882a593Smuzhiyun 			}
420*4882a593Smuzhiyun 		}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		out_be32(&lbc->fcr, fcr);
423*4882a593Smuzhiyun 		set_addr(mtd, column, page_addr, ctrl->oob);
424*4882a593Smuzhiyun 		return;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* PAGEPROG reuses all of the setup from SEQIN and adds the length */
428*4882a593Smuzhiyun 	case NAND_CMD_PAGEPROG: {
429*4882a593Smuzhiyun 		vdbg("fsl_elbc_cmdfunc: NAND_CMD_PAGEPROG "
430*4882a593Smuzhiyun 		     "writing %d bytes.\n", ctrl->index);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 		/* if the write did not start at 0 or is not a full page
433*4882a593Smuzhiyun 		 * then set the exact length, otherwise use a full page
434*4882a593Smuzhiyun 		 * write so the HW generates the ECC.
435*4882a593Smuzhiyun 		 */
436*4882a593Smuzhiyun 		if (ctrl->oob || ctrl->column != 0 ||
437*4882a593Smuzhiyun 		    ctrl->index != mtd->writesize + mtd->oobsize)
438*4882a593Smuzhiyun 			out_be32(&lbc->fbcr, ctrl->index);
439*4882a593Smuzhiyun 		else
440*4882a593Smuzhiyun 			out_be32(&lbc->fbcr, 0);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 		fsl_elbc_run_command(mtd);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		return;
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* CMD_STATUS must read the status byte while CEB is active */
448*4882a593Smuzhiyun 	/* Note - it does not wait for the ready line */
449*4882a593Smuzhiyun 	case NAND_CMD_STATUS:
450*4882a593Smuzhiyun 		out_be32(&lbc->fir,
451*4882a593Smuzhiyun 			 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
452*4882a593Smuzhiyun 			 (FIR_OP_RBW << FIR_OP1_SHIFT));
453*4882a593Smuzhiyun 		out_be32(&lbc->fcr, NAND_CMD_STATUS << FCR_CMD0_SHIFT);
454*4882a593Smuzhiyun 		out_be32(&lbc->fbcr, 1);
455*4882a593Smuzhiyun 		set_addr(mtd, 0, 0, 0);
456*4882a593Smuzhiyun 		ctrl->read_bytes = 1;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 		fsl_elbc_run_command(mtd);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 		/* The chip always seems to report that it is
461*4882a593Smuzhiyun 		 * write-protected, even when it is not.
462*4882a593Smuzhiyun 		 */
463*4882a593Smuzhiyun 		out_8(ctrl->addr, in_8(ctrl->addr) | NAND_STATUS_WP);
464*4882a593Smuzhiyun 		return;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* RESET without waiting for the ready line */
467*4882a593Smuzhiyun 	case NAND_CMD_RESET:
468*4882a593Smuzhiyun 		dbg("fsl_elbc_cmdfunc: NAND_CMD_RESET.\n");
469*4882a593Smuzhiyun 		out_be32(&lbc->fir, FIR_OP_CM0 << FIR_OP0_SHIFT);
470*4882a593Smuzhiyun 		out_be32(&lbc->fcr, NAND_CMD_RESET << FCR_CMD0_SHIFT);
471*4882a593Smuzhiyun 		fsl_elbc_run_command(mtd);
472*4882a593Smuzhiyun 		return;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	default:
475*4882a593Smuzhiyun 		printf("fsl_elbc_cmdfunc: error, unsupported command 0x%x.\n",
476*4882a593Smuzhiyun 			command);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
fsl_elbc_select_chip(struct mtd_info * mtd,int chip)480*4882a593Smuzhiyun static void fsl_elbc_select_chip(struct mtd_info *mtd, int chip)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	/* The hardware does not seem to support multiple
483*4882a593Smuzhiyun 	 * chips per bank.
484*4882a593Smuzhiyun 	 */
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun  * Write buf to the FCM Controller Data Buffer
489*4882a593Smuzhiyun  */
fsl_elbc_write_buf(struct mtd_info * mtd,const u8 * buf,int len)490*4882a593Smuzhiyun static void fsl_elbc_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
493*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
494*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
495*4882a593Smuzhiyun 	unsigned int bufsize = mtd->writesize + mtd->oobsize;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (len <= 0) {
498*4882a593Smuzhiyun 		printf("write_buf of %d bytes", len);
499*4882a593Smuzhiyun 		ctrl->status = 0;
500*4882a593Smuzhiyun 		return;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if ((unsigned int)len > bufsize - ctrl->index) {
504*4882a593Smuzhiyun 		printf("write_buf beyond end of buffer "
505*4882a593Smuzhiyun 		       "(%d requested, %u available)\n",
506*4882a593Smuzhiyun 		       len, bufsize - ctrl->index);
507*4882a593Smuzhiyun 		len = bufsize - ctrl->index;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	memcpy_toio(&ctrl->addr[ctrl->index], buf, len);
511*4882a593Smuzhiyun 	/*
512*4882a593Smuzhiyun 	 * This is workaround for the weird elbc hangs during nand write,
513*4882a593Smuzhiyun 	 * Scott Wood says: "...perhaps difference in how long it takes a
514*4882a593Smuzhiyun 	 * write to make it through the localbus compared to a write to IMMR
515*4882a593Smuzhiyun 	 * is causing problems, and sync isn't helping for some reason."
516*4882a593Smuzhiyun 	 * Reading back the last byte helps though.
517*4882a593Smuzhiyun 	 */
518*4882a593Smuzhiyun 	in_8(&ctrl->addr[ctrl->index] + len - 1);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	ctrl->index += len;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /*
524*4882a593Smuzhiyun  * read a byte from either the FCM hardware buffer if it has any data left
525*4882a593Smuzhiyun  * otherwise issue a command to read a single byte.
526*4882a593Smuzhiyun  */
fsl_elbc_read_byte(struct mtd_info * mtd)527*4882a593Smuzhiyun static u8 fsl_elbc_read_byte(struct mtd_info *mtd)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
530*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
531*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* If there are still bytes in the FCM, then use the next byte. */
534*4882a593Smuzhiyun 	if (ctrl->index < ctrl->read_bytes)
535*4882a593Smuzhiyun 		return in_8(&ctrl->addr[ctrl->index++]);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	printf("read_byte beyond end of buffer\n");
538*4882a593Smuzhiyun 	return ERR_BYTE;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun  * Read from the FCM Controller Data Buffer
543*4882a593Smuzhiyun  */
fsl_elbc_read_buf(struct mtd_info * mtd,u8 * buf,int len)544*4882a593Smuzhiyun static void fsl_elbc_read_buf(struct mtd_info *mtd, u8 *buf, int len)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
547*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
548*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
549*4882a593Smuzhiyun 	int avail;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (len < 0)
552*4882a593Smuzhiyun 		return;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	avail = min((unsigned int)len, ctrl->read_bytes - ctrl->index);
555*4882a593Smuzhiyun 	memcpy_fromio(buf, &ctrl->addr[ctrl->index], avail);
556*4882a593Smuzhiyun 	ctrl->index += avail;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	if (len > avail)
559*4882a593Smuzhiyun 		printf("read_buf beyond end of buffer "
560*4882a593Smuzhiyun 		       "(%d requested, %d available)\n",
561*4882a593Smuzhiyun 		       len, avail);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun /* This function is called after Program and Erase Operations to
565*4882a593Smuzhiyun  * check for success or failure.
566*4882a593Smuzhiyun  */
fsl_elbc_wait(struct mtd_info * mtd,struct nand_chip * chip)567*4882a593Smuzhiyun static int fsl_elbc_wait(struct mtd_info *mtd, struct nand_chip *chip)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
570*4882a593Smuzhiyun 	struct fsl_elbc_ctrl *ctrl = priv->ctrl;
571*4882a593Smuzhiyun 	fsl_lbc_t *lbc = ctrl->regs;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	if (ctrl->status != LTESR_CC)
574*4882a593Smuzhiyun 		return NAND_STATUS_FAIL;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Use READ_STATUS command, but wait for the device to be ready */
577*4882a593Smuzhiyun 	ctrl->use_mdr = 0;
578*4882a593Smuzhiyun 	out_be32(&lbc->fir,
579*4882a593Smuzhiyun 		 (FIR_OP_CW0 << FIR_OP0_SHIFT) |
580*4882a593Smuzhiyun 		 (FIR_OP_RBW << FIR_OP1_SHIFT));
581*4882a593Smuzhiyun 	out_be32(&lbc->fcr, NAND_CMD_STATUS << FCR_CMD0_SHIFT);
582*4882a593Smuzhiyun 	out_be32(&lbc->fbcr, 1);
583*4882a593Smuzhiyun 	set_addr(mtd, 0, 0, 0);
584*4882a593Smuzhiyun 	ctrl->read_bytes = 1;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	fsl_elbc_run_command(mtd);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	if (ctrl->status != LTESR_CC)
589*4882a593Smuzhiyun 		return NAND_STATUS_FAIL;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* The chip always seems to report that it is
592*4882a593Smuzhiyun 	 * write-protected, even when it is not.
593*4882a593Smuzhiyun 	 */
594*4882a593Smuzhiyun 	out_8(ctrl->addr, in_8(ctrl->addr) | NAND_STATUS_WP);
595*4882a593Smuzhiyun 	return fsl_elbc_read_byte(mtd);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
fsl_elbc_read_page(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)598*4882a593Smuzhiyun static int fsl_elbc_read_page(struct mtd_info *mtd, struct nand_chip *chip,
599*4882a593Smuzhiyun 			      uint8_t *buf, int oob_required, int page)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	fsl_elbc_read_buf(mtd, buf, mtd->writesize);
602*4882a593Smuzhiyun 	fsl_elbc_read_buf(mtd, chip->oob_poi, mtd->oobsize);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	if (fsl_elbc_wait(mtd, chip) & NAND_STATUS_FAIL)
605*4882a593Smuzhiyun 		mtd->ecc_stats.failed++;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return 0;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /* ECC will be calculated automatically, and errors will be detected in
611*4882a593Smuzhiyun  * waitfunc.
612*4882a593Smuzhiyun  */
fsl_elbc_write_page(struct mtd_info * mtd,struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)613*4882a593Smuzhiyun static int fsl_elbc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
614*4882a593Smuzhiyun 				const uint8_t *buf, int oob_required,
615*4882a593Smuzhiyun 				int page)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	fsl_elbc_write_buf(mtd, buf, mtd->writesize);
618*4882a593Smuzhiyun 	fsl_elbc_write_buf(mtd, chip->oob_poi, mtd->oobsize);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun static struct fsl_elbc_ctrl *elbc_ctrl;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun /* ECC will be calculated automatically, and errors will be detected in
626*4882a593Smuzhiyun  * waitfunc.
627*4882a593Smuzhiyun  */
fsl_elbc_write_subpage(struct mtd_info * mtd,struct nand_chip * chip,uint32_t offset,uint32_t data_len,const uint8_t * buf,int oob_required,int page)628*4882a593Smuzhiyun static int fsl_elbc_write_subpage(struct mtd_info *mtd, struct nand_chip *chip,
629*4882a593Smuzhiyun 				uint32_t offset, uint32_t data_len,
630*4882a593Smuzhiyun 				const uint8_t *buf, int oob_required, int page)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	fsl_elbc_write_buf(mtd, buf, mtd->writesize);
633*4882a593Smuzhiyun 	fsl_elbc_write_buf(mtd, chip->oob_poi, mtd->oobsize);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	return 0;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
fsl_elbc_ctrl_init(void)638*4882a593Smuzhiyun static void fsl_elbc_ctrl_init(void)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	elbc_ctrl = kzalloc(sizeof(*elbc_ctrl), GFP_KERNEL);
641*4882a593Smuzhiyun 	if (!elbc_ctrl)
642*4882a593Smuzhiyun 		return;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	elbc_ctrl->regs = LBC_BASE_ADDR;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* clear event registers */
647*4882a593Smuzhiyun 	out_be32(&elbc_ctrl->regs->ltesr, LTESR_NAND_MASK);
648*4882a593Smuzhiyun 	out_be32(&elbc_ctrl->regs->lteatr, 0);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* Enable interrupts for any detected events */
651*4882a593Smuzhiyun 	out_be32(&elbc_ctrl->regs->lteir, LTESR_NAND_MASK);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	elbc_ctrl->read_bytes = 0;
654*4882a593Smuzhiyun 	elbc_ctrl->index = 0;
655*4882a593Smuzhiyun 	elbc_ctrl->addr = NULL;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
fsl_elbc_chip_init(int devnum,u8 * addr)658*4882a593Smuzhiyun static int fsl_elbc_chip_init(int devnum, u8 *addr)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	struct mtd_info *mtd;
661*4882a593Smuzhiyun 	struct nand_chip *nand;
662*4882a593Smuzhiyun 	struct fsl_elbc_mtd *priv;
663*4882a593Smuzhiyun 	uint32_t br = 0, or = 0;
664*4882a593Smuzhiyun 	int ret;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (!elbc_ctrl) {
667*4882a593Smuzhiyun 		fsl_elbc_ctrl_init();
668*4882a593Smuzhiyun 		if (!elbc_ctrl)
669*4882a593Smuzhiyun 			return -1;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
673*4882a593Smuzhiyun 	if (!priv)
674*4882a593Smuzhiyun 		return -ENOMEM;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	priv->ctrl = elbc_ctrl;
677*4882a593Smuzhiyun 	priv->vbase = addr;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* Find which chip select it is connected to.  It'd be nice
680*4882a593Smuzhiyun 	 * if we could pass more than one datum to the NAND driver...
681*4882a593Smuzhiyun 	 */
682*4882a593Smuzhiyun 	for (priv->bank = 0; priv->bank < MAX_BANKS; priv->bank++) {
683*4882a593Smuzhiyun 		phys_addr_t phys_addr = virt_to_phys(addr);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 		br = in_be32(&elbc_ctrl->regs->bank[priv->bank].br);
686*4882a593Smuzhiyun 		or = in_be32(&elbc_ctrl->regs->bank[priv->bank].or);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		if ((br & BR_V) && (br & BR_MSEL) == BR_MS_FCM &&
689*4882a593Smuzhiyun 		    (br & or & BR_BA) == BR_PHYS_ADDR(phys_addr))
690*4882a593Smuzhiyun 			break;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (priv->bank >= MAX_BANKS) {
694*4882a593Smuzhiyun 		printf("fsl_elbc_nand: address did not match any "
695*4882a593Smuzhiyun 		       "chip selects\n");
696*4882a593Smuzhiyun 		kfree(priv);
697*4882a593Smuzhiyun 		return -ENODEV;
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	nand = &priv->chip;
701*4882a593Smuzhiyun 	mtd = nand_to_mtd(nand);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	elbc_ctrl->chips[priv->bank] = priv;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* fill in nand_chip structure */
706*4882a593Smuzhiyun 	/* set up function call table */
707*4882a593Smuzhiyun 	nand->read_byte = fsl_elbc_read_byte;
708*4882a593Smuzhiyun 	nand->write_buf = fsl_elbc_write_buf;
709*4882a593Smuzhiyun 	nand->read_buf = fsl_elbc_read_buf;
710*4882a593Smuzhiyun 	nand->select_chip = fsl_elbc_select_chip;
711*4882a593Smuzhiyun 	nand->cmdfunc = fsl_elbc_cmdfunc;
712*4882a593Smuzhiyun 	nand->waitfunc = fsl_elbc_wait;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* set up nand options */
715*4882a593Smuzhiyun 	nand->bbt_td = &bbt_main_descr;
716*4882a593Smuzhiyun 	nand->bbt_md = &bbt_mirror_descr;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun   	/* set up nand options */
719*4882a593Smuzhiyun 	nand->options = NAND_NO_SUBPAGE_WRITE;
720*4882a593Smuzhiyun 	nand->bbt_options = NAND_BBT_USE_FLASH;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	nand->controller = &elbc_ctrl->controller;
723*4882a593Smuzhiyun 	nand_set_controller_data(nand, priv);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	nand->ecc.read_page = fsl_elbc_read_page;
726*4882a593Smuzhiyun 	nand->ecc.write_page = fsl_elbc_write_page;
727*4882a593Smuzhiyun 	nand->ecc.write_subpage = fsl_elbc_write_subpage;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	priv->fmr = (15 << FMR_CWTO_SHIFT) | (2 << FMR_AL_SHIFT);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	/* If CS Base Register selects full hardware ECC then use it */
732*4882a593Smuzhiyun 	if ((br & BR_DECC) == BR_DECC_CHK_GEN) {
733*4882a593Smuzhiyun 		nand->ecc.mode = NAND_ECC_HW;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		nand->ecc.layout = (priv->fmr & FMR_ECCM) ?
736*4882a593Smuzhiyun 				   &fsl_elbc_oob_sp_eccm1 :
737*4882a593Smuzhiyun 				   &fsl_elbc_oob_sp_eccm0;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 		nand->ecc.size = 512;
740*4882a593Smuzhiyun 		nand->ecc.bytes = 3;
741*4882a593Smuzhiyun 		nand->ecc.steps = 1;
742*4882a593Smuzhiyun 		nand->ecc.strength = 1;
743*4882a593Smuzhiyun 	} else {
744*4882a593Smuzhiyun 		/* otherwise fall back to software ECC */
745*4882a593Smuzhiyun #if defined(CONFIG_NAND_ECC_BCH)
746*4882a593Smuzhiyun 		nand->ecc.mode = NAND_ECC_SOFT_BCH;
747*4882a593Smuzhiyun #else
748*4882a593Smuzhiyun 		nand->ecc.mode = NAND_ECC_SOFT;
749*4882a593Smuzhiyun #endif
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	ret = nand_scan_ident(mtd, 1, NULL);
753*4882a593Smuzhiyun 	if (ret)
754*4882a593Smuzhiyun 		return ret;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* Large-page-specific setup */
757*4882a593Smuzhiyun 	if (mtd->writesize == 2048) {
758*4882a593Smuzhiyun 		setbits_be32(&elbc_ctrl->regs->bank[priv->bank].or,
759*4882a593Smuzhiyun 			     OR_FCM_PGS);
760*4882a593Smuzhiyun 		in_be32(&elbc_ctrl->regs->bank[priv->bank].or);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 		priv->page_size = 1;
763*4882a593Smuzhiyun 		nand->badblock_pattern = &largepage_memorybased;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 		/*
766*4882a593Smuzhiyun 		 * Hardware expects small page has ECCM0, large page has
767*4882a593Smuzhiyun 		 * ECCM1 when booting from NAND, and we follow that even
768*4882a593Smuzhiyun 		 * when not booting from NAND.
769*4882a593Smuzhiyun 		 */
770*4882a593Smuzhiyun 		priv->fmr |= FMR_ECCM;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		/* adjust ecc setup if needed */
773*4882a593Smuzhiyun 		if ((br & BR_DECC) == BR_DECC_CHK_GEN) {
774*4882a593Smuzhiyun 			nand->ecc.steps = 4;
775*4882a593Smuzhiyun 			nand->ecc.layout = (priv->fmr & FMR_ECCM) ?
776*4882a593Smuzhiyun 					   &fsl_elbc_oob_lp_eccm1 :
777*4882a593Smuzhiyun 					   &fsl_elbc_oob_lp_eccm0;
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 	} else if (mtd->writesize == 512) {
780*4882a593Smuzhiyun 		clrbits_be32(&elbc_ctrl->regs->bank[priv->bank].or,
781*4882a593Smuzhiyun 			     OR_FCM_PGS);
782*4882a593Smuzhiyun 		in_be32(&elbc_ctrl->regs->bank[priv->bank].or);
783*4882a593Smuzhiyun 	} else {
784*4882a593Smuzhiyun 		return -ENODEV;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	ret = nand_scan_tail(mtd);
788*4882a593Smuzhiyun 	if (ret)
789*4882a593Smuzhiyun 		return ret;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	ret = nand_register(devnum, mtd);
792*4882a593Smuzhiyun 	if (ret)
793*4882a593Smuzhiyun 		return ret;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #ifndef CONFIG_SYS_NAND_BASE_LIST
799*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
800*4882a593Smuzhiyun #endif
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static unsigned long base_address[CONFIG_SYS_MAX_NAND_DEVICE] =
803*4882a593Smuzhiyun 	CONFIG_SYS_NAND_BASE_LIST;
804*4882a593Smuzhiyun 
board_nand_init(void)805*4882a593Smuzhiyun void board_nand_init(void)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	int i;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
810*4882a593Smuzhiyun 		fsl_elbc_chip_init(i, (u8 *)base_address[i]);
811*4882a593Smuzhiyun }
812