1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Panasonic Corporation
3*4882a593Smuzhiyun * Copyright (C) 2014-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/unaligned.h>
11*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
12*4882a593Smuzhiyun #include "denali.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
15*4882a593Smuzhiyun #define DENALI_MAP10 (2 << 26) /* high-level control plane */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define INDEX_CTRL_REG 0x0
18*4882a593Smuzhiyun #define INDEX_DATA_REG 0x10
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define SPARE_ACCESS 0x41
21*4882a593Smuzhiyun #define MAIN_ACCESS 0x42
22*4882a593Smuzhiyun #define PIPELINE_ACCESS 0x2000
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define BANK(x) ((x) << 24)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static void __iomem *denali_flash_mem =
27*4882a593Smuzhiyun (void __iomem *)CONFIG_SYS_NAND_DATA_BASE;
28*4882a593Smuzhiyun static void __iomem *denali_flash_reg =
29*4882a593Smuzhiyun (void __iomem *)CONFIG_SYS_NAND_REGS_BASE;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const int flash_bank;
32*4882a593Smuzhiyun static int page_size, oob_size, pages_per_block;
33*4882a593Smuzhiyun
index_addr(uint32_t address,uint32_t data)34*4882a593Smuzhiyun static void index_addr(uint32_t address, uint32_t data)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun writel(address, denali_flash_mem + INDEX_CTRL_REG);
37*4882a593Smuzhiyun writel(data, denali_flash_mem + INDEX_DATA_REG);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
wait_for_irq(uint32_t irq_mask)40*4882a593Smuzhiyun static int wait_for_irq(uint32_t irq_mask)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun unsigned long timeout = 1000000;
43*4882a593Smuzhiyun uint32_t intr_status;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun do {
46*4882a593Smuzhiyun intr_status = readl(denali_flash_reg + INTR_STATUS(flash_bank));
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (intr_status & INTR__ECC_UNCOR_ERR) {
49*4882a593Smuzhiyun debug("Uncorrected ECC detected\n");
50*4882a593Smuzhiyun return -EBADMSG;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (intr_status & irq_mask)
54*4882a593Smuzhiyun break;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun udelay(1);
57*4882a593Smuzhiyun timeout--;
58*4882a593Smuzhiyun } while (timeout);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (!timeout) {
61*4882a593Smuzhiyun debug("Timeout with interrupt status %08x\n", intr_status);
62*4882a593Smuzhiyun return -EIO;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
read_data_from_flash_mem(uint8_t * buf,int len)68*4882a593Smuzhiyun static void read_data_from_flash_mem(uint8_t *buf, int len)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun int i;
71*4882a593Smuzhiyun uint32_t *buf32;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* transfer the data from the flash */
74*4882a593Smuzhiyun buf32 = (uint32_t *)buf;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * Let's take care of unaligned access although it rarely happens.
78*4882a593Smuzhiyun * Avoid put_unaligned() for the normal use cases since it leads to
79*4882a593Smuzhiyun * a bit performance regression.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun if ((unsigned long)buf32 % 4) {
82*4882a593Smuzhiyun for (i = 0; i < len / 4; i++)
83*4882a593Smuzhiyun put_unaligned(readl(denali_flash_mem + INDEX_DATA_REG),
84*4882a593Smuzhiyun buf32++);
85*4882a593Smuzhiyun } else {
86*4882a593Smuzhiyun for (i = 0; i < len / 4; i++)
87*4882a593Smuzhiyun *buf32++ = readl(denali_flash_mem + INDEX_DATA_REG);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (len % 4) {
91*4882a593Smuzhiyun u32 tmp;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun tmp = cpu_to_le32(readl(denali_flash_mem + INDEX_DATA_REG));
94*4882a593Smuzhiyun buf = (uint8_t *)buf32;
95*4882a593Smuzhiyun for (i = 0; i < len % 4; i++) {
96*4882a593Smuzhiyun *buf++ = tmp;
97*4882a593Smuzhiyun tmp >>= 8;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
denali_send_pipeline_cmd(int page,int ecc_en,int access_type)102*4882a593Smuzhiyun int denali_send_pipeline_cmd(int page, int ecc_en, int access_type)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun uint32_t addr, cmd;
105*4882a593Smuzhiyun static uint32_t page_count = 1;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun writel(ecc_en, denali_flash_reg + ECC_ENABLE);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* clear all bits of intr_status. */
110*4882a593Smuzhiyun writel(0xffff, denali_flash_reg + INTR_STATUS(flash_bank));
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun addr = BANK(flash_bank) | page;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* setup the acccess type */
115*4882a593Smuzhiyun cmd = DENALI_MAP10 | addr;
116*4882a593Smuzhiyun index_addr(cmd, access_type);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* setup the pipeline command */
119*4882a593Smuzhiyun index_addr(cmd, PIPELINE_ACCESS | page_count);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun cmd = DENALI_MAP01 | addr;
122*4882a593Smuzhiyun writel(cmd, denali_flash_mem + INDEX_CTRL_REG);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return wait_for_irq(INTR__LOAD_COMP);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
nand_read_oob(void * buf,int page)127*4882a593Smuzhiyun static int nand_read_oob(void *buf, int page)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun int ret;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ret = denali_send_pipeline_cmd(page, 0, SPARE_ACCESS);
132*4882a593Smuzhiyun if (ret < 0)
133*4882a593Smuzhiyun return ret;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun read_data_from_flash_mem(buf, oob_size);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
nand_read_page(void * buf,int page)140*4882a593Smuzhiyun static int nand_read_page(void *buf, int page)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun int ret;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = denali_send_pipeline_cmd(page, 1, MAIN_ACCESS);
145*4882a593Smuzhiyun if (ret < 0)
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun read_data_from_flash_mem(buf, page_size);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
nand_block_isbad(void * buf,int block)153*4882a593Smuzhiyun static int nand_block_isbad(void *buf, int block)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ret = nand_read_oob(buf, block * pages_per_block);
158*4882a593Smuzhiyun if (ret < 0)
159*4882a593Smuzhiyun return ret;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return *((uint8_t *)buf + CONFIG_SYS_NAND_BAD_BLOCK_POS) != 0xff;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* nand_init() - initialize data to make nand usable by SPL */
nand_init(void)165*4882a593Smuzhiyun void nand_init(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun /* access to main area */
168*4882a593Smuzhiyun writel(0, denali_flash_reg + TRANSFER_SPARE_REG);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun * These registers are expected to be already set by the hardware
172*4882a593Smuzhiyun * or earlier boot code. So we read these values out.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun page_size = readl(denali_flash_reg + DEVICE_MAIN_AREA_SIZE);
175*4882a593Smuzhiyun oob_size = readl(denali_flash_reg + DEVICE_SPARE_AREA_SIZE);
176*4882a593Smuzhiyun pages_per_block = readl(denali_flash_reg + PAGES_PER_BLOCK);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
nand_spl_load_image(uint32_t offs,unsigned int size,void * dst)179*4882a593Smuzhiyun int nand_spl_load_image(uint32_t offs, unsigned int size, void *dst)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun int block, page, column, readlen;
182*4882a593Smuzhiyun int ret;
183*4882a593Smuzhiyun int force_bad_block_check = 1;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun page = offs / page_size;
186*4882a593Smuzhiyun column = offs % page_size;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun block = page / pages_per_block;
189*4882a593Smuzhiyun page = page % pages_per_block;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun while (size) {
192*4882a593Smuzhiyun if (force_bad_block_check || page == 0) {
193*4882a593Smuzhiyun ret = nand_block_isbad(dst, block);
194*4882a593Smuzhiyun if (ret < 0)
195*4882a593Smuzhiyun return ret;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (ret) {
198*4882a593Smuzhiyun block++;
199*4882a593Smuzhiyun continue;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun force_bad_block_check = 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = nand_read_page(dst, block * pages_per_block + page);
206*4882a593Smuzhiyun if (ret < 0)
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun readlen = min(page_size - column, (int)size);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (unlikely(column)) {
212*4882a593Smuzhiyun /* Partial page read */
213*4882a593Smuzhiyun memmove(dst, dst + column, readlen);
214*4882a593Smuzhiyun column = 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun size -= readlen;
218*4882a593Smuzhiyun dst += readlen;
219*4882a593Smuzhiyun page++;
220*4882a593Smuzhiyun if (page == pages_per_block) {
221*4882a593Smuzhiyun block++;
222*4882a593Smuzhiyun page = 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
nand_deselect(void)229*4882a593Smuzhiyun void nand_deselect(void) {}
230