xref: /OK3568_Linux_fs/u-boot/drivers/mtd/nand/raw/denali_dt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2017 Socionext Inc.
3*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <clk.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/printk.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "denali.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun struct denali_dt_data {
17*4882a593Smuzhiyun 	unsigned int revision;
18*4882a593Smuzhiyun 	unsigned int caps;
19*4882a593Smuzhiyun 	const struct nand_ecc_caps *ecc_caps;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun NAND_ECC_CAPS_SINGLE(denali_socfpga_ecc_caps, denali_calc_ecc_bytes,
23*4882a593Smuzhiyun 		     512, 8, 15);
24*4882a593Smuzhiyun static const struct denali_dt_data denali_socfpga_data = {
25*4882a593Smuzhiyun 	.caps = DENALI_CAP_HW_ECC_FIXUP,
26*4882a593Smuzhiyun 	.ecc_caps = &denali_socfpga_ecc_caps,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun NAND_ECC_CAPS_SINGLE(denali_uniphier_v5a_ecc_caps, denali_calc_ecc_bytes,
30*4882a593Smuzhiyun 		     1024, 8, 16, 24);
31*4882a593Smuzhiyun static const struct denali_dt_data denali_uniphier_v5a_data = {
32*4882a593Smuzhiyun 	.caps = DENALI_CAP_HW_ECC_FIXUP |
33*4882a593Smuzhiyun 		DENALI_CAP_DMA_64BIT,
34*4882a593Smuzhiyun 	.ecc_caps = &denali_uniphier_v5a_ecc_caps,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun NAND_ECC_CAPS_SINGLE(denali_uniphier_v5b_ecc_caps, denali_calc_ecc_bytes,
38*4882a593Smuzhiyun 		     1024, 8, 16);
39*4882a593Smuzhiyun static const struct denali_dt_data denali_uniphier_v5b_data = {
40*4882a593Smuzhiyun 	.revision = 0x0501,
41*4882a593Smuzhiyun 	.caps = DENALI_CAP_HW_ECC_FIXUP |
42*4882a593Smuzhiyun 		DENALI_CAP_DMA_64BIT,
43*4882a593Smuzhiyun 	.ecc_caps = &denali_uniphier_v5b_ecc_caps,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const struct udevice_id denali_nand_dt_ids[] = {
47*4882a593Smuzhiyun 	{
48*4882a593Smuzhiyun 		.compatible = "altr,socfpga-denali-nand",
49*4882a593Smuzhiyun 		.data = (unsigned long)&denali_socfpga_data,
50*4882a593Smuzhiyun 	},
51*4882a593Smuzhiyun 	{
52*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-denali-nand-v5a",
53*4882a593Smuzhiyun 		.data = (unsigned long)&denali_uniphier_v5a_data,
54*4882a593Smuzhiyun 	},
55*4882a593Smuzhiyun 	{
56*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-denali-nand-v5b",
57*4882a593Smuzhiyun 		.data = (unsigned long)&denali_uniphier_v5b_data,
58*4882a593Smuzhiyun 	},
59*4882a593Smuzhiyun 	{ /* sentinel */ }
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
denali_dt_probe(struct udevice * dev)62*4882a593Smuzhiyun static int denali_dt_probe(struct udevice *dev)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct denali_nand_info *denali = dev_get_priv(dev);
65*4882a593Smuzhiyun 	const struct denali_dt_data *data;
66*4882a593Smuzhiyun 	struct clk clk, clk_x, clk_ecc;
67*4882a593Smuzhiyun 	struct resource res;
68*4882a593Smuzhiyun 	int ret;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	data = (void *)dev_get_driver_data(dev);
71*4882a593Smuzhiyun 	if (data) {
72*4882a593Smuzhiyun 		denali->revision = data->revision;
73*4882a593Smuzhiyun 		denali->caps = data->caps;
74*4882a593Smuzhiyun 		denali->ecc_caps = data->ecc_caps;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	denali->dev = dev;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	ret = dev_read_resource_byname(dev, "denali_reg", &res);
80*4882a593Smuzhiyun 	if (ret)
81*4882a593Smuzhiyun 		return ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	denali->reg = devm_ioremap(dev, res.start, resource_size(&res));
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	ret = dev_read_resource_byname(dev, "nand_data", &res);
86*4882a593Smuzhiyun 	if (ret)
87*4882a593Smuzhiyun 		return ret;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	denali->host = devm_ioremap(dev, res.start, resource_size(&res));
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ret = clk_get_by_name(dev, "nand", &clk);
92*4882a593Smuzhiyun 	if (ret)
93*4882a593Smuzhiyun 		ret = clk_get_by_index(dev, 0, &clk);
94*4882a593Smuzhiyun 	if (ret)
95*4882a593Smuzhiyun 		return ret;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	ret = clk_get_by_name(dev, "nand_x", &clk_x);
98*4882a593Smuzhiyun 	if (ret)
99*4882a593Smuzhiyun 		clk_x.dev = NULL;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	ret = clk_get_by_name(dev, "ecc", &clk_ecc);
102*4882a593Smuzhiyun 	if (ret)
103*4882a593Smuzhiyun 		clk_ecc.dev = NULL;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	ret = clk_enable(&clk);
106*4882a593Smuzhiyun 	if (ret)
107*4882a593Smuzhiyun 		return ret;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (clk_x.dev) {
110*4882a593Smuzhiyun 		ret = clk_enable(&clk_x);
111*4882a593Smuzhiyun 		if (ret)
112*4882a593Smuzhiyun 			return ret;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (clk_ecc.dev) {
116*4882a593Smuzhiyun 		ret = clk_enable(&clk_ecc);
117*4882a593Smuzhiyun 		if (ret)
118*4882a593Smuzhiyun 			return ret;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (clk_x.dev) {
122*4882a593Smuzhiyun 		denali->clk_rate = clk_get_rate(&clk);
123*4882a593Smuzhiyun 		denali->clk_x_rate = clk_get_rate(&clk_x);
124*4882a593Smuzhiyun 	} else {
125*4882a593Smuzhiyun 		/*
126*4882a593Smuzhiyun 		 * Hardcode the clock rates for the backward compatibility.
127*4882a593Smuzhiyun 		 * This works for both SOCFPGA and UniPhier.
128*4882a593Smuzhiyun 		 */
129*4882a593Smuzhiyun 		dev_notice(dev,
130*4882a593Smuzhiyun 			   "necessary clock is missing. default clock rates are used.\n");
131*4882a593Smuzhiyun 		denali->clk_rate = 50000000;
132*4882a593Smuzhiyun 		denali->clk_x_rate = 200000000;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	ret = reset_get_bulk(dev, &denali->resets);
136*4882a593Smuzhiyun 	if (ret)
137*4882a593Smuzhiyun 		dev_warn(dev, "Can't get reset: %d\n", ret);
138*4882a593Smuzhiyun 	else
139*4882a593Smuzhiyun 		reset_deassert_bulk(&denali->resets);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return denali_init(denali);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
denali_dt_remove(struct udevice * dev)144*4882a593Smuzhiyun static int denali_dt_remove(struct udevice *dev)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct denali_nand_info *denali = dev_get_priv(dev);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return reset_release_bulk(&denali->resets);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun U_BOOT_DRIVER(denali_nand_dt) = {
152*4882a593Smuzhiyun 	.name = "denali-nand-dt",
153*4882a593Smuzhiyun 	.id = UCLASS_MISC,
154*4882a593Smuzhiyun 	.of_match = denali_nand_dt_ids,
155*4882a593Smuzhiyun 	.probe = denali_dt_probe,
156*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct denali_nand_info),
157*4882a593Smuzhiyun 	.remove = denali_dt_remove,
158*4882a593Smuzhiyun 	.flags = DM_FLAG_OS_PREPARE,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
board_nand_init(void)161*4882a593Smuzhiyun void board_nand_init(void)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct udevice *dev;
164*4882a593Smuzhiyun 	int ret;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	ret = uclass_get_device_by_driver(UCLASS_MISC,
167*4882a593Smuzhiyun 					  DM_GET_DRIVER(denali_nand_dt),
168*4882a593Smuzhiyun 					  &dev);
169*4882a593Smuzhiyun 	if (ret && ret != -ENODEV)
170*4882a593Smuzhiyun 		pr_err("Failed to initialize Denali NAND controller. (error %d)\n",
171*4882a593Smuzhiyun 		       ret);
172*4882a593Smuzhiyun }
173