1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2010-2015 Broadcom Corporation
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
6*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
10*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
11*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12*4882a593Smuzhiyun * GNU General Public License for more details.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <memalign.h>
18*4882a593Smuzhiyun #include <nand.h>
19*4882a593Smuzhiyun #include <clk.h>
20*4882a593Smuzhiyun #include <linux/ioport.h>
21*4882a593Smuzhiyun #include <linux/completion.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun #include <linux/log2.h>
24*4882a593Smuzhiyun #include <asm/processor.h>
25*4882a593Smuzhiyun #include <dm.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "brcmnand.h"
28*4882a593Smuzhiyun #include "brcmnand_compat.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * This flag controls if WP stays on between erase/write commands to mitigate
32*4882a593Smuzhiyun * flash corruption due to power glitches. Values:
33*4882a593Smuzhiyun * 0: NAND_WP is not used or not available
34*4882a593Smuzhiyun * 1: NAND_WP is set by default, cleared for erase/write operations
35*4882a593Smuzhiyun * 2: NAND_WP is always cleared
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun static int wp_on = 1;
38*4882a593Smuzhiyun module_param(wp_on, int, 0444);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /***********************************************************************
41*4882a593Smuzhiyun * Definitions
42*4882a593Smuzhiyun ***********************************************************************/
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define DRV_NAME "brcmnand"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define CMD_NULL 0x00
47*4882a593Smuzhiyun #define CMD_PAGE_READ 0x01
48*4882a593Smuzhiyun #define CMD_SPARE_AREA_READ 0x02
49*4882a593Smuzhiyun #define CMD_STATUS_READ 0x03
50*4882a593Smuzhiyun #define CMD_PROGRAM_PAGE 0x04
51*4882a593Smuzhiyun #define CMD_PROGRAM_SPARE_AREA 0x05
52*4882a593Smuzhiyun #define CMD_COPY_BACK 0x06
53*4882a593Smuzhiyun #define CMD_DEVICE_ID_READ 0x07
54*4882a593Smuzhiyun #define CMD_BLOCK_ERASE 0x08
55*4882a593Smuzhiyun #define CMD_FLASH_RESET 0x09
56*4882a593Smuzhiyun #define CMD_BLOCKS_LOCK 0x0a
57*4882a593Smuzhiyun #define CMD_BLOCKS_LOCK_DOWN 0x0b
58*4882a593Smuzhiyun #define CMD_BLOCKS_UNLOCK 0x0c
59*4882a593Smuzhiyun #define CMD_READ_BLOCKS_LOCK_STATUS 0x0d
60*4882a593Smuzhiyun #define CMD_PARAMETER_READ 0x0e
61*4882a593Smuzhiyun #define CMD_PARAMETER_CHANGE_COL 0x0f
62*4882a593Smuzhiyun #define CMD_LOW_LEVEL_OP 0x10
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct brcm_nand_dma_desc {
65*4882a593Smuzhiyun u32 next_desc;
66*4882a593Smuzhiyun u32 next_desc_ext;
67*4882a593Smuzhiyun u32 cmd_irq;
68*4882a593Smuzhiyun u32 dram_addr;
69*4882a593Smuzhiyun u32 dram_addr_ext;
70*4882a593Smuzhiyun u32 tfr_len;
71*4882a593Smuzhiyun u32 total_len;
72*4882a593Smuzhiyun u32 flash_addr;
73*4882a593Smuzhiyun u32 flash_addr_ext;
74*4882a593Smuzhiyun u32 cs;
75*4882a593Smuzhiyun u32 pad2[5];
76*4882a593Smuzhiyun u32 status_valid;
77*4882a593Smuzhiyun } __packed;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Bitfields for brcm_nand_dma_desc::status_valid */
80*4882a593Smuzhiyun #define FLASH_DMA_ECC_ERROR (1 << 8)
81*4882a593Smuzhiyun #define FLASH_DMA_CORR_ERROR (1 << 9)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* 512B flash cache in the NAND controller HW */
84*4882a593Smuzhiyun #define FC_SHIFT 9U
85*4882a593Smuzhiyun #define FC_BYTES 512U
86*4882a593Smuzhiyun #define FC_WORDS (FC_BYTES >> 2)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define BRCMNAND_MIN_PAGESIZE 512
89*4882a593Smuzhiyun #define BRCMNAND_MIN_BLOCKSIZE (8 * 1024)
90*4882a593Smuzhiyun #define BRCMNAND_MIN_DEVSIZE (4ULL * 1024 * 1024)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define NAND_CTRL_RDY (INTFC_CTLR_READY | INTFC_FLASH_READY)
93*4882a593Smuzhiyun #define NAND_POLL_STATUS_TIMEOUT_MS 100
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Controller feature flags */
96*4882a593Smuzhiyun enum {
97*4882a593Smuzhiyun BRCMNAND_HAS_1K_SECTORS = BIT(0),
98*4882a593Smuzhiyun BRCMNAND_HAS_PREFETCH = BIT(1),
99*4882a593Smuzhiyun BRCMNAND_HAS_CACHE_MODE = BIT(2),
100*4882a593Smuzhiyun BRCMNAND_HAS_WP = BIT(3),
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct brcmnand_controller {
104*4882a593Smuzhiyun #ifndef __UBOOT__
105*4882a593Smuzhiyun struct device *dev;
106*4882a593Smuzhiyun #else
107*4882a593Smuzhiyun struct udevice *dev;
108*4882a593Smuzhiyun #endif /* __UBOOT__ */
109*4882a593Smuzhiyun struct nand_hw_control controller;
110*4882a593Smuzhiyun void __iomem *nand_base;
111*4882a593Smuzhiyun void __iomem *nand_fc; /* flash cache */
112*4882a593Smuzhiyun void __iomem *flash_dma_base;
113*4882a593Smuzhiyun unsigned int irq;
114*4882a593Smuzhiyun unsigned int dma_irq;
115*4882a593Smuzhiyun int nand_version;
116*4882a593Smuzhiyun int parameter_page_big_endian;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Some SoCs provide custom interrupt status register(s) */
119*4882a593Smuzhiyun struct brcmnand_soc *soc;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Some SoCs have a gateable clock for the controller */
122*4882a593Smuzhiyun struct clk *clk;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun int cmd_pending;
125*4882a593Smuzhiyun bool dma_pending;
126*4882a593Smuzhiyun struct completion done;
127*4882a593Smuzhiyun struct completion dma_done;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* List of NAND hosts (one for each chip-select) */
130*4882a593Smuzhiyun struct list_head host_list;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct brcm_nand_dma_desc *dma_desc;
133*4882a593Smuzhiyun dma_addr_t dma_pa;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* in-memory cache of the FLASH_CACHE, used only for some commands */
136*4882a593Smuzhiyun u8 flash_cache[FC_BYTES];
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Controller revision details */
139*4882a593Smuzhiyun const u16 *reg_offsets;
140*4882a593Smuzhiyun unsigned int reg_spacing; /* between CS1, CS2, ... regs */
141*4882a593Smuzhiyun const u8 *cs_offsets; /* within each chip-select */
142*4882a593Smuzhiyun const u8 *cs0_offsets; /* within CS0, if different */
143*4882a593Smuzhiyun unsigned int max_block_size;
144*4882a593Smuzhiyun const unsigned int *block_sizes;
145*4882a593Smuzhiyun unsigned int max_page_size;
146*4882a593Smuzhiyun const unsigned int *page_sizes;
147*4882a593Smuzhiyun unsigned int max_oob;
148*4882a593Smuzhiyun u32 features;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* for low-power standby/resume only */
151*4882a593Smuzhiyun u32 nand_cs_nand_select;
152*4882a593Smuzhiyun u32 nand_cs_nand_xor;
153*4882a593Smuzhiyun u32 corr_stat_threshold;
154*4882a593Smuzhiyun u32 flash_dma_mode;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct brcmnand_cfg {
158*4882a593Smuzhiyun u64 device_size;
159*4882a593Smuzhiyun unsigned int block_size;
160*4882a593Smuzhiyun unsigned int page_size;
161*4882a593Smuzhiyun unsigned int spare_area_size;
162*4882a593Smuzhiyun unsigned int device_width;
163*4882a593Smuzhiyun unsigned int col_adr_bytes;
164*4882a593Smuzhiyun unsigned int blk_adr_bytes;
165*4882a593Smuzhiyun unsigned int ful_adr_bytes;
166*4882a593Smuzhiyun unsigned int sector_size_1k;
167*4882a593Smuzhiyun unsigned int ecc_level;
168*4882a593Smuzhiyun /* use for low-power standby/resume only */
169*4882a593Smuzhiyun u32 acc_control;
170*4882a593Smuzhiyun u32 config;
171*4882a593Smuzhiyun u32 config_ext;
172*4882a593Smuzhiyun u32 timing_1;
173*4882a593Smuzhiyun u32 timing_2;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun struct brcmnand_host {
177*4882a593Smuzhiyun struct list_head node;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun struct nand_chip chip;
180*4882a593Smuzhiyun #ifndef __UBOOT__
181*4882a593Smuzhiyun struct platform_device *pdev;
182*4882a593Smuzhiyun #else
183*4882a593Smuzhiyun struct udevice *pdev;
184*4882a593Smuzhiyun #endif /* __UBOOT__ */
185*4882a593Smuzhiyun int cs;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun unsigned int last_cmd;
188*4882a593Smuzhiyun unsigned int last_byte;
189*4882a593Smuzhiyun u64 last_addr;
190*4882a593Smuzhiyun struct brcmnand_cfg hwcfg;
191*4882a593Smuzhiyun struct brcmnand_controller *ctrl;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun enum brcmnand_reg {
195*4882a593Smuzhiyun BRCMNAND_CMD_START = 0,
196*4882a593Smuzhiyun BRCMNAND_CMD_EXT_ADDRESS,
197*4882a593Smuzhiyun BRCMNAND_CMD_ADDRESS,
198*4882a593Smuzhiyun BRCMNAND_INTFC_STATUS,
199*4882a593Smuzhiyun BRCMNAND_CS_SELECT,
200*4882a593Smuzhiyun BRCMNAND_CS_XOR,
201*4882a593Smuzhiyun BRCMNAND_LL_OP,
202*4882a593Smuzhiyun BRCMNAND_CS0_BASE,
203*4882a593Smuzhiyun BRCMNAND_CS1_BASE, /* CS1 regs, if non-contiguous */
204*4882a593Smuzhiyun BRCMNAND_CORR_THRESHOLD,
205*4882a593Smuzhiyun BRCMNAND_CORR_THRESHOLD_EXT,
206*4882a593Smuzhiyun BRCMNAND_UNCORR_COUNT,
207*4882a593Smuzhiyun BRCMNAND_CORR_COUNT,
208*4882a593Smuzhiyun BRCMNAND_CORR_EXT_ADDR,
209*4882a593Smuzhiyun BRCMNAND_CORR_ADDR,
210*4882a593Smuzhiyun BRCMNAND_UNCORR_EXT_ADDR,
211*4882a593Smuzhiyun BRCMNAND_UNCORR_ADDR,
212*4882a593Smuzhiyun BRCMNAND_SEMAPHORE,
213*4882a593Smuzhiyun BRCMNAND_ID,
214*4882a593Smuzhiyun BRCMNAND_ID_EXT,
215*4882a593Smuzhiyun BRCMNAND_LL_RDATA,
216*4882a593Smuzhiyun BRCMNAND_OOB_READ_BASE,
217*4882a593Smuzhiyun BRCMNAND_OOB_READ_10_BASE, /* offset 0x10, if non-contiguous */
218*4882a593Smuzhiyun BRCMNAND_OOB_WRITE_BASE,
219*4882a593Smuzhiyun BRCMNAND_OOB_WRITE_10_BASE, /* offset 0x10, if non-contiguous */
220*4882a593Smuzhiyun BRCMNAND_FC_BASE,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* BRCMNAND v4.0 */
224*4882a593Smuzhiyun static const u16 brcmnand_regs_v40[] = {
225*4882a593Smuzhiyun [BRCMNAND_CMD_START] = 0x04,
226*4882a593Smuzhiyun [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
227*4882a593Smuzhiyun [BRCMNAND_CMD_ADDRESS] = 0x0c,
228*4882a593Smuzhiyun [BRCMNAND_INTFC_STATUS] = 0x6c,
229*4882a593Smuzhiyun [BRCMNAND_CS_SELECT] = 0x14,
230*4882a593Smuzhiyun [BRCMNAND_CS_XOR] = 0x18,
231*4882a593Smuzhiyun [BRCMNAND_LL_OP] = 0x178,
232*4882a593Smuzhiyun [BRCMNAND_CS0_BASE] = 0x40,
233*4882a593Smuzhiyun [BRCMNAND_CS1_BASE] = 0xd0,
234*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD] = 0x84,
235*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
236*4882a593Smuzhiyun [BRCMNAND_UNCORR_COUNT] = 0,
237*4882a593Smuzhiyun [BRCMNAND_CORR_COUNT] = 0,
238*4882a593Smuzhiyun [BRCMNAND_CORR_EXT_ADDR] = 0x70,
239*4882a593Smuzhiyun [BRCMNAND_CORR_ADDR] = 0x74,
240*4882a593Smuzhiyun [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
241*4882a593Smuzhiyun [BRCMNAND_UNCORR_ADDR] = 0x7c,
242*4882a593Smuzhiyun [BRCMNAND_SEMAPHORE] = 0x58,
243*4882a593Smuzhiyun [BRCMNAND_ID] = 0x60,
244*4882a593Smuzhiyun [BRCMNAND_ID_EXT] = 0x64,
245*4882a593Smuzhiyun [BRCMNAND_LL_RDATA] = 0x17c,
246*4882a593Smuzhiyun [BRCMNAND_OOB_READ_BASE] = 0x20,
247*4882a593Smuzhiyun [BRCMNAND_OOB_READ_10_BASE] = 0x130,
248*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_BASE] = 0x30,
249*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_10_BASE] = 0,
250*4882a593Smuzhiyun [BRCMNAND_FC_BASE] = 0x200,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* BRCMNAND v5.0 */
254*4882a593Smuzhiyun static const u16 brcmnand_regs_v50[] = {
255*4882a593Smuzhiyun [BRCMNAND_CMD_START] = 0x04,
256*4882a593Smuzhiyun [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
257*4882a593Smuzhiyun [BRCMNAND_CMD_ADDRESS] = 0x0c,
258*4882a593Smuzhiyun [BRCMNAND_INTFC_STATUS] = 0x6c,
259*4882a593Smuzhiyun [BRCMNAND_CS_SELECT] = 0x14,
260*4882a593Smuzhiyun [BRCMNAND_CS_XOR] = 0x18,
261*4882a593Smuzhiyun [BRCMNAND_LL_OP] = 0x178,
262*4882a593Smuzhiyun [BRCMNAND_CS0_BASE] = 0x40,
263*4882a593Smuzhiyun [BRCMNAND_CS1_BASE] = 0xd0,
264*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD] = 0x84,
265*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
266*4882a593Smuzhiyun [BRCMNAND_UNCORR_COUNT] = 0,
267*4882a593Smuzhiyun [BRCMNAND_CORR_COUNT] = 0,
268*4882a593Smuzhiyun [BRCMNAND_CORR_EXT_ADDR] = 0x70,
269*4882a593Smuzhiyun [BRCMNAND_CORR_ADDR] = 0x74,
270*4882a593Smuzhiyun [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
271*4882a593Smuzhiyun [BRCMNAND_UNCORR_ADDR] = 0x7c,
272*4882a593Smuzhiyun [BRCMNAND_SEMAPHORE] = 0x58,
273*4882a593Smuzhiyun [BRCMNAND_ID] = 0x60,
274*4882a593Smuzhiyun [BRCMNAND_ID_EXT] = 0x64,
275*4882a593Smuzhiyun [BRCMNAND_LL_RDATA] = 0x17c,
276*4882a593Smuzhiyun [BRCMNAND_OOB_READ_BASE] = 0x20,
277*4882a593Smuzhiyun [BRCMNAND_OOB_READ_10_BASE] = 0x130,
278*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_BASE] = 0x30,
279*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_10_BASE] = 0x140,
280*4882a593Smuzhiyun [BRCMNAND_FC_BASE] = 0x200,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* BRCMNAND v6.0 - v7.1 */
284*4882a593Smuzhiyun static const u16 brcmnand_regs_v60[] = {
285*4882a593Smuzhiyun [BRCMNAND_CMD_START] = 0x04,
286*4882a593Smuzhiyun [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
287*4882a593Smuzhiyun [BRCMNAND_CMD_ADDRESS] = 0x0c,
288*4882a593Smuzhiyun [BRCMNAND_INTFC_STATUS] = 0x14,
289*4882a593Smuzhiyun [BRCMNAND_CS_SELECT] = 0x18,
290*4882a593Smuzhiyun [BRCMNAND_CS_XOR] = 0x1c,
291*4882a593Smuzhiyun [BRCMNAND_LL_OP] = 0x20,
292*4882a593Smuzhiyun [BRCMNAND_CS0_BASE] = 0x50,
293*4882a593Smuzhiyun [BRCMNAND_CS1_BASE] = 0,
294*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD] = 0xc0,
295*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD_EXT] = 0xc4,
296*4882a593Smuzhiyun [BRCMNAND_UNCORR_COUNT] = 0xfc,
297*4882a593Smuzhiyun [BRCMNAND_CORR_COUNT] = 0x100,
298*4882a593Smuzhiyun [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
299*4882a593Smuzhiyun [BRCMNAND_CORR_ADDR] = 0x110,
300*4882a593Smuzhiyun [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
301*4882a593Smuzhiyun [BRCMNAND_UNCORR_ADDR] = 0x118,
302*4882a593Smuzhiyun [BRCMNAND_SEMAPHORE] = 0x150,
303*4882a593Smuzhiyun [BRCMNAND_ID] = 0x194,
304*4882a593Smuzhiyun [BRCMNAND_ID_EXT] = 0x198,
305*4882a593Smuzhiyun [BRCMNAND_LL_RDATA] = 0x19c,
306*4882a593Smuzhiyun [BRCMNAND_OOB_READ_BASE] = 0x200,
307*4882a593Smuzhiyun [BRCMNAND_OOB_READ_10_BASE] = 0,
308*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_BASE] = 0x280,
309*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_10_BASE] = 0,
310*4882a593Smuzhiyun [BRCMNAND_FC_BASE] = 0x400,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* BRCMNAND v7.1 */
314*4882a593Smuzhiyun static const u16 brcmnand_regs_v71[] = {
315*4882a593Smuzhiyun [BRCMNAND_CMD_START] = 0x04,
316*4882a593Smuzhiyun [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
317*4882a593Smuzhiyun [BRCMNAND_CMD_ADDRESS] = 0x0c,
318*4882a593Smuzhiyun [BRCMNAND_INTFC_STATUS] = 0x14,
319*4882a593Smuzhiyun [BRCMNAND_CS_SELECT] = 0x18,
320*4882a593Smuzhiyun [BRCMNAND_CS_XOR] = 0x1c,
321*4882a593Smuzhiyun [BRCMNAND_LL_OP] = 0x20,
322*4882a593Smuzhiyun [BRCMNAND_CS0_BASE] = 0x50,
323*4882a593Smuzhiyun [BRCMNAND_CS1_BASE] = 0,
324*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD] = 0xdc,
325*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
326*4882a593Smuzhiyun [BRCMNAND_UNCORR_COUNT] = 0xfc,
327*4882a593Smuzhiyun [BRCMNAND_CORR_COUNT] = 0x100,
328*4882a593Smuzhiyun [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
329*4882a593Smuzhiyun [BRCMNAND_CORR_ADDR] = 0x110,
330*4882a593Smuzhiyun [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
331*4882a593Smuzhiyun [BRCMNAND_UNCORR_ADDR] = 0x118,
332*4882a593Smuzhiyun [BRCMNAND_SEMAPHORE] = 0x150,
333*4882a593Smuzhiyun [BRCMNAND_ID] = 0x194,
334*4882a593Smuzhiyun [BRCMNAND_ID_EXT] = 0x198,
335*4882a593Smuzhiyun [BRCMNAND_LL_RDATA] = 0x19c,
336*4882a593Smuzhiyun [BRCMNAND_OOB_READ_BASE] = 0x200,
337*4882a593Smuzhiyun [BRCMNAND_OOB_READ_10_BASE] = 0,
338*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_BASE] = 0x280,
339*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_10_BASE] = 0,
340*4882a593Smuzhiyun [BRCMNAND_FC_BASE] = 0x400,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* BRCMNAND v7.2 */
344*4882a593Smuzhiyun static const u16 brcmnand_regs_v72[] = {
345*4882a593Smuzhiyun [BRCMNAND_CMD_START] = 0x04,
346*4882a593Smuzhiyun [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
347*4882a593Smuzhiyun [BRCMNAND_CMD_ADDRESS] = 0x0c,
348*4882a593Smuzhiyun [BRCMNAND_INTFC_STATUS] = 0x14,
349*4882a593Smuzhiyun [BRCMNAND_CS_SELECT] = 0x18,
350*4882a593Smuzhiyun [BRCMNAND_CS_XOR] = 0x1c,
351*4882a593Smuzhiyun [BRCMNAND_LL_OP] = 0x20,
352*4882a593Smuzhiyun [BRCMNAND_CS0_BASE] = 0x50,
353*4882a593Smuzhiyun [BRCMNAND_CS1_BASE] = 0,
354*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD] = 0xdc,
355*4882a593Smuzhiyun [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
356*4882a593Smuzhiyun [BRCMNAND_UNCORR_COUNT] = 0xfc,
357*4882a593Smuzhiyun [BRCMNAND_CORR_COUNT] = 0x100,
358*4882a593Smuzhiyun [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
359*4882a593Smuzhiyun [BRCMNAND_CORR_ADDR] = 0x110,
360*4882a593Smuzhiyun [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
361*4882a593Smuzhiyun [BRCMNAND_UNCORR_ADDR] = 0x118,
362*4882a593Smuzhiyun [BRCMNAND_SEMAPHORE] = 0x150,
363*4882a593Smuzhiyun [BRCMNAND_ID] = 0x194,
364*4882a593Smuzhiyun [BRCMNAND_ID_EXT] = 0x198,
365*4882a593Smuzhiyun [BRCMNAND_LL_RDATA] = 0x19c,
366*4882a593Smuzhiyun [BRCMNAND_OOB_READ_BASE] = 0x200,
367*4882a593Smuzhiyun [BRCMNAND_OOB_READ_10_BASE] = 0,
368*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_BASE] = 0x400,
369*4882a593Smuzhiyun [BRCMNAND_OOB_WRITE_10_BASE] = 0,
370*4882a593Smuzhiyun [BRCMNAND_FC_BASE] = 0x600,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun enum brcmnand_cs_reg {
374*4882a593Smuzhiyun BRCMNAND_CS_CFG_EXT = 0,
375*4882a593Smuzhiyun BRCMNAND_CS_CFG,
376*4882a593Smuzhiyun BRCMNAND_CS_ACC_CONTROL,
377*4882a593Smuzhiyun BRCMNAND_CS_TIMING1,
378*4882a593Smuzhiyun BRCMNAND_CS_TIMING2,
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Per chip-select offsets for v7.1 */
382*4882a593Smuzhiyun static const u8 brcmnand_cs_offsets_v71[] = {
383*4882a593Smuzhiyun [BRCMNAND_CS_ACC_CONTROL] = 0x00,
384*4882a593Smuzhiyun [BRCMNAND_CS_CFG_EXT] = 0x04,
385*4882a593Smuzhiyun [BRCMNAND_CS_CFG] = 0x08,
386*4882a593Smuzhiyun [BRCMNAND_CS_TIMING1] = 0x0c,
387*4882a593Smuzhiyun [BRCMNAND_CS_TIMING2] = 0x10,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Per chip-select offsets for pre v7.1, except CS0 on <= v5.0 */
391*4882a593Smuzhiyun static const u8 brcmnand_cs_offsets[] = {
392*4882a593Smuzhiyun [BRCMNAND_CS_ACC_CONTROL] = 0x00,
393*4882a593Smuzhiyun [BRCMNAND_CS_CFG_EXT] = 0x04,
394*4882a593Smuzhiyun [BRCMNAND_CS_CFG] = 0x04,
395*4882a593Smuzhiyun [BRCMNAND_CS_TIMING1] = 0x08,
396*4882a593Smuzhiyun [BRCMNAND_CS_TIMING2] = 0x0c,
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Per chip-select offset for <= v5.0 on CS0 only */
400*4882a593Smuzhiyun static const u8 brcmnand_cs_offsets_cs0[] = {
401*4882a593Smuzhiyun [BRCMNAND_CS_ACC_CONTROL] = 0x00,
402*4882a593Smuzhiyun [BRCMNAND_CS_CFG_EXT] = 0x08,
403*4882a593Smuzhiyun [BRCMNAND_CS_CFG] = 0x08,
404*4882a593Smuzhiyun [BRCMNAND_CS_TIMING1] = 0x10,
405*4882a593Smuzhiyun [BRCMNAND_CS_TIMING2] = 0x14,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun * Bitfields for the CFG and CFG_EXT registers. Pre-v7.1 controllers only had
410*4882a593Smuzhiyun * one config register, but once the bitfields overflowed, newer controllers
411*4882a593Smuzhiyun * (v7.1 and newer) added a CFG_EXT register and shuffled a few fields around.
412*4882a593Smuzhiyun */
413*4882a593Smuzhiyun enum {
414*4882a593Smuzhiyun CFG_BLK_ADR_BYTES_SHIFT = 8,
415*4882a593Smuzhiyun CFG_COL_ADR_BYTES_SHIFT = 12,
416*4882a593Smuzhiyun CFG_FUL_ADR_BYTES_SHIFT = 16,
417*4882a593Smuzhiyun CFG_BUS_WIDTH_SHIFT = 23,
418*4882a593Smuzhiyun CFG_BUS_WIDTH = BIT(CFG_BUS_WIDTH_SHIFT),
419*4882a593Smuzhiyun CFG_DEVICE_SIZE_SHIFT = 24,
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Only for pre-v7.1 (with no CFG_EXT register) */
422*4882a593Smuzhiyun CFG_PAGE_SIZE_SHIFT = 20,
423*4882a593Smuzhiyun CFG_BLK_SIZE_SHIFT = 28,
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Only for v7.1+ (with CFG_EXT register) */
426*4882a593Smuzhiyun CFG_EXT_PAGE_SIZE_SHIFT = 0,
427*4882a593Smuzhiyun CFG_EXT_BLK_SIZE_SHIFT = 4,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* BRCMNAND_INTFC_STATUS */
431*4882a593Smuzhiyun enum {
432*4882a593Smuzhiyun INTFC_FLASH_STATUS = GENMASK(7, 0),
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun INTFC_ERASED = BIT(27),
435*4882a593Smuzhiyun INTFC_OOB_VALID = BIT(28),
436*4882a593Smuzhiyun INTFC_CACHE_VALID = BIT(29),
437*4882a593Smuzhiyun INTFC_FLASH_READY = BIT(30),
438*4882a593Smuzhiyun INTFC_CTLR_READY = BIT(31),
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
nand_readreg(struct brcmnand_controller * ctrl,u32 offs)441*4882a593Smuzhiyun static inline u32 nand_readreg(struct brcmnand_controller *ctrl, u32 offs)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun return brcmnand_readl(ctrl->nand_base + offs);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
nand_writereg(struct brcmnand_controller * ctrl,u32 offs,u32 val)446*4882a593Smuzhiyun static inline void nand_writereg(struct brcmnand_controller *ctrl, u32 offs,
447*4882a593Smuzhiyun u32 val)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun brcmnand_writel(val, ctrl->nand_base + offs);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
brcmnand_revision_init(struct brcmnand_controller * ctrl)452*4882a593Smuzhiyun static int brcmnand_revision_init(struct brcmnand_controller *ctrl)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun static const unsigned int block_sizes_v6[] = { 8, 16, 128, 256, 512, 1024, 2048, 0 };
455*4882a593Smuzhiyun static const unsigned int block_sizes_v4[] = { 16, 128, 8, 512, 256, 1024, 2048, 0 };
456*4882a593Smuzhiyun static const unsigned int page_sizes[] = { 512, 2048, 4096, 8192, 0 };
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ctrl->nand_version = nand_readreg(ctrl, 0) & 0xffff;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Only support v4.0+? */
461*4882a593Smuzhiyun if (ctrl->nand_version < 0x0400) {
462*4882a593Smuzhiyun dev_err(ctrl->dev, "version %#x not supported\n",
463*4882a593Smuzhiyun ctrl->nand_version);
464*4882a593Smuzhiyun return -ENODEV;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Register offsets */
468*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702)
469*4882a593Smuzhiyun ctrl->reg_offsets = brcmnand_regs_v72;
470*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0701)
471*4882a593Smuzhiyun ctrl->reg_offsets = brcmnand_regs_v71;
472*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0600)
473*4882a593Smuzhiyun ctrl->reg_offsets = brcmnand_regs_v60;
474*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0500)
475*4882a593Smuzhiyun ctrl->reg_offsets = brcmnand_regs_v50;
476*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0400)
477*4882a593Smuzhiyun ctrl->reg_offsets = brcmnand_regs_v40;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Chip-select stride */
480*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0701)
481*4882a593Smuzhiyun ctrl->reg_spacing = 0x14;
482*4882a593Smuzhiyun else
483*4882a593Smuzhiyun ctrl->reg_spacing = 0x10;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Per chip-select registers */
486*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0701) {
487*4882a593Smuzhiyun ctrl->cs_offsets = brcmnand_cs_offsets_v71;
488*4882a593Smuzhiyun } else {
489*4882a593Smuzhiyun ctrl->cs_offsets = brcmnand_cs_offsets;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* v5.0 and earlier has a different CS0 offset layout */
492*4882a593Smuzhiyun if (ctrl->nand_version <= 0x0500)
493*4882a593Smuzhiyun ctrl->cs0_offsets = brcmnand_cs_offsets_cs0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* Page / block sizes */
497*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0701) {
498*4882a593Smuzhiyun /* >= v7.1 use nice power-of-2 values! */
499*4882a593Smuzhiyun ctrl->max_page_size = 16 * 1024;
500*4882a593Smuzhiyun ctrl->max_block_size = 2 * 1024 * 1024;
501*4882a593Smuzhiyun } else {
502*4882a593Smuzhiyun ctrl->page_sizes = page_sizes;
503*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0600)
504*4882a593Smuzhiyun ctrl->block_sizes = block_sizes_v6;
505*4882a593Smuzhiyun else
506*4882a593Smuzhiyun ctrl->block_sizes = block_sizes_v4;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (ctrl->nand_version < 0x0400) {
509*4882a593Smuzhiyun ctrl->max_page_size = 4096;
510*4882a593Smuzhiyun ctrl->max_block_size = 512 * 1024;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Maximum spare area sector size (per 512B) */
515*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702)
516*4882a593Smuzhiyun ctrl->max_oob = 128;
517*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0600)
518*4882a593Smuzhiyun ctrl->max_oob = 64;
519*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0500)
520*4882a593Smuzhiyun ctrl->max_oob = 32;
521*4882a593Smuzhiyun else
522*4882a593Smuzhiyun ctrl->max_oob = 16;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* v6.0 and newer (except v6.1) have prefetch support */
525*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0600 && ctrl->nand_version != 0x0601)
526*4882a593Smuzhiyun ctrl->features |= BRCMNAND_HAS_PREFETCH;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /*
529*4882a593Smuzhiyun * v6.x has cache mode, but it's implemented differently. Ignore it for
530*4882a593Smuzhiyun * now.
531*4882a593Smuzhiyun */
532*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0700)
533*4882a593Smuzhiyun ctrl->features |= BRCMNAND_HAS_CACHE_MODE;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0500)
536*4882a593Smuzhiyun ctrl->features |= BRCMNAND_HAS_1K_SECTORS;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0700)
539*4882a593Smuzhiyun ctrl->features |= BRCMNAND_HAS_WP;
540*4882a593Smuzhiyun #ifndef __UBOOT__
541*4882a593Smuzhiyun else if (of_property_read_bool(ctrl->dev->of_node, "brcm,nand-has-wp"))
542*4882a593Smuzhiyun #else
543*4882a593Smuzhiyun else if (dev_read_bool(ctrl->dev, "brcm,nand-has-wp"))
544*4882a593Smuzhiyun #endif /* __UBOOT__ */
545*4882a593Smuzhiyun ctrl->features |= BRCMNAND_HAS_WP;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
brcmnand_read_reg(struct brcmnand_controller * ctrl,enum brcmnand_reg reg)550*4882a593Smuzhiyun static inline u32 brcmnand_read_reg(struct brcmnand_controller *ctrl,
551*4882a593Smuzhiyun enum brcmnand_reg reg)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun u16 offs = ctrl->reg_offsets[reg];
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (offs)
556*4882a593Smuzhiyun return nand_readreg(ctrl, offs);
557*4882a593Smuzhiyun else
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
brcmnand_write_reg(struct brcmnand_controller * ctrl,enum brcmnand_reg reg,u32 val)561*4882a593Smuzhiyun static inline void brcmnand_write_reg(struct brcmnand_controller *ctrl,
562*4882a593Smuzhiyun enum brcmnand_reg reg, u32 val)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun u16 offs = ctrl->reg_offsets[reg];
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (offs)
567*4882a593Smuzhiyun nand_writereg(ctrl, offs, val);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
brcmnand_rmw_reg(struct brcmnand_controller * ctrl,enum brcmnand_reg reg,u32 mask,unsigned int shift,u32 val)570*4882a593Smuzhiyun static inline void brcmnand_rmw_reg(struct brcmnand_controller *ctrl,
571*4882a593Smuzhiyun enum brcmnand_reg reg, u32 mask, unsigned
572*4882a593Smuzhiyun int shift, u32 val)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun u32 tmp = brcmnand_read_reg(ctrl, reg);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun tmp &= ~mask;
577*4882a593Smuzhiyun tmp |= val << shift;
578*4882a593Smuzhiyun brcmnand_write_reg(ctrl, reg, tmp);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
brcmnand_read_fc(struct brcmnand_controller * ctrl,int word)581*4882a593Smuzhiyun static inline u32 brcmnand_read_fc(struct brcmnand_controller *ctrl, int word)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun return __raw_readl(ctrl->nand_fc + word * 4);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
brcmnand_write_fc(struct brcmnand_controller * ctrl,int word,u32 val)586*4882a593Smuzhiyun static inline void brcmnand_write_fc(struct brcmnand_controller *ctrl,
587*4882a593Smuzhiyun int word, u32 val)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun __raw_writel(val, ctrl->nand_fc + word * 4);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
brcmnand_cs_offset(struct brcmnand_controller * ctrl,int cs,enum brcmnand_cs_reg reg)592*4882a593Smuzhiyun static inline u16 brcmnand_cs_offset(struct brcmnand_controller *ctrl, int cs,
593*4882a593Smuzhiyun enum brcmnand_cs_reg reg)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun u16 offs_cs0 = ctrl->reg_offsets[BRCMNAND_CS0_BASE];
596*4882a593Smuzhiyun u16 offs_cs1 = ctrl->reg_offsets[BRCMNAND_CS1_BASE];
597*4882a593Smuzhiyun u8 cs_offs;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (cs == 0 && ctrl->cs0_offsets)
600*4882a593Smuzhiyun cs_offs = ctrl->cs0_offsets[reg];
601*4882a593Smuzhiyun else
602*4882a593Smuzhiyun cs_offs = ctrl->cs_offsets[reg];
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (cs && offs_cs1)
605*4882a593Smuzhiyun return offs_cs1 + (cs - 1) * ctrl->reg_spacing + cs_offs;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun return offs_cs0 + cs * ctrl->reg_spacing + cs_offs;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
brcmnand_count_corrected(struct brcmnand_controller * ctrl)610*4882a593Smuzhiyun static inline u32 brcmnand_count_corrected(struct brcmnand_controller *ctrl)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun if (ctrl->nand_version < 0x0600)
613*4882a593Smuzhiyun return 1;
614*4882a593Smuzhiyun return brcmnand_read_reg(ctrl, BRCMNAND_CORR_COUNT);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
brcmnand_wr_corr_thresh(struct brcmnand_host * host,u8 val)617*4882a593Smuzhiyun static void brcmnand_wr_corr_thresh(struct brcmnand_host *host, u8 val)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
620*4882a593Smuzhiyun unsigned int shift = 0, bits;
621*4882a593Smuzhiyun enum brcmnand_reg reg = BRCMNAND_CORR_THRESHOLD;
622*4882a593Smuzhiyun int cs = host->cs;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702)
625*4882a593Smuzhiyun bits = 7;
626*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0600)
627*4882a593Smuzhiyun bits = 6;
628*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0500)
629*4882a593Smuzhiyun bits = 5;
630*4882a593Smuzhiyun else
631*4882a593Smuzhiyun bits = 4;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702) {
634*4882a593Smuzhiyun if (cs >= 4)
635*4882a593Smuzhiyun reg = BRCMNAND_CORR_THRESHOLD_EXT;
636*4882a593Smuzhiyun shift = (cs % 4) * bits;
637*4882a593Smuzhiyun } else if (ctrl->nand_version >= 0x0600) {
638*4882a593Smuzhiyun if (cs >= 5)
639*4882a593Smuzhiyun reg = BRCMNAND_CORR_THRESHOLD_EXT;
640*4882a593Smuzhiyun shift = (cs % 5) * bits;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun brcmnand_rmw_reg(ctrl, reg, (bits - 1) << shift, shift, val);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
brcmnand_cmd_shift(struct brcmnand_controller * ctrl)645*4882a593Smuzhiyun static inline int brcmnand_cmd_shift(struct brcmnand_controller *ctrl)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun if (ctrl->nand_version < 0x0602)
648*4882a593Smuzhiyun return 24;
649*4882a593Smuzhiyun return 0;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /***********************************************************************
653*4882a593Smuzhiyun * NAND ACC CONTROL bitfield
654*4882a593Smuzhiyun *
655*4882a593Smuzhiyun * Some bits have remained constant throughout hardware revision, while
656*4882a593Smuzhiyun * others have shifted around.
657*4882a593Smuzhiyun ***********************************************************************/
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Constant for all versions (where supported) */
660*4882a593Smuzhiyun enum {
661*4882a593Smuzhiyun /* See BRCMNAND_HAS_CACHE_MODE */
662*4882a593Smuzhiyun ACC_CONTROL_CACHE_MODE = BIT(22),
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* See BRCMNAND_HAS_PREFETCH */
665*4882a593Smuzhiyun ACC_CONTROL_PREFETCH = BIT(23),
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun ACC_CONTROL_PAGE_HIT = BIT(24),
668*4882a593Smuzhiyun ACC_CONTROL_WR_PREEMPT = BIT(25),
669*4882a593Smuzhiyun ACC_CONTROL_PARTIAL_PAGE = BIT(26),
670*4882a593Smuzhiyun ACC_CONTROL_RD_ERASED = BIT(27),
671*4882a593Smuzhiyun ACC_CONTROL_FAST_PGM_RDIN = BIT(28),
672*4882a593Smuzhiyun ACC_CONTROL_WR_ECC = BIT(30),
673*4882a593Smuzhiyun ACC_CONTROL_RD_ECC = BIT(31),
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun
brcmnand_spare_area_mask(struct brcmnand_controller * ctrl)676*4882a593Smuzhiyun static inline u32 brcmnand_spare_area_mask(struct brcmnand_controller *ctrl)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702)
679*4882a593Smuzhiyun return GENMASK(7, 0);
680*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0600)
681*4882a593Smuzhiyun return GENMASK(6, 0);
682*4882a593Smuzhiyun else
683*4882a593Smuzhiyun return GENMASK(5, 0);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun #define NAND_ACC_CONTROL_ECC_SHIFT 16
687*4882a593Smuzhiyun #define NAND_ACC_CONTROL_ECC_EXT_SHIFT 13
688*4882a593Smuzhiyun
brcmnand_ecc_level_mask(struct brcmnand_controller * ctrl)689*4882a593Smuzhiyun static inline u32 brcmnand_ecc_level_mask(struct brcmnand_controller *ctrl)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun u32 mask = (ctrl->nand_version >= 0x0600) ? 0x1f : 0x0f;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun mask <<= NAND_ACC_CONTROL_ECC_SHIFT;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* v7.2 includes additional ECC levels */
696*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702)
697*4882a593Smuzhiyun mask |= 0x7 << NAND_ACC_CONTROL_ECC_EXT_SHIFT;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return mask;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
brcmnand_set_ecc_enabled(struct brcmnand_host * host,int en)702*4882a593Smuzhiyun static void brcmnand_set_ecc_enabled(struct brcmnand_host *host, int en)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
705*4882a593Smuzhiyun u16 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
706*4882a593Smuzhiyun u32 acc_control = nand_readreg(ctrl, offs);
707*4882a593Smuzhiyun u32 ecc_flags = ACC_CONTROL_WR_ECC | ACC_CONTROL_RD_ECC;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (en) {
710*4882a593Smuzhiyun acc_control |= ecc_flags; /* enable RD/WR ECC */
711*4882a593Smuzhiyun acc_control |= host->hwcfg.ecc_level
712*4882a593Smuzhiyun << NAND_ACC_CONTROL_ECC_SHIFT;
713*4882a593Smuzhiyun } else {
714*4882a593Smuzhiyun acc_control &= ~ecc_flags; /* disable RD/WR ECC */
715*4882a593Smuzhiyun acc_control &= ~brcmnand_ecc_level_mask(ctrl);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun nand_writereg(ctrl, offs, acc_control);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
brcmnand_sector_1k_shift(struct brcmnand_controller * ctrl)721*4882a593Smuzhiyun static inline int brcmnand_sector_1k_shift(struct brcmnand_controller *ctrl)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702)
724*4882a593Smuzhiyun return 9;
725*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0600)
726*4882a593Smuzhiyun return 7;
727*4882a593Smuzhiyun else if (ctrl->nand_version >= 0x0500)
728*4882a593Smuzhiyun return 6;
729*4882a593Smuzhiyun else
730*4882a593Smuzhiyun return -1;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
brcmnand_get_sector_size_1k(struct brcmnand_host * host)733*4882a593Smuzhiyun static int brcmnand_get_sector_size_1k(struct brcmnand_host *host)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
736*4882a593Smuzhiyun int shift = brcmnand_sector_1k_shift(ctrl);
737*4882a593Smuzhiyun u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
738*4882a593Smuzhiyun BRCMNAND_CS_ACC_CONTROL);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (shift < 0)
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return (nand_readreg(ctrl, acc_control_offs) >> shift) & 0x1;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
brcmnand_set_sector_size_1k(struct brcmnand_host * host,int val)746*4882a593Smuzhiyun static void brcmnand_set_sector_size_1k(struct brcmnand_host *host, int val)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
749*4882a593Smuzhiyun int shift = brcmnand_sector_1k_shift(ctrl);
750*4882a593Smuzhiyun u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
751*4882a593Smuzhiyun BRCMNAND_CS_ACC_CONTROL);
752*4882a593Smuzhiyun u32 tmp;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (shift < 0)
755*4882a593Smuzhiyun return;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun tmp = nand_readreg(ctrl, acc_control_offs);
758*4882a593Smuzhiyun tmp &= ~(1 << shift);
759*4882a593Smuzhiyun tmp |= (!!val) << shift;
760*4882a593Smuzhiyun nand_writereg(ctrl, acc_control_offs, tmp);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /***********************************************************************
764*4882a593Smuzhiyun * CS_NAND_SELECT
765*4882a593Smuzhiyun ***********************************************************************/
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun enum {
768*4882a593Smuzhiyun CS_SELECT_NAND_WP = BIT(29),
769*4882a593Smuzhiyun CS_SELECT_AUTO_DEVICE_ID_CFG = BIT(30),
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
bcmnand_ctrl_poll_status(struct brcmnand_controller * ctrl,u32 mask,u32 expected_val,unsigned long timeout_ms)772*4882a593Smuzhiyun static int bcmnand_ctrl_poll_status(struct brcmnand_controller *ctrl,
773*4882a593Smuzhiyun u32 mask, u32 expected_val,
774*4882a593Smuzhiyun unsigned long timeout_ms)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun #ifndef __UBOOT__
777*4882a593Smuzhiyun unsigned long limit;
778*4882a593Smuzhiyun u32 val;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (!timeout_ms)
781*4882a593Smuzhiyun timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun limit = jiffies + msecs_to_jiffies(timeout_ms);
784*4882a593Smuzhiyun do {
785*4882a593Smuzhiyun val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
786*4882a593Smuzhiyun if ((val & mask) == expected_val)
787*4882a593Smuzhiyun return 0;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun cpu_relax();
790*4882a593Smuzhiyun } while (time_after(limit, jiffies));
791*4882a593Smuzhiyun #else
792*4882a593Smuzhiyun unsigned long base, limit;
793*4882a593Smuzhiyun u32 val;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (!timeout_ms)
796*4882a593Smuzhiyun timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun base = get_timer(0);
799*4882a593Smuzhiyun limit = CONFIG_SYS_HZ * timeout_ms / 1000;
800*4882a593Smuzhiyun do {
801*4882a593Smuzhiyun val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
802*4882a593Smuzhiyun if ((val & mask) == expected_val)
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun cpu_relax();
806*4882a593Smuzhiyun } while (get_timer(base) < limit);
807*4882a593Smuzhiyun #endif /* __UBOOT__ */
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun dev_warn(ctrl->dev, "timeout on status poll (expected %x got %x)\n",
810*4882a593Smuzhiyun expected_val, val & mask);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return -ETIMEDOUT;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
brcmnand_set_wp(struct brcmnand_controller * ctrl,bool en)815*4882a593Smuzhiyun static inline void brcmnand_set_wp(struct brcmnand_controller *ctrl, bool en)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun u32 val = en ? CS_SELECT_NAND_WP : 0;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT, CS_SELECT_NAND_WP, 0, val);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /***********************************************************************
823*4882a593Smuzhiyun * Flash DMA
824*4882a593Smuzhiyun ***********************************************************************/
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun enum flash_dma_reg {
827*4882a593Smuzhiyun FLASH_DMA_REVISION = 0x00,
828*4882a593Smuzhiyun FLASH_DMA_FIRST_DESC = 0x04,
829*4882a593Smuzhiyun FLASH_DMA_FIRST_DESC_EXT = 0x08,
830*4882a593Smuzhiyun FLASH_DMA_CTRL = 0x0c,
831*4882a593Smuzhiyun FLASH_DMA_MODE = 0x10,
832*4882a593Smuzhiyun FLASH_DMA_STATUS = 0x14,
833*4882a593Smuzhiyun FLASH_DMA_INTERRUPT_DESC = 0x18,
834*4882a593Smuzhiyun FLASH_DMA_INTERRUPT_DESC_EXT = 0x1c,
835*4882a593Smuzhiyun FLASH_DMA_ERROR_STATUS = 0x20,
836*4882a593Smuzhiyun FLASH_DMA_CURRENT_DESC = 0x24,
837*4882a593Smuzhiyun FLASH_DMA_CURRENT_DESC_EXT = 0x28,
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun
has_flash_dma(struct brcmnand_controller * ctrl)840*4882a593Smuzhiyun static inline bool has_flash_dma(struct brcmnand_controller *ctrl)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun return ctrl->flash_dma_base;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
flash_dma_buf_ok(const void * buf)845*4882a593Smuzhiyun static inline bool flash_dma_buf_ok(const void *buf)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun #ifndef __UBOOT__
848*4882a593Smuzhiyun return buf && !is_vmalloc_addr(buf) &&
849*4882a593Smuzhiyun likely(IS_ALIGNED((uintptr_t)buf, 4));
850*4882a593Smuzhiyun #else
851*4882a593Smuzhiyun return buf && likely(IS_ALIGNED((uintptr_t)buf, 4));
852*4882a593Smuzhiyun #endif /* __UBOOT__ */
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
flash_dma_writel(struct brcmnand_controller * ctrl,u8 offs,u32 val)855*4882a593Smuzhiyun static inline void flash_dma_writel(struct brcmnand_controller *ctrl, u8 offs,
856*4882a593Smuzhiyun u32 val)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun brcmnand_writel(val, ctrl->flash_dma_base + offs);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
flash_dma_readl(struct brcmnand_controller * ctrl,u8 offs)861*4882a593Smuzhiyun static inline u32 flash_dma_readl(struct brcmnand_controller *ctrl, u8 offs)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun return brcmnand_readl(ctrl->flash_dma_base + offs);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* Low-level operation types: command, address, write, or read */
867*4882a593Smuzhiyun enum brcmnand_llop_type {
868*4882a593Smuzhiyun LL_OP_CMD,
869*4882a593Smuzhiyun LL_OP_ADDR,
870*4882a593Smuzhiyun LL_OP_WR,
871*4882a593Smuzhiyun LL_OP_RD,
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /***********************************************************************
875*4882a593Smuzhiyun * Internal support functions
876*4882a593Smuzhiyun ***********************************************************************/
877*4882a593Smuzhiyun
is_hamming_ecc(struct brcmnand_controller * ctrl,struct brcmnand_cfg * cfg)878*4882a593Smuzhiyun static inline bool is_hamming_ecc(struct brcmnand_controller *ctrl,
879*4882a593Smuzhiyun struct brcmnand_cfg *cfg)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun if (ctrl->nand_version <= 0x0701)
882*4882a593Smuzhiyun return cfg->sector_size_1k == 0 && cfg->spare_area_size == 16 &&
883*4882a593Smuzhiyun cfg->ecc_level == 15;
884*4882a593Smuzhiyun else
885*4882a593Smuzhiyun return cfg->sector_size_1k == 0 && ((cfg->spare_area_size == 16 &&
886*4882a593Smuzhiyun cfg->ecc_level == 15) ||
887*4882a593Smuzhiyun (cfg->spare_area_size == 28 && cfg->ecc_level == 16));
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /*
891*4882a593Smuzhiyun * Returns a nand_ecclayout strucutre for the given layout/configuration.
892*4882a593Smuzhiyun * Returns NULL on failure.
893*4882a593Smuzhiyun */
brcmnand_create_layout(int ecc_level,struct brcmnand_host * host)894*4882a593Smuzhiyun static struct nand_ecclayout *brcmnand_create_layout(int ecc_level,
895*4882a593Smuzhiyun struct brcmnand_host *host)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun struct brcmnand_cfg *cfg = &host->hwcfg;
898*4882a593Smuzhiyun int i, j;
899*4882a593Smuzhiyun struct nand_ecclayout *layout;
900*4882a593Smuzhiyun int req;
901*4882a593Smuzhiyun int sectors;
902*4882a593Smuzhiyun int sas;
903*4882a593Smuzhiyun int idx1, idx2;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun #ifndef __UBOOT__
906*4882a593Smuzhiyun layout = devm_kzalloc(&host->pdev->dev, sizeof(*layout), GFP_KERNEL);
907*4882a593Smuzhiyun #else
908*4882a593Smuzhiyun layout = devm_kzalloc(host->pdev, sizeof(*layout), GFP_KERNEL);
909*4882a593Smuzhiyun #endif
910*4882a593Smuzhiyun if (!layout)
911*4882a593Smuzhiyun return NULL;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun sectors = cfg->page_size / (512 << cfg->sector_size_1k);
914*4882a593Smuzhiyun sas = cfg->spare_area_size << cfg->sector_size_1k;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* Hamming */
917*4882a593Smuzhiyun if (is_hamming_ecc(host->ctrl, cfg)) {
918*4882a593Smuzhiyun for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
919*4882a593Smuzhiyun /* First sector of each page may have BBI */
920*4882a593Smuzhiyun if (i == 0) {
921*4882a593Smuzhiyun layout->oobfree[idx2].offset = i * sas + 1;
922*4882a593Smuzhiyun /* Small-page NAND use byte 6 for BBI */
923*4882a593Smuzhiyun if (cfg->page_size == 512)
924*4882a593Smuzhiyun layout->oobfree[idx2].offset--;
925*4882a593Smuzhiyun layout->oobfree[idx2].length = 5;
926*4882a593Smuzhiyun } else {
927*4882a593Smuzhiyun layout->oobfree[idx2].offset = i * sas;
928*4882a593Smuzhiyun layout->oobfree[idx2].length = 6;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun idx2++;
931*4882a593Smuzhiyun layout->eccpos[idx1++] = i * sas + 6;
932*4882a593Smuzhiyun layout->eccpos[idx1++] = i * sas + 7;
933*4882a593Smuzhiyun layout->eccpos[idx1++] = i * sas + 8;
934*4882a593Smuzhiyun layout->oobfree[idx2].offset = i * sas + 9;
935*4882a593Smuzhiyun layout->oobfree[idx2].length = 7;
936*4882a593Smuzhiyun idx2++;
937*4882a593Smuzhiyun /* Leave zero-terminated entry for OOBFREE */
938*4882a593Smuzhiyun if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
939*4882a593Smuzhiyun idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun return layout;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun * CONTROLLER_VERSION:
948*4882a593Smuzhiyun * < v5.0: ECC_REQ = ceil(BCH_T * 13/8)
949*4882a593Smuzhiyun * >= v5.0: ECC_REQ = ceil(BCH_T * 14/8)
950*4882a593Smuzhiyun * But we will just be conservative.
951*4882a593Smuzhiyun */
952*4882a593Smuzhiyun req = DIV_ROUND_UP(ecc_level * 14, 8);
953*4882a593Smuzhiyun if (req >= sas) {
954*4882a593Smuzhiyun dev_err(&host->pdev->dev,
955*4882a593Smuzhiyun "error: ECC too large for OOB (ECC bytes %d, spare sector %d)\n",
956*4882a593Smuzhiyun req, sas);
957*4882a593Smuzhiyun return NULL;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun layout->eccbytes = req * sectors;
961*4882a593Smuzhiyun for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
962*4882a593Smuzhiyun for (j = sas - req; j < sas && idx1 <
963*4882a593Smuzhiyun MTD_MAX_ECCPOS_ENTRIES_LARGE; j++, idx1++)
964*4882a593Smuzhiyun layout->eccpos[idx1] = i * sas + j;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* First sector of each page may have BBI */
967*4882a593Smuzhiyun if (i == 0) {
968*4882a593Smuzhiyun if (cfg->page_size == 512 && (sas - req >= 6)) {
969*4882a593Smuzhiyun /* Small-page NAND use byte 6 for BBI */
970*4882a593Smuzhiyun layout->oobfree[idx2].offset = 0;
971*4882a593Smuzhiyun layout->oobfree[idx2].length = 5;
972*4882a593Smuzhiyun idx2++;
973*4882a593Smuzhiyun if (sas - req > 6) {
974*4882a593Smuzhiyun layout->oobfree[idx2].offset = 6;
975*4882a593Smuzhiyun layout->oobfree[idx2].length =
976*4882a593Smuzhiyun sas - req - 6;
977*4882a593Smuzhiyun idx2++;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun } else if (sas > req + 1) {
980*4882a593Smuzhiyun layout->oobfree[idx2].offset = i * sas + 1;
981*4882a593Smuzhiyun layout->oobfree[idx2].length = sas - req - 1;
982*4882a593Smuzhiyun idx2++;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun } else if (sas > req) {
985*4882a593Smuzhiyun layout->oobfree[idx2].offset = i * sas;
986*4882a593Smuzhiyun layout->oobfree[idx2].length = sas - req;
987*4882a593Smuzhiyun idx2++;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun /* Leave zero-terminated entry for OOBFREE */
990*4882a593Smuzhiyun if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
991*4882a593Smuzhiyun idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun return layout;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
brcmstb_choose_ecc_layout(struct brcmnand_host * host)998*4882a593Smuzhiyun static struct nand_ecclayout *brcmstb_choose_ecc_layout(
999*4882a593Smuzhiyun struct brcmnand_host *host)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct nand_ecclayout *layout;
1002*4882a593Smuzhiyun struct brcmnand_cfg *p = &host->hwcfg;
1003*4882a593Smuzhiyun unsigned int ecc_level = p->ecc_level;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun if (p->sector_size_1k)
1006*4882a593Smuzhiyun ecc_level <<= 1;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun layout = brcmnand_create_layout(ecc_level, host);
1009*4882a593Smuzhiyun if (!layout) {
1010*4882a593Smuzhiyun dev_err(&host->pdev->dev,
1011*4882a593Smuzhiyun "no proper ecc_layout for this NAND cfg\n");
1012*4882a593Smuzhiyun return NULL;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun return layout;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
brcmnand_wp(struct mtd_info * mtd,int wp)1018*4882a593Smuzhiyun static void brcmnand_wp(struct mtd_info *mtd, int wp)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1021*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1022*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if ((ctrl->features & BRCMNAND_HAS_WP) && wp_on == 1) {
1025*4882a593Smuzhiyun static int old_wp = -1;
1026*4882a593Smuzhiyun int ret;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (old_wp != wp) {
1029*4882a593Smuzhiyun dev_dbg(ctrl->dev, "WP %s\n", wp ? "on" : "off");
1030*4882a593Smuzhiyun old_wp = wp;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /*
1034*4882a593Smuzhiyun * make sure ctrl/flash ready before and after
1035*4882a593Smuzhiyun * changing state of #WP pin
1036*4882a593Smuzhiyun */
1037*4882a593Smuzhiyun ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY |
1038*4882a593Smuzhiyun NAND_STATUS_READY,
1039*4882a593Smuzhiyun NAND_CTRL_RDY |
1040*4882a593Smuzhiyun NAND_STATUS_READY, 0);
1041*4882a593Smuzhiyun if (ret)
1042*4882a593Smuzhiyun return;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun brcmnand_set_wp(ctrl, wp);
1045*4882a593Smuzhiyun nand_status_op(chip, NULL);
1046*4882a593Smuzhiyun /* NAND_STATUS_WP 0x00 = protected, 0x80 = not protected */
1047*4882a593Smuzhiyun ret = bcmnand_ctrl_poll_status(ctrl,
1048*4882a593Smuzhiyun NAND_CTRL_RDY |
1049*4882a593Smuzhiyun NAND_STATUS_READY |
1050*4882a593Smuzhiyun NAND_STATUS_WP,
1051*4882a593Smuzhiyun NAND_CTRL_RDY |
1052*4882a593Smuzhiyun NAND_STATUS_READY |
1053*4882a593Smuzhiyun (wp ? 0 : NAND_STATUS_WP), 0);
1054*4882a593Smuzhiyun #ifndef __UBOOT__
1055*4882a593Smuzhiyun if (ret)
1056*4882a593Smuzhiyun dev_err_ratelimited(&host->pdev->dev,
1057*4882a593Smuzhiyun "nand #WP expected %s\n",
1058*4882a593Smuzhiyun wp ? "on" : "off");
1059*4882a593Smuzhiyun #else
1060*4882a593Smuzhiyun if (ret)
1061*4882a593Smuzhiyun dev_err(&host->pdev->dev,
1062*4882a593Smuzhiyun "nand #WP expected %s\n",
1063*4882a593Smuzhiyun wp ? "on" : "off");
1064*4882a593Smuzhiyun #endif /* __UBOOT__ */
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* Helper functions for reading and writing OOB registers */
oob_reg_read(struct brcmnand_controller * ctrl,u32 offs)1069*4882a593Smuzhiyun static inline u8 oob_reg_read(struct brcmnand_controller *ctrl, u32 offs)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun u16 offset0, offset10, reg_offs;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun offset0 = ctrl->reg_offsets[BRCMNAND_OOB_READ_BASE];
1074*4882a593Smuzhiyun offset10 = ctrl->reg_offsets[BRCMNAND_OOB_READ_10_BASE];
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun if (offs >= ctrl->max_oob)
1077*4882a593Smuzhiyun return 0x77;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (offs >= 16 && offset10)
1080*4882a593Smuzhiyun reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1081*4882a593Smuzhiyun else
1082*4882a593Smuzhiyun reg_offs = offset0 + (offs & ~0x03);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun return nand_readreg(ctrl, reg_offs) >> (24 - ((offs & 0x03) << 3));
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
oob_reg_write(struct brcmnand_controller * ctrl,u32 offs,u32 data)1087*4882a593Smuzhiyun static inline void oob_reg_write(struct brcmnand_controller *ctrl, u32 offs,
1088*4882a593Smuzhiyun u32 data)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun u16 offset0, offset10, reg_offs;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun offset0 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_BASE];
1093*4882a593Smuzhiyun offset10 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_10_BASE];
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (offs >= ctrl->max_oob)
1096*4882a593Smuzhiyun return;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (offs >= 16 && offset10)
1099*4882a593Smuzhiyun reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1100*4882a593Smuzhiyun else
1101*4882a593Smuzhiyun reg_offs = offset0 + (offs & ~0x03);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun nand_writereg(ctrl, reg_offs, data);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /*
1107*4882a593Smuzhiyun * read_oob_from_regs - read data from OOB registers
1108*4882a593Smuzhiyun * @ctrl: NAND controller
1109*4882a593Smuzhiyun * @i: sub-page sector index
1110*4882a593Smuzhiyun * @oob: buffer to read to
1111*4882a593Smuzhiyun * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1112*4882a593Smuzhiyun * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1113*4882a593Smuzhiyun */
read_oob_from_regs(struct brcmnand_controller * ctrl,int i,u8 * oob,int sas,int sector_1k)1114*4882a593Smuzhiyun static int read_oob_from_regs(struct brcmnand_controller *ctrl, int i, u8 *oob,
1115*4882a593Smuzhiyun int sas, int sector_1k)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun int tbytes = sas << sector_1k;
1118*4882a593Smuzhiyun int j;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Adjust OOB values for 1K sector size */
1121*4882a593Smuzhiyun if (sector_1k && (i & 0x01))
1122*4882a593Smuzhiyun tbytes = max(0, tbytes - (int)ctrl->max_oob);
1123*4882a593Smuzhiyun tbytes = min_t(int, tbytes, ctrl->max_oob);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun for (j = 0; j < tbytes; j++)
1126*4882a593Smuzhiyun oob[j] = oob_reg_read(ctrl, j);
1127*4882a593Smuzhiyun return tbytes;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /*
1131*4882a593Smuzhiyun * write_oob_to_regs - write data to OOB registers
1132*4882a593Smuzhiyun * @i: sub-page sector index
1133*4882a593Smuzhiyun * @oob: buffer to write from
1134*4882a593Smuzhiyun * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1135*4882a593Smuzhiyun * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1136*4882a593Smuzhiyun */
write_oob_to_regs(struct brcmnand_controller * ctrl,int i,const u8 * oob,int sas,int sector_1k)1137*4882a593Smuzhiyun static int write_oob_to_regs(struct brcmnand_controller *ctrl, int i,
1138*4882a593Smuzhiyun const u8 *oob, int sas, int sector_1k)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun int tbytes = sas << sector_1k;
1141*4882a593Smuzhiyun int j;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* Adjust OOB values for 1K sector size */
1144*4882a593Smuzhiyun if (sector_1k && (i & 0x01))
1145*4882a593Smuzhiyun tbytes = max(0, tbytes - (int)ctrl->max_oob);
1146*4882a593Smuzhiyun tbytes = min_t(int, tbytes, ctrl->max_oob);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun for (j = 0; j < tbytes; j += 4)
1149*4882a593Smuzhiyun oob_reg_write(ctrl, j,
1150*4882a593Smuzhiyun (oob[j + 0] << 24) |
1151*4882a593Smuzhiyun (oob[j + 1] << 16) |
1152*4882a593Smuzhiyun (oob[j + 2] << 8) |
1153*4882a593Smuzhiyun (oob[j + 3] << 0));
1154*4882a593Smuzhiyun return tbytes;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun #ifndef __UBOOT__
brcmnand_ctlrdy_irq(int irq,void * data)1158*4882a593Smuzhiyun static irqreturn_t brcmnand_ctlrdy_irq(int irq, void *data)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun struct brcmnand_controller *ctrl = data;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /* Discard all NAND_CTLRDY interrupts during DMA */
1163*4882a593Smuzhiyun if (ctrl->dma_pending)
1164*4882a593Smuzhiyun return IRQ_HANDLED;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun complete(&ctrl->done);
1167*4882a593Smuzhiyun return IRQ_HANDLED;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* Handle SoC-specific interrupt hardware */
brcmnand_irq(int irq,void * data)1171*4882a593Smuzhiyun static irqreturn_t brcmnand_irq(int irq, void *data)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun struct brcmnand_controller *ctrl = data;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (ctrl->soc->ctlrdy_ack(ctrl->soc))
1176*4882a593Smuzhiyun return brcmnand_ctlrdy_irq(irq, data);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun return IRQ_NONE;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
brcmnand_dma_irq(int irq,void * data)1181*4882a593Smuzhiyun static irqreturn_t brcmnand_dma_irq(int irq, void *data)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun struct brcmnand_controller *ctrl = data;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun complete(&ctrl->dma_done);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun return IRQ_HANDLED;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun #endif /* __UBOOT__ */
1190*4882a593Smuzhiyun
brcmnand_send_cmd(struct brcmnand_host * host,int cmd)1191*4882a593Smuzhiyun static void brcmnand_send_cmd(struct brcmnand_host *host, int cmd)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1194*4882a593Smuzhiyun int ret;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun dev_dbg(ctrl->dev, "send native cmd %d addr_lo 0x%x\n", cmd,
1197*4882a593Smuzhiyun brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS));
1198*4882a593Smuzhiyun BUG_ON(ctrl->cmd_pending != 0);
1199*4882a593Smuzhiyun ctrl->cmd_pending = cmd;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, 0);
1202*4882a593Smuzhiyun WARN_ON(ret);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun mb(); /* flush previous writes */
1205*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CMD_START,
1206*4882a593Smuzhiyun cmd << brcmnand_cmd_shift(ctrl));
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /***********************************************************************
1210*4882a593Smuzhiyun * NAND MTD API: read/program/erase
1211*4882a593Smuzhiyun ***********************************************************************/
1212*4882a593Smuzhiyun
brcmnand_cmd_ctrl(struct mtd_info * mtd,int dat,unsigned int ctrl)1213*4882a593Smuzhiyun static void brcmnand_cmd_ctrl(struct mtd_info *mtd, int dat,
1214*4882a593Smuzhiyun unsigned int ctrl)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun /* intentionally left blank */
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
brcmnand_waitfunc(struct mtd_info * mtd,struct nand_chip * this)1219*4882a593Smuzhiyun static int brcmnand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1222*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1223*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun #ifndef __UBOOT__
1226*4882a593Smuzhiyun unsigned long timeo = msecs_to_jiffies(100);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1229*4882a593Smuzhiyun if (ctrl->cmd_pending &&
1230*4882a593Smuzhiyun wait_for_completion_timeout(&ctrl->done, timeo) <= 0) {
1231*4882a593Smuzhiyun u32 cmd = brcmnand_read_reg(ctrl, BRCMNAND_CMD_START)
1232*4882a593Smuzhiyun >> brcmnand_cmd_shift(ctrl);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun dev_err_ratelimited(ctrl->dev,
1235*4882a593Smuzhiyun "timeout waiting for command %#02x\n", cmd);
1236*4882a593Smuzhiyun dev_err_ratelimited(ctrl->dev, "intfc status %08x\n",
1237*4882a593Smuzhiyun brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS));
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun #else
1240*4882a593Smuzhiyun unsigned long timeo = 100; /* 100 msec */
1241*4882a593Smuzhiyun int ret;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, timeo);
1246*4882a593Smuzhiyun WARN_ON(ret);
1247*4882a593Smuzhiyun #endif /* __UBOOT__ */
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun ctrl->cmd_pending = 0;
1250*4882a593Smuzhiyun return brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1251*4882a593Smuzhiyun INTFC_FLASH_STATUS;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun enum {
1255*4882a593Smuzhiyun LLOP_RE = BIT(16),
1256*4882a593Smuzhiyun LLOP_WE = BIT(17),
1257*4882a593Smuzhiyun LLOP_ALE = BIT(18),
1258*4882a593Smuzhiyun LLOP_CLE = BIT(19),
1259*4882a593Smuzhiyun LLOP_RETURN_IDLE = BIT(31),
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun LLOP_DATA_MASK = GENMASK(15, 0),
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun
brcmnand_low_level_op(struct brcmnand_host * host,enum brcmnand_llop_type type,u32 data,bool last_op)1264*4882a593Smuzhiyun static int brcmnand_low_level_op(struct brcmnand_host *host,
1265*4882a593Smuzhiyun enum brcmnand_llop_type type, u32 data,
1266*4882a593Smuzhiyun bool last_op)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&host->chip);
1269*4882a593Smuzhiyun struct nand_chip *chip = &host->chip;
1270*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1271*4882a593Smuzhiyun u32 tmp;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun tmp = data & LLOP_DATA_MASK;
1274*4882a593Smuzhiyun switch (type) {
1275*4882a593Smuzhiyun case LL_OP_CMD:
1276*4882a593Smuzhiyun tmp |= LLOP_WE | LLOP_CLE;
1277*4882a593Smuzhiyun break;
1278*4882a593Smuzhiyun case LL_OP_ADDR:
1279*4882a593Smuzhiyun /* WE | ALE */
1280*4882a593Smuzhiyun tmp |= LLOP_WE | LLOP_ALE;
1281*4882a593Smuzhiyun break;
1282*4882a593Smuzhiyun case LL_OP_WR:
1283*4882a593Smuzhiyun /* WE */
1284*4882a593Smuzhiyun tmp |= LLOP_WE;
1285*4882a593Smuzhiyun break;
1286*4882a593Smuzhiyun case LL_OP_RD:
1287*4882a593Smuzhiyun /* RE */
1288*4882a593Smuzhiyun tmp |= LLOP_RE;
1289*4882a593Smuzhiyun break;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun if (last_op)
1292*4882a593Smuzhiyun /* RETURN_IDLE */
1293*4882a593Smuzhiyun tmp |= LLOP_RETURN_IDLE;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun dev_dbg(ctrl->dev, "ll_op cmd %#x\n", tmp);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_LL_OP, tmp);
1298*4882a593Smuzhiyun (void)brcmnand_read_reg(ctrl, BRCMNAND_LL_OP);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun brcmnand_send_cmd(host, CMD_LOW_LEVEL_OP);
1301*4882a593Smuzhiyun return brcmnand_waitfunc(mtd, chip);
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
brcmnand_cmdfunc(struct mtd_info * mtd,unsigned command,int column,int page_addr)1304*4882a593Smuzhiyun static void brcmnand_cmdfunc(struct mtd_info *mtd, unsigned command,
1305*4882a593Smuzhiyun int column, int page_addr)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1308*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1309*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1310*4882a593Smuzhiyun u64 addr = (u64)page_addr << chip->page_shift;
1311*4882a593Smuzhiyun int native_cmd = 0;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun if (command == NAND_CMD_READID || command == NAND_CMD_PARAM ||
1314*4882a593Smuzhiyun command == NAND_CMD_RNDOUT)
1315*4882a593Smuzhiyun addr = (u64)column;
1316*4882a593Smuzhiyun /* Avoid propagating a negative, don't-care address */
1317*4882a593Smuzhiyun else if (page_addr < 0)
1318*4882a593Smuzhiyun addr = 0;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun dev_dbg(ctrl->dev, "cmd 0x%x addr 0x%llx\n", command,
1321*4882a593Smuzhiyun (unsigned long long)addr);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun host->last_cmd = command;
1324*4882a593Smuzhiyun host->last_byte = 0;
1325*4882a593Smuzhiyun host->last_addr = addr;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun switch (command) {
1328*4882a593Smuzhiyun case NAND_CMD_RESET:
1329*4882a593Smuzhiyun native_cmd = CMD_FLASH_RESET;
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun case NAND_CMD_STATUS:
1332*4882a593Smuzhiyun native_cmd = CMD_STATUS_READ;
1333*4882a593Smuzhiyun break;
1334*4882a593Smuzhiyun case NAND_CMD_READID:
1335*4882a593Smuzhiyun native_cmd = CMD_DEVICE_ID_READ;
1336*4882a593Smuzhiyun break;
1337*4882a593Smuzhiyun case NAND_CMD_READOOB:
1338*4882a593Smuzhiyun native_cmd = CMD_SPARE_AREA_READ;
1339*4882a593Smuzhiyun break;
1340*4882a593Smuzhiyun case NAND_CMD_ERASE1:
1341*4882a593Smuzhiyun native_cmd = CMD_BLOCK_ERASE;
1342*4882a593Smuzhiyun brcmnand_wp(mtd, 0);
1343*4882a593Smuzhiyun break;
1344*4882a593Smuzhiyun case NAND_CMD_PARAM:
1345*4882a593Smuzhiyun native_cmd = CMD_PARAMETER_READ;
1346*4882a593Smuzhiyun break;
1347*4882a593Smuzhiyun case NAND_CMD_SET_FEATURES:
1348*4882a593Smuzhiyun case NAND_CMD_GET_FEATURES:
1349*4882a593Smuzhiyun brcmnand_low_level_op(host, LL_OP_CMD, command, false);
1350*4882a593Smuzhiyun brcmnand_low_level_op(host, LL_OP_ADDR, column, false);
1351*4882a593Smuzhiyun break;
1352*4882a593Smuzhiyun case NAND_CMD_RNDOUT:
1353*4882a593Smuzhiyun native_cmd = CMD_PARAMETER_CHANGE_COL;
1354*4882a593Smuzhiyun addr &= ~((u64)(FC_BYTES - 1));
1355*4882a593Smuzhiyun /*
1356*4882a593Smuzhiyun * HW quirk: PARAMETER_CHANGE_COL requires SECTOR_SIZE_1K=0
1357*4882a593Smuzhiyun * NB: hwcfg.sector_size_1k may not be initialized yet
1358*4882a593Smuzhiyun */
1359*4882a593Smuzhiyun if (brcmnand_get_sector_size_1k(host)) {
1360*4882a593Smuzhiyun host->hwcfg.sector_size_1k =
1361*4882a593Smuzhiyun brcmnand_get_sector_size_1k(host);
1362*4882a593Smuzhiyun brcmnand_set_sector_size_1k(host, 0);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun break;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun if (!native_cmd)
1368*4882a593Smuzhiyun return;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
1371*4882a593Smuzhiyun (host->cs << 16) | ((addr >> 32) & 0xffff));
1372*4882a593Smuzhiyun (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
1373*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS, lower_32_bits(addr));
1374*4882a593Smuzhiyun (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun brcmnand_send_cmd(host, native_cmd);
1377*4882a593Smuzhiyun brcmnand_waitfunc(mtd, chip);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun if (native_cmd == CMD_PARAMETER_READ ||
1380*4882a593Smuzhiyun native_cmd == CMD_PARAMETER_CHANGE_COL) {
1381*4882a593Smuzhiyun /* Copy flash cache word-wise */
1382*4882a593Smuzhiyun u32 *flash_cache = (u32 *)ctrl->flash_cache;
1383*4882a593Smuzhiyun int i;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun brcmnand_soc_data_bus_prepare(ctrl->soc, true);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /*
1388*4882a593Smuzhiyun * Must cache the FLASH_CACHE now, since changes in
1389*4882a593Smuzhiyun * SECTOR_SIZE_1K may invalidate it
1390*4882a593Smuzhiyun */
1391*4882a593Smuzhiyun for (i = 0; i < FC_WORDS; i++) {
1392*4882a593Smuzhiyun u32 fc;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun fc = brcmnand_read_fc(ctrl, i);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /*
1397*4882a593Smuzhiyun * Flash cache is big endian for parameter pages, at
1398*4882a593Smuzhiyun * least on STB SoCs
1399*4882a593Smuzhiyun */
1400*4882a593Smuzhiyun if (ctrl->parameter_page_big_endian)
1401*4882a593Smuzhiyun flash_cache[i] = be32_to_cpu(fc);
1402*4882a593Smuzhiyun else
1403*4882a593Smuzhiyun flash_cache[i] = le32_to_cpu(fc);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun brcmnand_soc_data_bus_unprepare(ctrl->soc, true);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun /* Cleanup from HW quirk: restore SECTOR_SIZE_1K */
1409*4882a593Smuzhiyun if (host->hwcfg.sector_size_1k)
1410*4882a593Smuzhiyun brcmnand_set_sector_size_1k(host,
1411*4882a593Smuzhiyun host->hwcfg.sector_size_1k);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* Re-enable protection is necessary only after erase */
1415*4882a593Smuzhiyun if (command == NAND_CMD_ERASE1)
1416*4882a593Smuzhiyun brcmnand_wp(mtd, 1);
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
brcmnand_read_byte(struct mtd_info * mtd)1419*4882a593Smuzhiyun static uint8_t brcmnand_read_byte(struct mtd_info *mtd)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1422*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1423*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1424*4882a593Smuzhiyun uint8_t ret = 0;
1425*4882a593Smuzhiyun int addr, offs;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun switch (host->last_cmd) {
1428*4882a593Smuzhiyun case NAND_CMD_READID:
1429*4882a593Smuzhiyun if (host->last_byte < 4)
1430*4882a593Smuzhiyun ret = brcmnand_read_reg(ctrl, BRCMNAND_ID) >>
1431*4882a593Smuzhiyun (24 - (host->last_byte << 3));
1432*4882a593Smuzhiyun else if (host->last_byte < 8)
1433*4882a593Smuzhiyun ret = brcmnand_read_reg(ctrl, BRCMNAND_ID_EXT) >>
1434*4882a593Smuzhiyun (56 - (host->last_byte << 3));
1435*4882a593Smuzhiyun break;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun case NAND_CMD_READOOB:
1438*4882a593Smuzhiyun ret = oob_reg_read(ctrl, host->last_byte);
1439*4882a593Smuzhiyun break;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun case NAND_CMD_STATUS:
1442*4882a593Smuzhiyun ret = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1443*4882a593Smuzhiyun INTFC_FLASH_STATUS;
1444*4882a593Smuzhiyun if (wp_on) /* hide WP status */
1445*4882a593Smuzhiyun ret |= NAND_STATUS_WP;
1446*4882a593Smuzhiyun break;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun case NAND_CMD_PARAM:
1449*4882a593Smuzhiyun case NAND_CMD_RNDOUT:
1450*4882a593Smuzhiyun addr = host->last_addr + host->last_byte;
1451*4882a593Smuzhiyun offs = addr & (FC_BYTES - 1);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /* At FC_BYTES boundary, switch to next column */
1454*4882a593Smuzhiyun if (host->last_byte > 0 && offs == 0)
1455*4882a593Smuzhiyun nand_change_read_column_op(chip, addr, NULL, 0, false);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun ret = ctrl->flash_cache[offs];
1458*4882a593Smuzhiyun break;
1459*4882a593Smuzhiyun case NAND_CMD_GET_FEATURES:
1460*4882a593Smuzhiyun if (host->last_byte >= ONFI_SUBFEATURE_PARAM_LEN) {
1461*4882a593Smuzhiyun ret = 0;
1462*4882a593Smuzhiyun } else {
1463*4882a593Smuzhiyun bool last = host->last_byte ==
1464*4882a593Smuzhiyun ONFI_SUBFEATURE_PARAM_LEN - 1;
1465*4882a593Smuzhiyun brcmnand_low_level_op(host, LL_OP_RD, 0, last);
1466*4882a593Smuzhiyun ret = brcmnand_read_reg(ctrl, BRCMNAND_LL_RDATA) & 0xff;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun dev_dbg(ctrl->dev, "read byte = 0x%02x\n", ret);
1471*4882a593Smuzhiyun host->last_byte++;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun return ret;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
brcmnand_read_buf(struct mtd_info * mtd,uint8_t * buf,int len)1476*4882a593Smuzhiyun static void brcmnand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun int i;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun for (i = 0; i < len; i++, buf++)
1481*4882a593Smuzhiyun *buf = brcmnand_read_byte(mtd);
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
brcmnand_write_buf(struct mtd_info * mtd,const uint8_t * buf,int len)1484*4882a593Smuzhiyun static void brcmnand_write_buf(struct mtd_info *mtd, const uint8_t *buf,
1485*4882a593Smuzhiyun int len)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun int i;
1488*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1489*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun switch (host->last_cmd) {
1492*4882a593Smuzhiyun case NAND_CMD_SET_FEATURES:
1493*4882a593Smuzhiyun for (i = 0; i < len; i++)
1494*4882a593Smuzhiyun brcmnand_low_level_op(host, LL_OP_WR, buf[i],
1495*4882a593Smuzhiyun (i + 1) == len);
1496*4882a593Smuzhiyun break;
1497*4882a593Smuzhiyun default:
1498*4882a593Smuzhiyun BUG();
1499*4882a593Smuzhiyun break;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /**
1504*4882a593Smuzhiyun * Construct a FLASH_DMA descriptor as part of a linked list. You must know the
1505*4882a593Smuzhiyun * following ahead of time:
1506*4882a593Smuzhiyun * - Is this descriptor the beginning or end of a linked list?
1507*4882a593Smuzhiyun * - What is the (DMA) address of the next descriptor in the linked list?
1508*4882a593Smuzhiyun */
1509*4882a593Smuzhiyun #ifndef __UBOOT__
brcmnand_fill_dma_desc(struct brcmnand_host * host,struct brcm_nand_dma_desc * desc,u64 addr,dma_addr_t buf,u32 len,u8 dma_cmd,bool begin,bool end,dma_addr_t next_desc)1510*4882a593Smuzhiyun static int brcmnand_fill_dma_desc(struct brcmnand_host *host,
1511*4882a593Smuzhiyun struct brcm_nand_dma_desc *desc, u64 addr,
1512*4882a593Smuzhiyun dma_addr_t buf, u32 len, u8 dma_cmd,
1513*4882a593Smuzhiyun bool begin, bool end,
1514*4882a593Smuzhiyun dma_addr_t next_desc)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun memset(desc, 0, sizeof(*desc));
1517*4882a593Smuzhiyun /* Descriptors are written in native byte order (wordwise) */
1518*4882a593Smuzhiyun desc->next_desc = lower_32_bits(next_desc);
1519*4882a593Smuzhiyun desc->next_desc_ext = upper_32_bits(next_desc);
1520*4882a593Smuzhiyun desc->cmd_irq = (dma_cmd << 24) |
1521*4882a593Smuzhiyun (end ? (0x03 << 8) : 0) | /* IRQ | STOP */
1522*4882a593Smuzhiyun (!!begin) | ((!!end) << 1); /* head, tail */
1523*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
1524*4882a593Smuzhiyun desc->cmd_irq |= 0x01 << 12;
1525*4882a593Smuzhiyun #endif
1526*4882a593Smuzhiyun desc->dram_addr = lower_32_bits(buf);
1527*4882a593Smuzhiyun desc->dram_addr_ext = upper_32_bits(buf);
1528*4882a593Smuzhiyun desc->tfr_len = len;
1529*4882a593Smuzhiyun desc->total_len = len;
1530*4882a593Smuzhiyun desc->flash_addr = lower_32_bits(addr);
1531*4882a593Smuzhiyun desc->flash_addr_ext = upper_32_bits(addr);
1532*4882a593Smuzhiyun desc->cs = host->cs;
1533*4882a593Smuzhiyun desc->status_valid = 0x01;
1534*4882a593Smuzhiyun return 0;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /**
1538*4882a593Smuzhiyun * Kick the FLASH_DMA engine, with a given DMA descriptor
1539*4882a593Smuzhiyun */
brcmnand_dma_run(struct brcmnand_host * host,dma_addr_t desc)1540*4882a593Smuzhiyun static void brcmnand_dma_run(struct brcmnand_host *host, dma_addr_t desc)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1543*4882a593Smuzhiyun unsigned long timeo = msecs_to_jiffies(100);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC, lower_32_bits(desc));
1546*4882a593Smuzhiyun (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC);
1547*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC_EXT, upper_32_bits(desc));
1548*4882a593Smuzhiyun (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC_EXT);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* Start FLASH_DMA engine */
1551*4882a593Smuzhiyun ctrl->dma_pending = true;
1552*4882a593Smuzhiyun mb(); /* flush previous writes */
1553*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0x03); /* wake | run */
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (wait_for_completion_timeout(&ctrl->dma_done, timeo) <= 0) {
1556*4882a593Smuzhiyun dev_err(ctrl->dev,
1557*4882a593Smuzhiyun "timeout waiting for DMA; status %#x, error status %#x\n",
1558*4882a593Smuzhiyun flash_dma_readl(ctrl, FLASH_DMA_STATUS),
1559*4882a593Smuzhiyun flash_dma_readl(ctrl, FLASH_DMA_ERROR_STATUS));
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun ctrl->dma_pending = false;
1562*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0); /* force stop */
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
brcmnand_dma_trans(struct brcmnand_host * host,u64 addr,u32 * buf,u32 len,u8 dma_cmd)1565*4882a593Smuzhiyun static int brcmnand_dma_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
1566*4882a593Smuzhiyun u32 len, u8 dma_cmd)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1569*4882a593Smuzhiyun dma_addr_t buf_pa;
1570*4882a593Smuzhiyun int dir = dma_cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun buf_pa = dma_map_single(ctrl->dev, buf, len, dir);
1573*4882a593Smuzhiyun if (dma_mapping_error(ctrl->dev, buf_pa)) {
1574*4882a593Smuzhiyun dev_err(ctrl->dev, "unable to map buffer for DMA\n");
1575*4882a593Smuzhiyun return -ENOMEM;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun brcmnand_fill_dma_desc(host, ctrl->dma_desc, addr, buf_pa, len,
1579*4882a593Smuzhiyun dma_cmd, true, true, 0);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun brcmnand_dma_run(host, ctrl->dma_pa);
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun dma_unmap_single(ctrl->dev, buf_pa, len, dir);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (ctrl->dma_desc->status_valid & FLASH_DMA_ECC_ERROR)
1586*4882a593Smuzhiyun return -EBADMSG;
1587*4882a593Smuzhiyun else if (ctrl->dma_desc->status_valid & FLASH_DMA_CORR_ERROR)
1588*4882a593Smuzhiyun return -EUCLEAN;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun return 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun #endif /* __UBOOT__ */
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun /*
1595*4882a593Smuzhiyun * Assumes proper CS is already set
1596*4882a593Smuzhiyun */
brcmnand_read_by_pio(struct mtd_info * mtd,struct nand_chip * chip,u64 addr,unsigned int trans,u32 * buf,u8 * oob,u64 * err_addr)1597*4882a593Smuzhiyun static int brcmnand_read_by_pio(struct mtd_info *mtd, struct nand_chip *chip,
1598*4882a593Smuzhiyun u64 addr, unsigned int trans, u32 *buf,
1599*4882a593Smuzhiyun u8 *oob, u64 *err_addr)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1602*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1603*4882a593Smuzhiyun int i, j, ret = 0;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* Clear error addresses */
1606*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_ADDR, 0);
1607*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CORR_ADDR, 0);
1608*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_EXT_ADDR, 0);
1609*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CORR_EXT_ADDR, 0);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
1612*4882a593Smuzhiyun (host->cs << 16) | ((addr >> 32) & 0xffff));
1613*4882a593Smuzhiyun (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun for (i = 0; i < trans; i++, addr += FC_BYTES) {
1616*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
1617*4882a593Smuzhiyun lower_32_bits(addr));
1618*4882a593Smuzhiyun (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1619*4882a593Smuzhiyun /* SPARE_AREA_READ does not use ECC, so just use PAGE_READ */
1620*4882a593Smuzhiyun brcmnand_send_cmd(host, CMD_PAGE_READ);
1621*4882a593Smuzhiyun brcmnand_waitfunc(mtd, chip);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun if (likely(buf)) {
1624*4882a593Smuzhiyun brcmnand_soc_data_bus_prepare(ctrl->soc, false);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun for (j = 0; j < FC_WORDS; j++, buf++)
1627*4882a593Smuzhiyun *buf = brcmnand_read_fc(ctrl, j);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun if (oob)
1633*4882a593Smuzhiyun oob += read_oob_from_regs(ctrl, i, oob,
1634*4882a593Smuzhiyun mtd->oobsize / trans,
1635*4882a593Smuzhiyun host->hwcfg.sector_size_1k);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun if (!ret) {
1638*4882a593Smuzhiyun *err_addr = brcmnand_read_reg(ctrl,
1639*4882a593Smuzhiyun BRCMNAND_UNCORR_ADDR) |
1640*4882a593Smuzhiyun ((u64)(brcmnand_read_reg(ctrl,
1641*4882a593Smuzhiyun BRCMNAND_UNCORR_EXT_ADDR)
1642*4882a593Smuzhiyun & 0xffff) << 32);
1643*4882a593Smuzhiyun if (*err_addr)
1644*4882a593Smuzhiyun ret = -EBADMSG;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun if (!ret) {
1648*4882a593Smuzhiyun *err_addr = brcmnand_read_reg(ctrl,
1649*4882a593Smuzhiyun BRCMNAND_CORR_ADDR) |
1650*4882a593Smuzhiyun ((u64)(brcmnand_read_reg(ctrl,
1651*4882a593Smuzhiyun BRCMNAND_CORR_EXT_ADDR)
1652*4882a593Smuzhiyun & 0xffff) << 32);
1653*4882a593Smuzhiyun if (*err_addr)
1654*4882a593Smuzhiyun ret = -EUCLEAN;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun return ret;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun /*
1662*4882a593Smuzhiyun * Check a page to see if it is erased (w/ bitflips) after an uncorrectable ECC
1663*4882a593Smuzhiyun * error
1664*4882a593Smuzhiyun *
1665*4882a593Smuzhiyun * Because the HW ECC signals an ECC error if an erase paged has even a single
1666*4882a593Smuzhiyun * bitflip, we must check each ECC error to see if it is actually an erased
1667*4882a593Smuzhiyun * page with bitflips, not a truly corrupted page.
1668*4882a593Smuzhiyun *
1669*4882a593Smuzhiyun * On a real error, return a negative error code (-EBADMSG for ECC error), and
1670*4882a593Smuzhiyun * buf will contain raw data.
1671*4882a593Smuzhiyun * Otherwise, buf gets filled with 0xffs and return the maximum number of
1672*4882a593Smuzhiyun * bitflips-per-ECC-sector to the caller.
1673*4882a593Smuzhiyun *
1674*4882a593Smuzhiyun */
brcmstb_nand_verify_erased_page(struct mtd_info * mtd,struct nand_chip * chip,void * buf,u64 addr)1675*4882a593Smuzhiyun static int brcmstb_nand_verify_erased_page(struct mtd_info *mtd,
1676*4882a593Smuzhiyun struct nand_chip *chip, void *buf, u64 addr)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun int i, sas;
1679*4882a593Smuzhiyun void *oob = chip->oob_poi;
1680*4882a593Smuzhiyun int bitflips = 0;
1681*4882a593Smuzhiyun int page = addr >> chip->page_shift;
1682*4882a593Smuzhiyun int ret;
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun if (!buf) {
1685*4882a593Smuzhiyun #ifndef __UBOOT__
1686*4882a593Smuzhiyun buf = chip->data_buf;
1687*4882a593Smuzhiyun #else
1688*4882a593Smuzhiyun buf = chip->buffers->databuf;
1689*4882a593Smuzhiyun #endif
1690*4882a593Smuzhiyun /* Invalidate page cache */
1691*4882a593Smuzhiyun chip->pagebuf = -1;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun sas = mtd->oobsize / chip->ecc.steps;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun /* read without ecc for verification */
1697*4882a593Smuzhiyun ret = chip->ecc.read_page_raw(mtd, chip, buf, true, page);
1698*4882a593Smuzhiyun if (ret)
1699*4882a593Smuzhiyun return ret;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun for (i = 0; i < chip->ecc.steps; i++, oob += sas) {
1702*4882a593Smuzhiyun ret = nand_check_erased_ecc_chunk(buf, chip->ecc.size,
1703*4882a593Smuzhiyun oob, sas, NULL, 0,
1704*4882a593Smuzhiyun chip->ecc.strength);
1705*4882a593Smuzhiyun if (ret < 0)
1706*4882a593Smuzhiyun return ret;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun bitflips = max(bitflips, ret);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun return bitflips;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
brcmnand_read(struct mtd_info * mtd,struct nand_chip * chip,u64 addr,unsigned int trans,u32 * buf,u8 * oob)1714*4882a593Smuzhiyun static int brcmnand_read(struct mtd_info *mtd, struct nand_chip *chip,
1715*4882a593Smuzhiyun u64 addr, unsigned int trans, u32 *buf, u8 *oob)
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1718*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1719*4882a593Smuzhiyun u64 err_addr = 0;
1720*4882a593Smuzhiyun int err;
1721*4882a593Smuzhiyun bool retry = true;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun dev_dbg(ctrl->dev, "read %llx -> %p\n", (unsigned long long)addr, buf);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun try_dmaread:
1726*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_COUNT, 0);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun #ifndef __UBOOT__
1729*4882a593Smuzhiyun if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
1730*4882a593Smuzhiyun err = brcmnand_dma_trans(host, addr, buf, trans * FC_BYTES,
1731*4882a593Smuzhiyun CMD_PAGE_READ);
1732*4882a593Smuzhiyun if (err) {
1733*4882a593Smuzhiyun if (mtd_is_bitflip_or_eccerr(err))
1734*4882a593Smuzhiyun err_addr = addr;
1735*4882a593Smuzhiyun else
1736*4882a593Smuzhiyun return -EIO;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun } else {
1739*4882a593Smuzhiyun if (oob)
1740*4882a593Smuzhiyun memset(oob, 0x99, mtd->oobsize);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1743*4882a593Smuzhiyun oob, &err_addr);
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun #else
1746*4882a593Smuzhiyun if (oob)
1747*4882a593Smuzhiyun memset(oob, 0x99, mtd->oobsize);
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1750*4882a593Smuzhiyun oob, &err_addr);
1751*4882a593Smuzhiyun #endif /* __UBOOT__ */
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun if (mtd_is_eccerr(err)) {
1754*4882a593Smuzhiyun /*
1755*4882a593Smuzhiyun * On controller version and 7.0, 7.1 , DMA read after a
1756*4882a593Smuzhiyun * prior PIO read that reported uncorrectable error,
1757*4882a593Smuzhiyun * the DMA engine captures this error following DMA read
1758*4882a593Smuzhiyun * cleared only on subsequent DMA read, so just retry once
1759*4882a593Smuzhiyun * to clear a possible false error reported for current DMA
1760*4882a593Smuzhiyun * read
1761*4882a593Smuzhiyun */
1762*4882a593Smuzhiyun if ((ctrl->nand_version == 0x0700) ||
1763*4882a593Smuzhiyun (ctrl->nand_version == 0x0701)) {
1764*4882a593Smuzhiyun if (retry) {
1765*4882a593Smuzhiyun retry = false;
1766*4882a593Smuzhiyun goto try_dmaread;
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /*
1771*4882a593Smuzhiyun * Controller version 7.2 has hw encoder to detect erased page
1772*4882a593Smuzhiyun * bitflips, apply sw verification for older controllers only
1773*4882a593Smuzhiyun */
1774*4882a593Smuzhiyun if (ctrl->nand_version < 0x0702) {
1775*4882a593Smuzhiyun err = brcmstb_nand_verify_erased_page(mtd, chip, buf,
1776*4882a593Smuzhiyun addr);
1777*4882a593Smuzhiyun /* erased page bitflips corrected */
1778*4882a593Smuzhiyun if (err >= 0)
1779*4882a593Smuzhiyun return err;
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun dev_dbg(ctrl->dev, "uncorrectable error at 0x%llx\n",
1783*4882a593Smuzhiyun (unsigned long long)err_addr);
1784*4882a593Smuzhiyun mtd->ecc_stats.failed++;
1785*4882a593Smuzhiyun /* NAND layer expects zero on ECC errors */
1786*4882a593Smuzhiyun return 0;
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun if (mtd_is_bitflip(err)) {
1790*4882a593Smuzhiyun unsigned int corrected = brcmnand_count_corrected(ctrl);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun dev_dbg(ctrl->dev, "corrected error at 0x%llx\n",
1793*4882a593Smuzhiyun (unsigned long long)err_addr);
1794*4882a593Smuzhiyun mtd->ecc_stats.corrected += corrected;
1795*4882a593Smuzhiyun /* Always exceed the software-imposed threshold */
1796*4882a593Smuzhiyun return max(mtd->bitflip_threshold, corrected);
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun return 0;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
brcmnand_read_page(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)1802*4882a593Smuzhiyun static int brcmnand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
1803*4882a593Smuzhiyun uint8_t *buf, int oob_required, int page)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1806*4882a593Smuzhiyun u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun nand_read_page_op(chip, page, 0, NULL, 0);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun return brcmnand_read(mtd, chip, host->last_addr,
1811*4882a593Smuzhiyun mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
brcmnand_read_page_raw(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)1814*4882a593Smuzhiyun static int brcmnand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1815*4882a593Smuzhiyun uint8_t *buf, int oob_required, int page)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1818*4882a593Smuzhiyun u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
1819*4882a593Smuzhiyun int ret;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun nand_read_page_op(chip, page, 0, NULL, 0);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 0);
1824*4882a593Smuzhiyun ret = brcmnand_read(mtd, chip, host->last_addr,
1825*4882a593Smuzhiyun mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
1826*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 1);
1827*4882a593Smuzhiyun return ret;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
brcmnand_read_oob(struct mtd_info * mtd,struct nand_chip * chip,int page)1830*4882a593Smuzhiyun static int brcmnand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
1831*4882a593Smuzhiyun int page)
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun return brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
1834*4882a593Smuzhiyun mtd->writesize >> FC_SHIFT,
1835*4882a593Smuzhiyun NULL, (u8 *)chip->oob_poi);
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun
brcmnand_read_oob_raw(struct mtd_info * mtd,struct nand_chip * chip,int page)1838*4882a593Smuzhiyun static int brcmnand_read_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
1839*4882a593Smuzhiyun int page)
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 0);
1844*4882a593Smuzhiyun brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
1845*4882a593Smuzhiyun mtd->writesize >> FC_SHIFT,
1846*4882a593Smuzhiyun NULL, (u8 *)chip->oob_poi);
1847*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 1);
1848*4882a593Smuzhiyun return 0;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun
brcmnand_write(struct mtd_info * mtd,struct nand_chip * chip,u64 addr,const u32 * buf,u8 * oob)1851*4882a593Smuzhiyun static int brcmnand_write(struct mtd_info *mtd, struct nand_chip *chip,
1852*4882a593Smuzhiyun u64 addr, const u32 *buf, u8 *oob)
1853*4882a593Smuzhiyun {
1854*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1855*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1856*4882a593Smuzhiyun unsigned int i, j, trans = mtd->writesize >> FC_SHIFT;
1857*4882a593Smuzhiyun int status, ret = 0;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun dev_dbg(ctrl->dev, "write %llx <- %p\n", (unsigned long long)addr, buf);
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun if (unlikely((unsigned long)buf & 0x03)) {
1862*4882a593Smuzhiyun dev_warn(ctrl->dev, "unaligned buffer: %p\n", buf);
1863*4882a593Smuzhiyun buf = (u32 *)((unsigned long)buf & ~0x03);
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun brcmnand_wp(mtd, 0);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun for (i = 0; i < ctrl->max_oob; i += 4)
1869*4882a593Smuzhiyun oob_reg_write(ctrl, i, 0xffffffff);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun #ifndef __UBOOT__
1872*4882a593Smuzhiyun if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
1873*4882a593Smuzhiyun if (brcmnand_dma_trans(host, addr, (u32 *)buf,
1874*4882a593Smuzhiyun mtd->writesize, CMD_PROGRAM_PAGE))
1875*4882a593Smuzhiyun ret = -EIO;
1876*4882a593Smuzhiyun goto out;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun #endif /* __UBOOT__ */
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
1881*4882a593Smuzhiyun (host->cs << 16) | ((addr >> 32) & 0xffff));
1882*4882a593Smuzhiyun (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun for (i = 0; i < trans; i++, addr += FC_BYTES) {
1885*4882a593Smuzhiyun /* full address MUST be set before populating FC */
1886*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
1887*4882a593Smuzhiyun lower_32_bits(addr));
1888*4882a593Smuzhiyun (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if (buf) {
1891*4882a593Smuzhiyun brcmnand_soc_data_bus_prepare(ctrl->soc, false);
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun for (j = 0; j < FC_WORDS; j++, buf++)
1894*4882a593Smuzhiyun brcmnand_write_fc(ctrl, j, *buf);
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
1897*4882a593Smuzhiyun } else if (oob) {
1898*4882a593Smuzhiyun for (j = 0; j < FC_WORDS; j++)
1899*4882a593Smuzhiyun brcmnand_write_fc(ctrl, j, 0xffffffff);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun if (oob) {
1903*4882a593Smuzhiyun oob += write_oob_to_regs(ctrl, i, oob,
1904*4882a593Smuzhiyun mtd->oobsize / trans,
1905*4882a593Smuzhiyun host->hwcfg.sector_size_1k);
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun /* we cannot use SPARE_AREA_PROGRAM when PARTIAL_PAGE_EN=0 */
1909*4882a593Smuzhiyun brcmnand_send_cmd(host, CMD_PROGRAM_PAGE);
1910*4882a593Smuzhiyun status = brcmnand_waitfunc(mtd, chip);
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun if (status & NAND_STATUS_FAIL) {
1913*4882a593Smuzhiyun dev_info(ctrl->dev, "program failed at %llx\n",
1914*4882a593Smuzhiyun (unsigned long long)addr);
1915*4882a593Smuzhiyun ret = -EIO;
1916*4882a593Smuzhiyun goto out;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun out:
1920*4882a593Smuzhiyun brcmnand_wp(mtd, 1);
1921*4882a593Smuzhiyun return ret;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
brcmnand_write_page(struct mtd_info * mtd,struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)1924*4882a593Smuzhiyun static int brcmnand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
1925*4882a593Smuzhiyun const uint8_t *buf, int oob_required, int page)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1928*4882a593Smuzhiyun void *oob = oob_required ? chip->oob_poi : NULL;
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1931*4882a593Smuzhiyun brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
brcmnand_write_page_raw(struct mtd_info * mtd,struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)1936*4882a593Smuzhiyun static int brcmnand_write_page_raw(struct mtd_info *mtd,
1937*4882a593Smuzhiyun struct nand_chip *chip, const uint8_t *buf,
1938*4882a593Smuzhiyun int oob_required, int page)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1941*4882a593Smuzhiyun void *oob = oob_required ? chip->oob_poi : NULL;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1944*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 0);
1945*4882a593Smuzhiyun brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
1946*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 1);
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
brcmnand_write_oob(struct mtd_info * mtd,struct nand_chip * chip,int page)1951*4882a593Smuzhiyun static int brcmnand_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
1952*4882a593Smuzhiyun int page)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun return brcmnand_write(mtd, chip, (u64)page << chip->page_shift,
1955*4882a593Smuzhiyun NULL, chip->oob_poi);
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun
brcmnand_write_oob_raw(struct mtd_info * mtd,struct nand_chip * chip,int page)1958*4882a593Smuzhiyun static int brcmnand_write_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
1959*4882a593Smuzhiyun int page)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun struct brcmnand_host *host = nand_get_controller_data(chip);
1962*4882a593Smuzhiyun int ret;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 0);
1965*4882a593Smuzhiyun ret = brcmnand_write(mtd, chip, (u64)page << chip->page_shift, NULL,
1966*4882a593Smuzhiyun (u8 *)chip->oob_poi);
1967*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 1);
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun return ret;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /***********************************************************************
1973*4882a593Smuzhiyun * Per-CS setup (1 NAND device)
1974*4882a593Smuzhiyun ***********************************************************************/
1975*4882a593Smuzhiyun
brcmnand_set_cfg(struct brcmnand_host * host,struct brcmnand_cfg * cfg)1976*4882a593Smuzhiyun static int brcmnand_set_cfg(struct brcmnand_host *host,
1977*4882a593Smuzhiyun struct brcmnand_cfg *cfg)
1978*4882a593Smuzhiyun {
1979*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
1980*4882a593Smuzhiyun struct nand_chip *chip = &host->chip;
1981*4882a593Smuzhiyun u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
1982*4882a593Smuzhiyun u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
1983*4882a593Smuzhiyun BRCMNAND_CS_CFG_EXT);
1984*4882a593Smuzhiyun u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
1985*4882a593Smuzhiyun BRCMNAND_CS_ACC_CONTROL);
1986*4882a593Smuzhiyun u8 block_size = 0, page_size = 0, device_size = 0;
1987*4882a593Smuzhiyun u32 tmp;
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun if (ctrl->block_sizes) {
1990*4882a593Smuzhiyun int i, found;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun for (i = 0, found = 0; ctrl->block_sizes[i]; i++)
1993*4882a593Smuzhiyun if (ctrl->block_sizes[i] * 1024 == cfg->block_size) {
1994*4882a593Smuzhiyun block_size = i;
1995*4882a593Smuzhiyun found = 1;
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun if (!found) {
1998*4882a593Smuzhiyun dev_warn(ctrl->dev, "invalid block size %u\n",
1999*4882a593Smuzhiyun cfg->block_size);
2000*4882a593Smuzhiyun return -EINVAL;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun } else {
2003*4882a593Smuzhiyun block_size = ffs(cfg->block_size) - ffs(BRCMNAND_MIN_BLOCKSIZE);
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun if (cfg->block_size < BRCMNAND_MIN_BLOCKSIZE || (ctrl->max_block_size &&
2007*4882a593Smuzhiyun cfg->block_size > ctrl->max_block_size)) {
2008*4882a593Smuzhiyun dev_warn(ctrl->dev, "invalid block size %u\n",
2009*4882a593Smuzhiyun cfg->block_size);
2010*4882a593Smuzhiyun block_size = 0;
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun if (ctrl->page_sizes) {
2014*4882a593Smuzhiyun int i, found;
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun for (i = 0, found = 0; ctrl->page_sizes[i]; i++)
2017*4882a593Smuzhiyun if (ctrl->page_sizes[i] == cfg->page_size) {
2018*4882a593Smuzhiyun page_size = i;
2019*4882a593Smuzhiyun found = 1;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun if (!found) {
2022*4882a593Smuzhiyun dev_warn(ctrl->dev, "invalid page size %u\n",
2023*4882a593Smuzhiyun cfg->page_size);
2024*4882a593Smuzhiyun return -EINVAL;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun } else {
2027*4882a593Smuzhiyun page_size = ffs(cfg->page_size) - ffs(BRCMNAND_MIN_PAGESIZE);
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (cfg->page_size < BRCMNAND_MIN_PAGESIZE || (ctrl->max_page_size &&
2031*4882a593Smuzhiyun cfg->page_size > ctrl->max_page_size)) {
2032*4882a593Smuzhiyun dev_warn(ctrl->dev, "invalid page size %u\n", cfg->page_size);
2033*4882a593Smuzhiyun return -EINVAL;
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun if (fls64(cfg->device_size) < fls64(BRCMNAND_MIN_DEVSIZE)) {
2037*4882a593Smuzhiyun dev_warn(ctrl->dev, "invalid device size 0x%llx\n",
2038*4882a593Smuzhiyun (unsigned long long)cfg->device_size);
2039*4882a593Smuzhiyun return -EINVAL;
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun device_size = fls64(cfg->device_size) - fls64(BRCMNAND_MIN_DEVSIZE);
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun tmp = (cfg->blk_adr_bytes << CFG_BLK_ADR_BYTES_SHIFT) |
2044*4882a593Smuzhiyun (cfg->col_adr_bytes << CFG_COL_ADR_BYTES_SHIFT) |
2045*4882a593Smuzhiyun (cfg->ful_adr_bytes << CFG_FUL_ADR_BYTES_SHIFT) |
2046*4882a593Smuzhiyun (!!(cfg->device_width == 16) << CFG_BUS_WIDTH_SHIFT) |
2047*4882a593Smuzhiyun (device_size << CFG_DEVICE_SIZE_SHIFT);
2048*4882a593Smuzhiyun if (cfg_offs == cfg_ext_offs) {
2049*4882a593Smuzhiyun tmp |= (page_size << CFG_PAGE_SIZE_SHIFT) |
2050*4882a593Smuzhiyun (block_size << CFG_BLK_SIZE_SHIFT);
2051*4882a593Smuzhiyun nand_writereg(ctrl, cfg_offs, tmp);
2052*4882a593Smuzhiyun } else {
2053*4882a593Smuzhiyun nand_writereg(ctrl, cfg_offs, tmp);
2054*4882a593Smuzhiyun tmp = (page_size << CFG_EXT_PAGE_SIZE_SHIFT) |
2055*4882a593Smuzhiyun (block_size << CFG_EXT_BLK_SIZE_SHIFT);
2056*4882a593Smuzhiyun nand_writereg(ctrl, cfg_ext_offs, tmp);
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun tmp = nand_readreg(ctrl, acc_control_offs);
2060*4882a593Smuzhiyun tmp &= ~brcmnand_ecc_level_mask(ctrl);
2061*4882a593Smuzhiyun tmp |= cfg->ecc_level << NAND_ACC_CONTROL_ECC_SHIFT;
2062*4882a593Smuzhiyun tmp &= ~brcmnand_spare_area_mask(ctrl);
2063*4882a593Smuzhiyun tmp |= cfg->spare_area_size;
2064*4882a593Smuzhiyun nand_writereg(ctrl, acc_control_offs, tmp);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun brcmnand_set_sector_size_1k(host, cfg->sector_size_1k);
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun /* threshold = ceil(BCH-level * 0.75) */
2069*4882a593Smuzhiyun brcmnand_wr_corr_thresh(host, DIV_ROUND_UP(chip->ecc.strength * 3, 4));
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun return 0;
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun
brcmnand_print_cfg(struct brcmnand_host * host,char * buf,struct brcmnand_cfg * cfg)2074*4882a593Smuzhiyun static void brcmnand_print_cfg(struct brcmnand_host *host,
2075*4882a593Smuzhiyun char *buf, struct brcmnand_cfg *cfg)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun buf += sprintf(buf,
2078*4882a593Smuzhiyun "%lluMiB total, %uKiB blocks, %u%s pages, %uB OOB, %u-bit",
2079*4882a593Smuzhiyun (unsigned long long)cfg->device_size >> 20,
2080*4882a593Smuzhiyun cfg->block_size >> 10,
2081*4882a593Smuzhiyun cfg->page_size >= 1024 ? cfg->page_size >> 10 : cfg->page_size,
2082*4882a593Smuzhiyun cfg->page_size >= 1024 ? "KiB" : "B",
2083*4882a593Smuzhiyun cfg->spare_area_size, cfg->device_width);
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* Account for Hamming ECC and for BCH 512B vs 1KiB sectors */
2086*4882a593Smuzhiyun if (is_hamming_ecc(host->ctrl, cfg))
2087*4882a593Smuzhiyun sprintf(buf, ", Hamming ECC");
2088*4882a593Smuzhiyun else if (cfg->sector_size_1k)
2089*4882a593Smuzhiyun sprintf(buf, ", BCH-%u (1KiB sector)", cfg->ecc_level << 1);
2090*4882a593Smuzhiyun else
2091*4882a593Smuzhiyun sprintf(buf, ", BCH-%u", cfg->ecc_level);
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /*
2095*4882a593Smuzhiyun * Minimum number of bytes to address a page. Calculated as:
2096*4882a593Smuzhiyun * roundup(log2(size / page-size) / 8)
2097*4882a593Smuzhiyun *
2098*4882a593Smuzhiyun * NB: the following does not "round up" for non-power-of-2 'size'; but this is
2099*4882a593Smuzhiyun * OK because many other things will break if 'size' is irregular...
2100*4882a593Smuzhiyun */
get_blk_adr_bytes(u64 size,u32 writesize)2101*4882a593Smuzhiyun static inline int get_blk_adr_bytes(u64 size, u32 writesize)
2102*4882a593Smuzhiyun {
2103*4882a593Smuzhiyun return ALIGN(ilog2(size) - ilog2(writesize), 8) >> 3;
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun
brcmnand_setup_dev(struct brcmnand_host * host)2106*4882a593Smuzhiyun static int brcmnand_setup_dev(struct brcmnand_host *host)
2107*4882a593Smuzhiyun {
2108*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&host->chip);
2109*4882a593Smuzhiyun struct nand_chip *chip = &host->chip;
2110*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
2111*4882a593Smuzhiyun struct brcmnand_cfg *cfg = &host->hwcfg;
2112*4882a593Smuzhiyun char msg[128];
2113*4882a593Smuzhiyun u32 offs, tmp, oob_sector;
2114*4882a593Smuzhiyun int ret;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun memset(cfg, 0, sizeof(*cfg));
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun #ifndef __UBOOT__
2119*4882a593Smuzhiyun ret = of_property_read_u32(nand_get_flash_node(chip),
2120*4882a593Smuzhiyun "brcm,nand-oob-sector-size",
2121*4882a593Smuzhiyun &oob_sector);
2122*4882a593Smuzhiyun #else
2123*4882a593Smuzhiyun ret = ofnode_read_u32(nand_get_flash_node(chip),
2124*4882a593Smuzhiyun "brcm,nand-oob-sector-size",
2125*4882a593Smuzhiyun &oob_sector);
2126*4882a593Smuzhiyun #endif /* __UBOOT__ */
2127*4882a593Smuzhiyun if (ret) {
2128*4882a593Smuzhiyun /* Use detected size */
2129*4882a593Smuzhiyun cfg->spare_area_size = mtd->oobsize /
2130*4882a593Smuzhiyun (mtd->writesize >> FC_SHIFT);
2131*4882a593Smuzhiyun } else {
2132*4882a593Smuzhiyun cfg->spare_area_size = oob_sector;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun if (cfg->spare_area_size > ctrl->max_oob)
2135*4882a593Smuzhiyun cfg->spare_area_size = ctrl->max_oob;
2136*4882a593Smuzhiyun /*
2137*4882a593Smuzhiyun * Set oobsize to be consistent with controller's spare_area_size, as
2138*4882a593Smuzhiyun * the rest is inaccessible.
2139*4882a593Smuzhiyun */
2140*4882a593Smuzhiyun mtd->oobsize = cfg->spare_area_size * (mtd->writesize >> FC_SHIFT);
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun cfg->device_size = mtd->size;
2143*4882a593Smuzhiyun cfg->block_size = mtd->erasesize;
2144*4882a593Smuzhiyun cfg->page_size = mtd->writesize;
2145*4882a593Smuzhiyun cfg->device_width = (chip->options & NAND_BUSWIDTH_16) ? 16 : 8;
2146*4882a593Smuzhiyun cfg->col_adr_bytes = 2;
2147*4882a593Smuzhiyun cfg->blk_adr_bytes = get_blk_adr_bytes(mtd->size, mtd->writesize);
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun if (chip->ecc.mode != NAND_ECC_HW) {
2150*4882a593Smuzhiyun dev_err(ctrl->dev, "only HW ECC supported; selected: %d\n",
2151*4882a593Smuzhiyun chip->ecc.mode);
2152*4882a593Smuzhiyun return -EINVAL;
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun if (chip->ecc.algo == NAND_ECC_UNKNOWN) {
2156*4882a593Smuzhiyun if (chip->ecc.strength == 1 && chip->ecc.size == 512)
2157*4882a593Smuzhiyun /* Default to Hamming for 1-bit ECC, if unspecified */
2158*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_HAMMING;
2159*4882a593Smuzhiyun else
2160*4882a593Smuzhiyun /* Otherwise, BCH */
2161*4882a593Smuzhiyun chip->ecc.algo = NAND_ECC_BCH;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun if (chip->ecc.algo == NAND_ECC_HAMMING && (chip->ecc.strength != 1 ||
2165*4882a593Smuzhiyun chip->ecc.size != 512)) {
2166*4882a593Smuzhiyun dev_err(ctrl->dev, "invalid Hamming params: %d bits per %d bytes\n",
2167*4882a593Smuzhiyun chip->ecc.strength, chip->ecc.size);
2168*4882a593Smuzhiyun return -EINVAL;
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun switch (chip->ecc.size) {
2172*4882a593Smuzhiyun case 512:
2173*4882a593Smuzhiyun if (chip->ecc.algo == NAND_ECC_HAMMING)
2174*4882a593Smuzhiyun cfg->ecc_level = 15;
2175*4882a593Smuzhiyun else
2176*4882a593Smuzhiyun cfg->ecc_level = chip->ecc.strength;
2177*4882a593Smuzhiyun cfg->sector_size_1k = 0;
2178*4882a593Smuzhiyun break;
2179*4882a593Smuzhiyun case 1024:
2180*4882a593Smuzhiyun if (!(ctrl->features & BRCMNAND_HAS_1K_SECTORS)) {
2181*4882a593Smuzhiyun dev_err(ctrl->dev, "1KB sectors not supported\n");
2182*4882a593Smuzhiyun return -EINVAL;
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun if (chip->ecc.strength & 0x1) {
2185*4882a593Smuzhiyun dev_err(ctrl->dev,
2186*4882a593Smuzhiyun "odd ECC not supported with 1KB sectors\n");
2187*4882a593Smuzhiyun return -EINVAL;
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun cfg->ecc_level = chip->ecc.strength >> 1;
2191*4882a593Smuzhiyun cfg->sector_size_1k = 1;
2192*4882a593Smuzhiyun break;
2193*4882a593Smuzhiyun default:
2194*4882a593Smuzhiyun dev_err(ctrl->dev, "unsupported ECC size: %d\n",
2195*4882a593Smuzhiyun chip->ecc.size);
2196*4882a593Smuzhiyun return -EINVAL;
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun cfg->ful_adr_bytes = cfg->blk_adr_bytes;
2200*4882a593Smuzhiyun if (mtd->writesize > 512)
2201*4882a593Smuzhiyun cfg->ful_adr_bytes += cfg->col_adr_bytes;
2202*4882a593Smuzhiyun else
2203*4882a593Smuzhiyun cfg->ful_adr_bytes += 1;
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun ret = brcmnand_set_cfg(host, cfg);
2206*4882a593Smuzhiyun if (ret)
2207*4882a593Smuzhiyun return ret;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun brcmnand_set_ecc_enabled(host, 1);
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun brcmnand_print_cfg(host, msg, cfg);
2212*4882a593Smuzhiyun dev_info(ctrl->dev, "detected %s\n", msg);
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun /* Configure ACC_CONTROL */
2215*4882a593Smuzhiyun offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
2216*4882a593Smuzhiyun tmp = nand_readreg(ctrl, offs);
2217*4882a593Smuzhiyun tmp &= ~ACC_CONTROL_PARTIAL_PAGE;
2218*4882a593Smuzhiyun tmp &= ~ACC_CONTROL_RD_ERASED;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun /* We need to turn on Read from erased paged protected by ECC */
2221*4882a593Smuzhiyun if (ctrl->nand_version >= 0x0702)
2222*4882a593Smuzhiyun tmp |= ACC_CONTROL_RD_ERASED;
2223*4882a593Smuzhiyun tmp &= ~ACC_CONTROL_FAST_PGM_RDIN;
2224*4882a593Smuzhiyun if (ctrl->features & BRCMNAND_HAS_PREFETCH)
2225*4882a593Smuzhiyun tmp &= ~ACC_CONTROL_PREFETCH;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun nand_writereg(ctrl, offs, tmp);
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun return 0;
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun #ifndef __UBOOT__
brcmnand_init_cs(struct brcmnand_host * host,struct device_node * dn)2233*4882a593Smuzhiyun static int brcmnand_init_cs(struct brcmnand_host *host, struct device_node *dn)
2234*4882a593Smuzhiyun #else
2235*4882a593Smuzhiyun static int brcmnand_init_cs(struct brcmnand_host *host, ofnode dn)
2236*4882a593Smuzhiyun #endif
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
2239*4882a593Smuzhiyun #ifndef __UBOOT__
2240*4882a593Smuzhiyun struct platform_device *pdev = host->pdev;
2241*4882a593Smuzhiyun #else
2242*4882a593Smuzhiyun struct udevice *pdev = host->pdev;
2243*4882a593Smuzhiyun #endif /* __UBOOT__ */
2244*4882a593Smuzhiyun struct mtd_info *mtd;
2245*4882a593Smuzhiyun struct nand_chip *chip;
2246*4882a593Smuzhiyun int ret;
2247*4882a593Smuzhiyun u16 cfg_offs;
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun #ifndef __UBOOT__
2250*4882a593Smuzhiyun ret = of_property_read_u32(dn, "reg", &host->cs);
2251*4882a593Smuzhiyun #else
2252*4882a593Smuzhiyun ret = ofnode_read_s32(dn, "reg", &host->cs);
2253*4882a593Smuzhiyun #endif
2254*4882a593Smuzhiyun if (ret) {
2255*4882a593Smuzhiyun dev_err(&pdev->dev, "can't get chip-select\n");
2256*4882a593Smuzhiyun return -ENXIO;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun mtd = nand_to_mtd(&host->chip);
2260*4882a593Smuzhiyun chip = &host->chip;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun nand_set_flash_node(chip, dn);
2263*4882a593Smuzhiyun nand_set_controller_data(chip, host);
2264*4882a593Smuzhiyun #ifndef __UBOOT__
2265*4882a593Smuzhiyun mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "brcmnand.%d",
2266*4882a593Smuzhiyun host->cs);
2267*4882a593Smuzhiyun #else
2268*4882a593Smuzhiyun mtd->name = devm_kasprintf(pdev, GFP_KERNEL, "brcmnand.%d",
2269*4882a593Smuzhiyun host->cs);
2270*4882a593Smuzhiyun #endif /* __UBOOT__ */
2271*4882a593Smuzhiyun if (!mtd->name)
2272*4882a593Smuzhiyun return -ENOMEM;
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun mtd->owner = THIS_MODULE;
2275*4882a593Smuzhiyun #ifndef __UBOOT__
2276*4882a593Smuzhiyun mtd->dev.parent = &pdev->dev;
2277*4882a593Smuzhiyun #else
2278*4882a593Smuzhiyun mtd->dev->parent = pdev;
2279*4882a593Smuzhiyun #endif /* __UBOOT__ */
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun chip->IO_ADDR_R = (void __iomem *)0xdeadbeef;
2282*4882a593Smuzhiyun chip->IO_ADDR_W = (void __iomem *)0xdeadbeef;
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun chip->cmd_ctrl = brcmnand_cmd_ctrl;
2285*4882a593Smuzhiyun chip->cmdfunc = brcmnand_cmdfunc;
2286*4882a593Smuzhiyun chip->waitfunc = brcmnand_waitfunc;
2287*4882a593Smuzhiyun chip->read_byte = brcmnand_read_byte;
2288*4882a593Smuzhiyun chip->read_buf = brcmnand_read_buf;
2289*4882a593Smuzhiyun chip->write_buf = brcmnand_write_buf;
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun chip->ecc.mode = NAND_ECC_HW;
2292*4882a593Smuzhiyun chip->ecc.read_page = brcmnand_read_page;
2293*4882a593Smuzhiyun chip->ecc.write_page = brcmnand_write_page;
2294*4882a593Smuzhiyun chip->ecc.read_page_raw = brcmnand_read_page_raw;
2295*4882a593Smuzhiyun chip->ecc.write_page_raw = brcmnand_write_page_raw;
2296*4882a593Smuzhiyun chip->ecc.write_oob_raw = brcmnand_write_oob_raw;
2297*4882a593Smuzhiyun chip->ecc.read_oob_raw = brcmnand_read_oob_raw;
2298*4882a593Smuzhiyun chip->ecc.read_oob = brcmnand_read_oob;
2299*4882a593Smuzhiyun chip->ecc.write_oob = brcmnand_write_oob;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun chip->controller = &ctrl->controller;
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun /*
2304*4882a593Smuzhiyun * The bootloader might have configured 16bit mode but
2305*4882a593Smuzhiyun * NAND READID command only works in 8bit mode. We force
2306*4882a593Smuzhiyun * 8bit mode here to ensure that NAND READID commands works.
2307*4882a593Smuzhiyun */
2308*4882a593Smuzhiyun cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2309*4882a593Smuzhiyun nand_writereg(ctrl, cfg_offs,
2310*4882a593Smuzhiyun nand_readreg(ctrl, cfg_offs) & ~CFG_BUS_WIDTH);
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun ret = nand_scan_ident(mtd, 1, NULL);
2313*4882a593Smuzhiyun if (ret)
2314*4882a593Smuzhiyun return ret;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun chip->options |= NAND_NO_SUBPAGE_WRITE;
2317*4882a593Smuzhiyun /*
2318*4882a593Smuzhiyun * Avoid (for instance) kmap()'d buffers from JFFS2, which we can't DMA
2319*4882a593Smuzhiyun * to/from, and have nand_base pass us a bounce buffer instead, as
2320*4882a593Smuzhiyun * needed.
2321*4882a593Smuzhiyun */
2322*4882a593Smuzhiyun chip->options |= NAND_USE_BOUNCE_BUFFER;
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun if (chip->bbt_options & NAND_BBT_USE_FLASH)
2325*4882a593Smuzhiyun chip->bbt_options |= NAND_BBT_NO_OOB;
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun if (brcmnand_setup_dev(host))
2328*4882a593Smuzhiyun return -ENXIO;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun chip->ecc.size = host->hwcfg.sector_size_1k ? 1024 : 512;
2331*4882a593Smuzhiyun /* only use our internal HW threshold */
2332*4882a593Smuzhiyun mtd->bitflip_threshold = 1;
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun chip->ecc.layout = brcmstb_choose_ecc_layout(host);
2335*4882a593Smuzhiyun if (!chip->ecc.layout)
2336*4882a593Smuzhiyun return -ENXIO;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun ret = nand_scan_tail(mtd);
2339*4882a593Smuzhiyun if (ret)
2340*4882a593Smuzhiyun return ret;
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun #ifndef __UBOOT__
2343*4882a593Smuzhiyun ret = mtd_device_register(mtd, NULL, 0);
2344*4882a593Smuzhiyun if (ret)
2345*4882a593Smuzhiyun nand_cleanup(chip);
2346*4882a593Smuzhiyun #else
2347*4882a593Smuzhiyun ret = nand_register(0, mtd);
2348*4882a593Smuzhiyun #endif /* __UBOOT__ */
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun return ret;
2351*4882a593Smuzhiyun }
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun #ifndef __UBOOT__
brcmnand_save_restore_cs_config(struct brcmnand_host * host,int restore)2354*4882a593Smuzhiyun static void brcmnand_save_restore_cs_config(struct brcmnand_host *host,
2355*4882a593Smuzhiyun int restore)
2356*4882a593Smuzhiyun {
2357*4882a593Smuzhiyun struct brcmnand_controller *ctrl = host->ctrl;
2358*4882a593Smuzhiyun u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2359*4882a593Smuzhiyun u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2360*4882a593Smuzhiyun BRCMNAND_CS_CFG_EXT);
2361*4882a593Smuzhiyun u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2362*4882a593Smuzhiyun BRCMNAND_CS_ACC_CONTROL);
2363*4882a593Smuzhiyun u16 t1_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING1);
2364*4882a593Smuzhiyun u16 t2_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING2);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun if (restore) {
2367*4882a593Smuzhiyun nand_writereg(ctrl, cfg_offs, host->hwcfg.config);
2368*4882a593Smuzhiyun if (cfg_offs != cfg_ext_offs)
2369*4882a593Smuzhiyun nand_writereg(ctrl, cfg_ext_offs,
2370*4882a593Smuzhiyun host->hwcfg.config_ext);
2371*4882a593Smuzhiyun nand_writereg(ctrl, acc_control_offs, host->hwcfg.acc_control);
2372*4882a593Smuzhiyun nand_writereg(ctrl, t1_offs, host->hwcfg.timing_1);
2373*4882a593Smuzhiyun nand_writereg(ctrl, t2_offs, host->hwcfg.timing_2);
2374*4882a593Smuzhiyun } else {
2375*4882a593Smuzhiyun host->hwcfg.config = nand_readreg(ctrl, cfg_offs);
2376*4882a593Smuzhiyun if (cfg_offs != cfg_ext_offs)
2377*4882a593Smuzhiyun host->hwcfg.config_ext =
2378*4882a593Smuzhiyun nand_readreg(ctrl, cfg_ext_offs);
2379*4882a593Smuzhiyun host->hwcfg.acc_control = nand_readreg(ctrl, acc_control_offs);
2380*4882a593Smuzhiyun host->hwcfg.timing_1 = nand_readreg(ctrl, t1_offs);
2381*4882a593Smuzhiyun host->hwcfg.timing_2 = nand_readreg(ctrl, t2_offs);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun
brcmnand_suspend(struct device * dev)2385*4882a593Smuzhiyun static int brcmnand_suspend(struct device *dev)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2388*4882a593Smuzhiyun struct brcmnand_host *host;
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun list_for_each_entry(host, &ctrl->host_list, node)
2391*4882a593Smuzhiyun brcmnand_save_restore_cs_config(host, 0);
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun ctrl->nand_cs_nand_select = brcmnand_read_reg(ctrl, BRCMNAND_CS_SELECT);
2394*4882a593Smuzhiyun ctrl->nand_cs_nand_xor = brcmnand_read_reg(ctrl, BRCMNAND_CS_XOR);
2395*4882a593Smuzhiyun ctrl->corr_stat_threshold =
2396*4882a593Smuzhiyun brcmnand_read_reg(ctrl, BRCMNAND_CORR_THRESHOLD);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun if (has_flash_dma(ctrl))
2399*4882a593Smuzhiyun ctrl->flash_dma_mode = flash_dma_readl(ctrl, FLASH_DMA_MODE);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun return 0;
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun
brcmnand_resume(struct device * dev)2404*4882a593Smuzhiyun static int brcmnand_resume(struct device *dev)
2405*4882a593Smuzhiyun {
2406*4882a593Smuzhiyun struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2407*4882a593Smuzhiyun struct brcmnand_host *host;
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun if (has_flash_dma(ctrl)) {
2410*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_MODE, ctrl->flash_dma_mode);
2411*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CS_SELECT, ctrl->nand_cs_nand_select);
2415*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CS_XOR, ctrl->nand_cs_nand_xor);
2416*4882a593Smuzhiyun brcmnand_write_reg(ctrl, BRCMNAND_CORR_THRESHOLD,
2417*4882a593Smuzhiyun ctrl->corr_stat_threshold);
2418*4882a593Smuzhiyun if (ctrl->soc) {
2419*4882a593Smuzhiyun /* Clear/re-enable interrupt */
2420*4882a593Smuzhiyun ctrl->soc->ctlrdy_ack(ctrl->soc);
2421*4882a593Smuzhiyun ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun list_for_each_entry(host, &ctrl->host_list, node) {
2425*4882a593Smuzhiyun struct nand_chip *chip = &host->chip;
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun brcmnand_save_restore_cs_config(host, 1);
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun /* Reset the chip, required by some chips after power-up */
2430*4882a593Smuzhiyun nand_reset_op(chip);
2431*4882a593Smuzhiyun }
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun return 0;
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun const struct dev_pm_ops brcmnand_pm_ops = {
2437*4882a593Smuzhiyun .suspend = brcmnand_suspend,
2438*4882a593Smuzhiyun .resume = brcmnand_resume,
2439*4882a593Smuzhiyun };
2440*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(brcmnand_pm_ops);
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun static const struct of_device_id brcmnand_of_match[] = {
2443*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v4.0" },
2444*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v5.0" },
2445*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v6.0" },
2446*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v6.1" },
2447*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v6.2" },
2448*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v7.0" },
2449*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v7.1" },
2450*4882a593Smuzhiyun { .compatible = "brcm,brcmnand-v7.2" },
2451*4882a593Smuzhiyun {},
2452*4882a593Smuzhiyun };
2453*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, brcmnand_of_match);
2454*4882a593Smuzhiyun #endif /* __UBOOT__ */
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun /***********************************************************************
2457*4882a593Smuzhiyun * Platform driver setup (per controller)
2458*4882a593Smuzhiyun ***********************************************************************/
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun #ifndef __UBOOT__
brcmnand_probe(struct platform_device * pdev,struct brcmnand_soc * soc)2461*4882a593Smuzhiyun int brcmnand_probe(struct platform_device *pdev, struct brcmnand_soc *soc)
2462*4882a593Smuzhiyun #else
2463*4882a593Smuzhiyun int brcmnand_probe(struct udevice *dev, struct brcmnand_soc *soc)
2464*4882a593Smuzhiyun #endif /* __UBOOT__ */
2465*4882a593Smuzhiyun {
2466*4882a593Smuzhiyun #ifndef __UBOOT__
2467*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2468*4882a593Smuzhiyun struct device_node *dn = dev->of_node, *child;
2469*4882a593Smuzhiyun #else
2470*4882a593Smuzhiyun ofnode child;
2471*4882a593Smuzhiyun struct udevice *pdev = dev;
2472*4882a593Smuzhiyun #endif /* __UBOOT__ */
2473*4882a593Smuzhiyun struct brcmnand_controller *ctrl;
2474*4882a593Smuzhiyun #ifndef __UBOOT__
2475*4882a593Smuzhiyun struct resource *res;
2476*4882a593Smuzhiyun #else
2477*4882a593Smuzhiyun struct resource res;
2478*4882a593Smuzhiyun #endif /* __UBOOT__ */
2479*4882a593Smuzhiyun int ret;
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun #ifndef __UBOOT__
2482*4882a593Smuzhiyun /* We only support device-tree instantiation */
2483*4882a593Smuzhiyun if (!dn)
2484*4882a593Smuzhiyun return -ENODEV;
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun if (!of_match_node(brcmnand_of_match, dn))
2487*4882a593Smuzhiyun return -ENODEV;
2488*4882a593Smuzhiyun #endif /* __UBOOT__ */
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
2491*4882a593Smuzhiyun if (!ctrl)
2492*4882a593Smuzhiyun return -ENOMEM;
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun #ifndef __UBOOT__
2495*4882a593Smuzhiyun dev_set_drvdata(dev, ctrl);
2496*4882a593Smuzhiyun #else
2497*4882a593Smuzhiyun /*
2498*4882a593Smuzhiyun * in u-boot, the data for the driver is allocated before probing
2499*4882a593Smuzhiyun * so to keep the reference to ctrl, we store it in the variable soc
2500*4882a593Smuzhiyun */
2501*4882a593Smuzhiyun soc->ctrl = ctrl;
2502*4882a593Smuzhiyun #endif /* __UBOOT__ */
2503*4882a593Smuzhiyun ctrl->dev = dev;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun init_completion(&ctrl->done);
2506*4882a593Smuzhiyun init_completion(&ctrl->dma_done);
2507*4882a593Smuzhiyun nand_hw_control_init(&ctrl->controller);
2508*4882a593Smuzhiyun INIT_LIST_HEAD(&ctrl->host_list);
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun /* Is parameter page in big endian ? */
2511*4882a593Smuzhiyun ctrl->parameter_page_big_endian =
2512*4882a593Smuzhiyun dev_read_u32_default(dev, "parameter-page-big-endian", 1);
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun /* NAND register range */
2515*4882a593Smuzhiyun #ifndef __UBOOT__
2516*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2517*4882a593Smuzhiyun ctrl->nand_base = devm_ioremap_resource(dev, res);
2518*4882a593Smuzhiyun #else
2519*4882a593Smuzhiyun dev_read_resource(pdev, 0, &res);
2520*4882a593Smuzhiyun ctrl->nand_base = devm_ioremap(pdev, res.start, resource_size(&res));
2521*4882a593Smuzhiyun #endif
2522*4882a593Smuzhiyun if (IS_ERR(ctrl->nand_base))
2523*4882a593Smuzhiyun return PTR_ERR(ctrl->nand_base);
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun /* Enable clock before using NAND registers */
2526*4882a593Smuzhiyun ctrl->clk = devm_clk_get(dev, "nand");
2527*4882a593Smuzhiyun if (!IS_ERR(ctrl->clk)) {
2528*4882a593Smuzhiyun ret = clk_prepare_enable(ctrl->clk);
2529*4882a593Smuzhiyun if (ret)
2530*4882a593Smuzhiyun return ret;
2531*4882a593Smuzhiyun } else {
2532*4882a593Smuzhiyun ret = PTR_ERR(ctrl->clk);
2533*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
2534*4882a593Smuzhiyun return ret;
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun ctrl->clk = NULL;
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun /* Initialize NAND revision */
2540*4882a593Smuzhiyun ret = brcmnand_revision_init(ctrl);
2541*4882a593Smuzhiyun if (ret)
2542*4882a593Smuzhiyun goto err;
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun /*
2545*4882a593Smuzhiyun * Most chips have this cache at a fixed offset within 'nand' block.
2546*4882a593Smuzhiyun * Some must specify this region separately.
2547*4882a593Smuzhiyun */
2548*4882a593Smuzhiyun #ifndef __UBOOT__
2549*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand-cache");
2550*4882a593Smuzhiyun if (res) {
2551*4882a593Smuzhiyun ctrl->nand_fc = devm_ioremap_resource(dev, res);
2552*4882a593Smuzhiyun if (IS_ERR(ctrl->nand_fc)) {
2553*4882a593Smuzhiyun ret = PTR_ERR(ctrl->nand_fc);
2554*4882a593Smuzhiyun goto err;
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun } else {
2557*4882a593Smuzhiyun ctrl->nand_fc = ctrl->nand_base +
2558*4882a593Smuzhiyun ctrl->reg_offsets[BRCMNAND_FC_BASE];
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun #else
2561*4882a593Smuzhiyun if (!dev_read_resource_byname(pdev, "nand-cache", &res)) {
2562*4882a593Smuzhiyun ctrl->nand_fc = devm_ioremap(dev, res.start,
2563*4882a593Smuzhiyun resource_size(&res));
2564*4882a593Smuzhiyun if (IS_ERR(ctrl->nand_fc)) {
2565*4882a593Smuzhiyun ret = PTR_ERR(ctrl->nand_fc);
2566*4882a593Smuzhiyun goto err;
2567*4882a593Smuzhiyun }
2568*4882a593Smuzhiyun } else {
2569*4882a593Smuzhiyun ctrl->nand_fc = ctrl->nand_base +
2570*4882a593Smuzhiyun ctrl->reg_offsets[BRCMNAND_FC_BASE];
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun #endif
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun #ifndef __UBOOT__
2575*4882a593Smuzhiyun /* FLASH_DMA */
2576*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-dma");
2577*4882a593Smuzhiyun if (res) {
2578*4882a593Smuzhiyun ctrl->flash_dma_base = devm_ioremap_resource(dev, res);
2579*4882a593Smuzhiyun if (IS_ERR(ctrl->flash_dma_base)) {
2580*4882a593Smuzhiyun ret = PTR_ERR(ctrl->flash_dma_base);
2581*4882a593Smuzhiyun goto err;
2582*4882a593Smuzhiyun }
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_MODE, 1); /* linked-list */
2585*4882a593Smuzhiyun flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun /* Allocate descriptor(s) */
2588*4882a593Smuzhiyun ctrl->dma_desc = dmam_alloc_coherent(dev,
2589*4882a593Smuzhiyun sizeof(*ctrl->dma_desc),
2590*4882a593Smuzhiyun &ctrl->dma_pa, GFP_KERNEL);
2591*4882a593Smuzhiyun if (!ctrl->dma_desc) {
2592*4882a593Smuzhiyun ret = -ENOMEM;
2593*4882a593Smuzhiyun goto err;
2594*4882a593Smuzhiyun }
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun ctrl->dma_irq = platform_get_irq(pdev, 1);
2597*4882a593Smuzhiyun if ((int)ctrl->dma_irq < 0) {
2598*4882a593Smuzhiyun dev_err(dev, "missing FLASH_DMA IRQ\n");
2599*4882a593Smuzhiyun ret = -ENODEV;
2600*4882a593Smuzhiyun goto err;
2601*4882a593Smuzhiyun }
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun ret = devm_request_irq(dev, ctrl->dma_irq,
2604*4882a593Smuzhiyun brcmnand_dma_irq, 0, DRV_NAME,
2605*4882a593Smuzhiyun ctrl);
2606*4882a593Smuzhiyun if (ret < 0) {
2607*4882a593Smuzhiyun dev_err(dev, "can't allocate IRQ %d: error %d\n",
2608*4882a593Smuzhiyun ctrl->dma_irq, ret);
2609*4882a593Smuzhiyun goto err;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun dev_info(dev, "enabling FLASH_DMA\n");
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun #endif /* __UBOOT__ */
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun /* Disable automatic device ID config, direct addressing */
2617*4882a593Smuzhiyun brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT,
2618*4882a593Smuzhiyun CS_SELECT_AUTO_DEVICE_ID_CFG | 0xff, 0, 0);
2619*4882a593Smuzhiyun /* Disable XOR addressing */
2620*4882a593Smuzhiyun brcmnand_rmw_reg(ctrl, BRCMNAND_CS_XOR, 0xff, 0, 0);
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun /* Read the write-protect configuration in the device tree */
2623*4882a593Smuzhiyun wp_on = dev_read_u32_default(dev, "write-protect", wp_on);
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun if (ctrl->features & BRCMNAND_HAS_WP) {
2626*4882a593Smuzhiyun /* Permanently disable write protection */
2627*4882a593Smuzhiyun if (wp_on == 2)
2628*4882a593Smuzhiyun brcmnand_set_wp(ctrl, false);
2629*4882a593Smuzhiyun } else {
2630*4882a593Smuzhiyun wp_on = 0;
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun #ifndef __UBOOT__
2634*4882a593Smuzhiyun /* IRQ */
2635*4882a593Smuzhiyun ctrl->irq = platform_get_irq(pdev, 0);
2636*4882a593Smuzhiyun if ((int)ctrl->irq < 0) {
2637*4882a593Smuzhiyun dev_err(dev, "no IRQ defined\n");
2638*4882a593Smuzhiyun ret = -ENODEV;
2639*4882a593Smuzhiyun goto err;
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun /*
2643*4882a593Smuzhiyun * Some SoCs integrate this controller (e.g., its interrupt bits) in
2644*4882a593Smuzhiyun * interesting ways
2645*4882a593Smuzhiyun */
2646*4882a593Smuzhiyun if (soc) {
2647*4882a593Smuzhiyun ctrl->soc = soc;
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun ret = devm_request_irq(dev, ctrl->irq, brcmnand_irq, 0,
2650*4882a593Smuzhiyun DRV_NAME, ctrl);
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun /* Enable interrupt */
2653*4882a593Smuzhiyun ctrl->soc->ctlrdy_ack(ctrl->soc);
2654*4882a593Smuzhiyun ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2655*4882a593Smuzhiyun } else {
2656*4882a593Smuzhiyun /* Use standard interrupt infrastructure */
2657*4882a593Smuzhiyun ret = devm_request_irq(dev, ctrl->irq, brcmnand_ctlrdy_irq, 0,
2658*4882a593Smuzhiyun DRV_NAME, ctrl);
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun if (ret < 0) {
2661*4882a593Smuzhiyun dev_err(dev, "can't allocate IRQ %d: error %d\n",
2662*4882a593Smuzhiyun ctrl->irq, ret);
2663*4882a593Smuzhiyun goto err;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun #endif /* __UBOOT__ */
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun #ifndef __UBOOT__
2668*4882a593Smuzhiyun for_each_available_child_of_node(dn, child) {
2669*4882a593Smuzhiyun if (of_device_is_compatible(child, "brcm,nandcs")) {
2670*4882a593Smuzhiyun struct brcmnand_host *host;
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2673*4882a593Smuzhiyun if (!host) {
2674*4882a593Smuzhiyun of_node_put(child);
2675*4882a593Smuzhiyun ret = -ENOMEM;
2676*4882a593Smuzhiyun goto err;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun host->pdev = pdev;
2679*4882a593Smuzhiyun host->ctrl = ctrl;
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun ret = brcmnand_init_cs(host, child);
2682*4882a593Smuzhiyun if (ret) {
2683*4882a593Smuzhiyun devm_kfree(dev, host);
2684*4882a593Smuzhiyun continue; /* Try all chip-selects */
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun list_add_tail(&host->node, &ctrl->host_list);
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun #else
2691*4882a593Smuzhiyun ofnode_for_each_subnode(child, dev_ofnode(dev)) {
2692*4882a593Smuzhiyun if (ofnode_device_is_compatible(child, "brcm,nandcs")) {
2693*4882a593Smuzhiyun struct brcmnand_host *host;
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2696*4882a593Smuzhiyun if (!host) {
2697*4882a593Smuzhiyun ret = -ENOMEM;
2698*4882a593Smuzhiyun goto err;
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun host->pdev = pdev;
2701*4882a593Smuzhiyun host->ctrl = ctrl;
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun ret = brcmnand_init_cs(host, child);
2704*4882a593Smuzhiyun if (ret) {
2705*4882a593Smuzhiyun devm_kfree(dev, host);
2706*4882a593Smuzhiyun continue; /* Try all chip-selects */
2707*4882a593Smuzhiyun }
2708*4882a593Smuzhiyun
2709*4882a593Smuzhiyun list_add_tail(&host->node, &ctrl->host_list);
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun #endif /* __UBOOT__ */
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun err:
2715*4882a593Smuzhiyun #ifndef __UBOOT__
2716*4882a593Smuzhiyun clk_disable_unprepare(ctrl->clk);
2717*4882a593Smuzhiyun #else
2718*4882a593Smuzhiyun if (ctrl->clk)
2719*4882a593Smuzhiyun clk_disable(ctrl->clk);
2720*4882a593Smuzhiyun #endif /* __UBOOT__ */
2721*4882a593Smuzhiyun return ret;
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(brcmnand_probe);
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun #ifndef __UBOOT__
brcmnand_remove(struct platform_device * pdev)2727*4882a593Smuzhiyun int brcmnand_remove(struct platform_device *pdev)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
2730*4882a593Smuzhiyun struct brcmnand_host *host;
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun list_for_each_entry(host, &ctrl->host_list, node)
2733*4882a593Smuzhiyun nand_release(nand_to_mtd(&host->chip));
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun clk_disable_unprepare(ctrl->clk);
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, NULL);
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun return 0;
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun #else
brcmnand_remove(struct udevice * pdev)2742*4882a593Smuzhiyun int brcmnand_remove(struct udevice *pdev)
2743*4882a593Smuzhiyun {
2744*4882a593Smuzhiyun return 0;
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun #endif /* __UBOOT__ */
2747*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(brcmnand_remove);
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2750*4882a593Smuzhiyun MODULE_AUTHOR("Kevin Cernekee");
2751*4882a593Smuzhiyun MODULE_AUTHOR("Brian Norris");
2752*4882a593Smuzhiyun MODULE_DESCRIPTION("NAND driver for Broadcom chips");
2753*4882a593Smuzhiyun MODULE_ALIAS("platform:brcmnand");
2754