1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun #include <common.h>
4*4882a593Smuzhiyun #include <asm/io.h>
5*4882a593Smuzhiyun #include <memalign.h>
6*4882a593Smuzhiyun #include <nand.h>
7*4882a593Smuzhiyun #include <linux/errno.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/ioport.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "brcmnand.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun struct bcm6858_nand_soc {
15*4882a593Smuzhiyun struct brcmnand_soc soc;
16*4882a593Smuzhiyun void __iomem *base;
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define BCM6858_NAND_INT 0x00
20*4882a593Smuzhiyun #define BCM6858_NAND_STATUS_SHIFT 0
21*4882a593Smuzhiyun #define BCM6858_NAND_STATUS_MASK (0xfff << BCM6858_NAND_STATUS_SHIFT)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define BCM6858_NAND_INT_EN 0x04
24*4882a593Smuzhiyun #define BCM6858_NAND_ENABLE_SHIFT 0
25*4882a593Smuzhiyun #define BCM6858_NAND_ENABLE_MASK (0xffff << BCM6858_NAND_ENABLE_SHIFT)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun enum {
28*4882a593Smuzhiyun BCM6858_NP_READ = BIT(0),
29*4882a593Smuzhiyun BCM6858_BLOCK_ERASE = BIT(1),
30*4882a593Smuzhiyun BCM6858_COPY_BACK = BIT(2),
31*4882a593Smuzhiyun BCM6858_PAGE_PGM = BIT(3),
32*4882a593Smuzhiyun BCM6858_CTRL_READY = BIT(4),
33*4882a593Smuzhiyun BCM6858_DEV_RBPIN = BIT(5),
34*4882a593Smuzhiyun BCM6858_ECC_ERR_UNC = BIT(6),
35*4882a593Smuzhiyun BCM6858_ECC_ERR_CORR = BIT(7),
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
bcm6858_nand_intc_ack(struct brcmnand_soc * soc)38*4882a593Smuzhiyun static bool bcm6858_nand_intc_ack(struct brcmnand_soc *soc)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct bcm6858_nand_soc *priv =
41*4882a593Smuzhiyun container_of(soc, struct bcm6858_nand_soc, soc);
42*4882a593Smuzhiyun void __iomem *mmio = priv->base + BCM6858_NAND_INT;
43*4882a593Smuzhiyun u32 val = brcmnand_readl(mmio);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (val & (BCM6858_CTRL_READY << BCM6858_NAND_STATUS_SHIFT)) {
46*4882a593Smuzhiyun /* Ack interrupt */
47*4882a593Smuzhiyun val &= ~BCM6858_NAND_STATUS_MASK;
48*4882a593Smuzhiyun val |= BCM6858_CTRL_READY << BCM6858_NAND_STATUS_SHIFT;
49*4882a593Smuzhiyun brcmnand_writel(val, mmio);
50*4882a593Smuzhiyun return true;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return false;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
bcm6858_nand_intc_set(struct brcmnand_soc * soc,bool en)56*4882a593Smuzhiyun static void bcm6858_nand_intc_set(struct brcmnand_soc *soc, bool en)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct bcm6858_nand_soc *priv =
59*4882a593Smuzhiyun container_of(soc, struct bcm6858_nand_soc, soc);
60*4882a593Smuzhiyun void __iomem *mmio = priv->base + BCM6858_NAND_INT_EN;
61*4882a593Smuzhiyun u32 val = brcmnand_readl(mmio);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Don't ack any interrupts */
64*4882a593Smuzhiyun val &= ~BCM6858_NAND_STATUS_MASK;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (en)
67*4882a593Smuzhiyun val |= BCM6858_CTRL_READY << BCM6858_NAND_ENABLE_SHIFT;
68*4882a593Smuzhiyun else
69*4882a593Smuzhiyun val &= ~(BCM6858_CTRL_READY << BCM6858_NAND_ENABLE_SHIFT);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun brcmnand_writel(val, mmio);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
bcm6858_nand_probe(struct udevice * dev)74*4882a593Smuzhiyun static int bcm6858_nand_probe(struct udevice *dev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct udevice *pdev = dev;
77*4882a593Smuzhiyun struct bcm6858_nand_soc *priv = dev_get_priv(dev);
78*4882a593Smuzhiyun struct brcmnand_soc *soc;
79*4882a593Smuzhiyun struct resource res;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun soc = &priv->soc;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun dev_read_resource_byname(pdev, "nand-int-base", &res);
84*4882a593Smuzhiyun priv->base = devm_ioremap(dev, res.start, resource_size(&res));
85*4882a593Smuzhiyun if (IS_ERR(priv->base))
86*4882a593Smuzhiyun return PTR_ERR(priv->base);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun soc->ctlrdy_ack = bcm6858_nand_intc_ack;
89*4882a593Smuzhiyun soc->ctlrdy_set_enabled = bcm6858_nand_intc_set;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Disable and ack all interrupts */
92*4882a593Smuzhiyun brcmnand_writel(0, priv->base + BCM6858_NAND_INT_EN);
93*4882a593Smuzhiyun brcmnand_writel(0, priv->base + BCM6858_NAND_INT);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return brcmnand_probe(pdev, soc);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const struct udevice_id bcm6858_nand_dt_ids[] = {
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun .compatible = "brcm,nand-bcm6858",
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun { /* sentinel */ }
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun U_BOOT_DRIVER(bcm6858_nand) = {
106*4882a593Smuzhiyun .name = "bcm6858-nand",
107*4882a593Smuzhiyun .id = UCLASS_MTD,
108*4882a593Smuzhiyun .of_match = bcm6858_nand_dt_ids,
109*4882a593Smuzhiyun .probe = bcm6858_nand_probe,
110*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct bcm6858_nand_soc),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
board_nand_init(void)113*4882a593Smuzhiyun void board_nand_init(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct udevice *dev;
116*4882a593Smuzhiyun int ret;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ret = uclass_get_device_by_driver(UCLASS_MTD,
119*4882a593Smuzhiyun DM_GET_DRIVER(bcm6858_nand), &dev);
120*4882a593Smuzhiyun if (ret && ret != -ENODEV)
121*4882a593Smuzhiyun pr_err("Failed to initialize %s. (error %d)\n", dev->name,
122*4882a593Smuzhiyun ret);
123*4882a593Smuzhiyun }
124