1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007-2008
3*4882a593Smuzhiyun * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Add Programmable Multibit ECC support for various AT91 SoC
9*4882a593Smuzhiyun * (C) Copyright 2012 ATMEL, Hong Xu
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/arch/gpio.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <malloc.h>
19*4882a593Smuzhiyun #include <nand.h>
20*4882a593Smuzhiyun #include <watchdog.h>
21*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_NAND_HWECC
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Register access macros */
26*4882a593Smuzhiyun #define ecc_readl(add, reg) \
27*4882a593Smuzhiyun readl(add + ATMEL_ECC_##reg)
28*4882a593Smuzhiyun #define ecc_writel(add, reg, value) \
29*4882a593Smuzhiyun writel((value), add + ATMEL_ECC_##reg)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "atmel_nand_ecc.h" /* Hardware ECC registers */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_NAND_HW_PMECC
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
36*4882a593Smuzhiyun #undef CONFIG_SYS_NAND_ONFI_DETECTION
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct atmel_nand_host {
40*4882a593Smuzhiyun struct pmecc_regs __iomem *pmecc;
41*4882a593Smuzhiyun struct pmecc_errloc_regs __iomem *pmerrloc;
42*4882a593Smuzhiyun void __iomem *pmecc_rom_base;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun u8 pmecc_corr_cap;
45*4882a593Smuzhiyun u16 pmecc_sector_size;
46*4882a593Smuzhiyun u32 pmecc_index_table_offset;
47*4882a593Smuzhiyun u32 pmecc_version;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun int pmecc_bytes_per_sector;
50*4882a593Smuzhiyun int pmecc_sector_number;
51*4882a593Smuzhiyun int pmecc_degree; /* Degree of remainders */
52*4882a593Smuzhiyun int pmecc_cw_len; /* Length of codeword */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* lookup table for alpha_to and index_of */
55*4882a593Smuzhiyun void __iomem *pmecc_alpha_to;
56*4882a593Smuzhiyun void __iomem *pmecc_index_of;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* data for pmecc computation */
59*4882a593Smuzhiyun int16_t *pmecc_smu;
60*4882a593Smuzhiyun int16_t *pmecc_partial_syn;
61*4882a593Smuzhiyun int16_t *pmecc_si;
62*4882a593Smuzhiyun int16_t *pmecc_lmu; /* polynomal order */
63*4882a593Smuzhiyun int *pmecc_mu;
64*4882a593Smuzhiyun int *pmecc_dmu;
65*4882a593Smuzhiyun int *pmecc_delta;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct atmel_nand_host pmecc_host;
69*4882a593Smuzhiyun static struct nand_ecclayout atmel_pmecc_oobinfo;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun * Return number of ecc bytes per sector according to sector size and
73*4882a593Smuzhiyun * correction capability
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun * Following table shows what at91 PMECC supported:
76*4882a593Smuzhiyun * Correction Capability Sector_512_bytes Sector_1024_bytes
77*4882a593Smuzhiyun * ===================== ================ =================
78*4882a593Smuzhiyun * 2-bits 4-bytes 4-bytes
79*4882a593Smuzhiyun * 4-bits 7-bytes 7-bytes
80*4882a593Smuzhiyun * 8-bits 13-bytes 14-bytes
81*4882a593Smuzhiyun * 12-bits 20-bytes 21-bytes
82*4882a593Smuzhiyun * 24-bits 39-bytes 42-bytes
83*4882a593Smuzhiyun * 32-bits 52-bytes 56-bytes
84*4882a593Smuzhiyun */
pmecc_get_ecc_bytes(int cap,int sector_size)85*4882a593Smuzhiyun static int pmecc_get_ecc_bytes(int cap, int sector_size)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun int m = 12 + sector_size / 512;
88*4882a593Smuzhiyun return (m * cap + 7) / 8;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
pmecc_config_ecc_layout(struct nand_ecclayout * layout,int oobsize,int ecc_len)91*4882a593Smuzhiyun static void pmecc_config_ecc_layout(struct nand_ecclayout *layout,
92*4882a593Smuzhiyun int oobsize, int ecc_len)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun int i;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun layout->eccbytes = ecc_len;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* ECC will occupy the last ecc_len bytes continuously */
99*4882a593Smuzhiyun for (i = 0; i < ecc_len; i++)
100*4882a593Smuzhiyun layout->eccpos[i] = oobsize - ecc_len + i;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun layout->oobfree[0].offset = 2;
103*4882a593Smuzhiyun layout->oobfree[0].length =
104*4882a593Smuzhiyun oobsize - ecc_len - layout->oobfree[0].offset;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
pmecc_get_alpha_to(struct atmel_nand_host * host)107*4882a593Smuzhiyun static void __iomem *pmecc_get_alpha_to(struct atmel_nand_host *host)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun int table_size;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun table_size = host->pmecc_sector_size == 512 ?
112*4882a593Smuzhiyun PMECC_INDEX_TABLE_SIZE_512 : PMECC_INDEX_TABLE_SIZE_1024;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* the ALPHA lookup table is right behind the INDEX lookup table. */
115*4882a593Smuzhiyun return host->pmecc_rom_base + host->pmecc_index_table_offset +
116*4882a593Smuzhiyun table_size * sizeof(int16_t);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
pmecc_data_free(struct atmel_nand_host * host)119*4882a593Smuzhiyun static void pmecc_data_free(struct atmel_nand_host *host)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun free(host->pmecc_partial_syn);
122*4882a593Smuzhiyun free(host->pmecc_si);
123*4882a593Smuzhiyun free(host->pmecc_lmu);
124*4882a593Smuzhiyun free(host->pmecc_smu);
125*4882a593Smuzhiyun free(host->pmecc_mu);
126*4882a593Smuzhiyun free(host->pmecc_dmu);
127*4882a593Smuzhiyun free(host->pmecc_delta);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
pmecc_data_alloc(struct atmel_nand_host * host)130*4882a593Smuzhiyun static int pmecc_data_alloc(struct atmel_nand_host *host)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun const int cap = host->pmecc_corr_cap;
133*4882a593Smuzhiyun int size;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun size = (2 * cap + 1) * sizeof(int16_t);
136*4882a593Smuzhiyun host->pmecc_partial_syn = malloc(size);
137*4882a593Smuzhiyun host->pmecc_si = malloc(size);
138*4882a593Smuzhiyun host->pmecc_lmu = malloc((cap + 1) * sizeof(int16_t));
139*4882a593Smuzhiyun host->pmecc_smu = malloc((cap + 2) * size);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun size = (cap + 1) * sizeof(int);
142*4882a593Smuzhiyun host->pmecc_mu = malloc(size);
143*4882a593Smuzhiyun host->pmecc_dmu = malloc(size);
144*4882a593Smuzhiyun host->pmecc_delta = malloc(size);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (host->pmecc_partial_syn &&
147*4882a593Smuzhiyun host->pmecc_si &&
148*4882a593Smuzhiyun host->pmecc_lmu &&
149*4882a593Smuzhiyun host->pmecc_smu &&
150*4882a593Smuzhiyun host->pmecc_mu &&
151*4882a593Smuzhiyun host->pmecc_dmu &&
152*4882a593Smuzhiyun host->pmecc_delta)
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* error happened */
156*4882a593Smuzhiyun pmecc_data_free(host);
157*4882a593Smuzhiyun return -ENOMEM;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
pmecc_gen_syndrome(struct mtd_info * mtd,int sector)161*4882a593Smuzhiyun static void pmecc_gen_syndrome(struct mtd_info *mtd, int sector)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
164*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(nand_chip);
165*4882a593Smuzhiyun int i;
166*4882a593Smuzhiyun uint32_t value;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Fill odd syndromes */
169*4882a593Smuzhiyun for (i = 0; i < host->pmecc_corr_cap; i++) {
170*4882a593Smuzhiyun value = pmecc_readl(host->pmecc, rem_port[sector].rem[i / 2]);
171*4882a593Smuzhiyun if (i & 1)
172*4882a593Smuzhiyun value >>= 16;
173*4882a593Smuzhiyun value &= 0xffff;
174*4882a593Smuzhiyun host->pmecc_partial_syn[(2 * i) + 1] = (int16_t)value;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
pmecc_substitute(struct mtd_info * mtd)178*4882a593Smuzhiyun static void pmecc_substitute(struct mtd_info *mtd)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
181*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(nand_chip);
182*4882a593Smuzhiyun int16_t __iomem *alpha_to = host->pmecc_alpha_to;
183*4882a593Smuzhiyun int16_t __iomem *index_of = host->pmecc_index_of;
184*4882a593Smuzhiyun int16_t *partial_syn = host->pmecc_partial_syn;
185*4882a593Smuzhiyun const int cap = host->pmecc_corr_cap;
186*4882a593Smuzhiyun int16_t *si;
187*4882a593Smuzhiyun int i, j;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* si[] is a table that holds the current syndrome value,
190*4882a593Smuzhiyun * an element of that table belongs to the field
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun si = host->pmecc_si;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun memset(&si[1], 0, sizeof(int16_t) * (2 * cap - 1));
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Computation 2t syndromes based on S(x) */
197*4882a593Smuzhiyun /* Odd syndromes */
198*4882a593Smuzhiyun for (i = 1; i < 2 * cap; i += 2) {
199*4882a593Smuzhiyun for (j = 0; j < host->pmecc_degree; j++) {
200*4882a593Smuzhiyun if (partial_syn[i] & (0x1 << j))
201*4882a593Smuzhiyun si[i] = readw(alpha_to + i * j) ^ si[i];
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun /* Even syndrome = (Odd syndrome) ** 2 */
205*4882a593Smuzhiyun for (i = 2, j = 1; j <= cap; i = ++j << 1) {
206*4882a593Smuzhiyun if (si[j] == 0) {
207*4882a593Smuzhiyun si[i] = 0;
208*4882a593Smuzhiyun } else {
209*4882a593Smuzhiyun int16_t tmp;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun tmp = readw(index_of + si[j]);
212*4882a593Smuzhiyun tmp = (tmp * 2) % host->pmecc_cw_len;
213*4882a593Smuzhiyun si[i] = readw(alpha_to + tmp);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * This function defines a Berlekamp iterative procedure for
220*4882a593Smuzhiyun * finding the value of the error location polynomial.
221*4882a593Smuzhiyun * The input is si[], initialize by pmecc_substitute().
222*4882a593Smuzhiyun * The output is smu[][].
223*4882a593Smuzhiyun *
224*4882a593Smuzhiyun * This function is written according to chip datasheet Chapter:
225*4882a593Smuzhiyun * Find the Error Location Polynomial Sigma(x) of Section:
226*4882a593Smuzhiyun * Programmable Multibit ECC Control (PMECC).
227*4882a593Smuzhiyun */
pmecc_get_sigma(struct mtd_info * mtd)228*4882a593Smuzhiyun static void pmecc_get_sigma(struct mtd_info *mtd)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
231*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(nand_chip);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun int16_t *lmu = host->pmecc_lmu;
234*4882a593Smuzhiyun int16_t *si = host->pmecc_si;
235*4882a593Smuzhiyun int *mu = host->pmecc_mu;
236*4882a593Smuzhiyun int *dmu = host->pmecc_dmu; /* Discrepancy */
237*4882a593Smuzhiyun int *delta = host->pmecc_delta; /* Delta order */
238*4882a593Smuzhiyun int cw_len = host->pmecc_cw_len;
239*4882a593Smuzhiyun const int16_t cap = host->pmecc_corr_cap;
240*4882a593Smuzhiyun const int num = 2 * cap + 1;
241*4882a593Smuzhiyun int16_t __iomem *index_of = host->pmecc_index_of;
242*4882a593Smuzhiyun int16_t __iomem *alpha_to = host->pmecc_alpha_to;
243*4882a593Smuzhiyun int i, j, k;
244*4882a593Smuzhiyun uint32_t dmu_0_count, tmp;
245*4882a593Smuzhiyun int16_t *smu = host->pmecc_smu;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* index of largest delta */
248*4882a593Smuzhiyun int ro;
249*4882a593Smuzhiyun int largest;
250*4882a593Smuzhiyun int diff;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Init the Sigma(x) */
253*4882a593Smuzhiyun memset(smu, 0, sizeof(int16_t) * num * (cap + 2));
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun dmu_0_count = 0;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* First Row */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Mu */
260*4882a593Smuzhiyun mu[0] = -1;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun smu[0] = 1;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* discrepancy set to 1 */
265*4882a593Smuzhiyun dmu[0] = 1;
266*4882a593Smuzhiyun /* polynom order set to 0 */
267*4882a593Smuzhiyun lmu[0] = 0;
268*4882a593Smuzhiyun /* delta[0] = (mu[0] * 2 - lmu[0]) >> 1; */
269*4882a593Smuzhiyun delta[0] = -1;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Second Row */
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Mu */
274*4882a593Smuzhiyun mu[1] = 0;
275*4882a593Smuzhiyun /* Sigma(x) set to 1 */
276*4882a593Smuzhiyun smu[num] = 1;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* discrepancy set to S1 */
279*4882a593Smuzhiyun dmu[1] = si[1];
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* polynom order set to 0 */
282*4882a593Smuzhiyun lmu[1] = 0;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* delta[1] = (mu[1] * 2 - lmu[1]) >> 1; */
285*4882a593Smuzhiyun delta[1] = 0;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun for (i = 1; i <= cap; i++) {
288*4882a593Smuzhiyun mu[i + 1] = i << 1;
289*4882a593Smuzhiyun /* Begin Computing Sigma (Mu+1) and L(mu) */
290*4882a593Smuzhiyun /* check if discrepancy is set to 0 */
291*4882a593Smuzhiyun if (dmu[i] == 0) {
292*4882a593Smuzhiyun dmu_0_count++;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun tmp = ((cap - (lmu[i] >> 1) - 1) / 2);
295*4882a593Smuzhiyun if ((cap - (lmu[i] >> 1) - 1) & 0x1)
296*4882a593Smuzhiyun tmp += 2;
297*4882a593Smuzhiyun else
298*4882a593Smuzhiyun tmp += 1;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (dmu_0_count == tmp) {
301*4882a593Smuzhiyun for (j = 0; j <= (lmu[i] >> 1) + 1; j++)
302*4882a593Smuzhiyun smu[(cap + 1) * num + j] =
303*4882a593Smuzhiyun smu[i * num + j];
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun lmu[cap + 1] = lmu[i];
306*4882a593Smuzhiyun return;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* copy polynom */
310*4882a593Smuzhiyun for (j = 0; j <= lmu[i] >> 1; j++)
311*4882a593Smuzhiyun smu[(i + 1) * num + j] = smu[i * num + j];
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* copy previous polynom order to the next */
314*4882a593Smuzhiyun lmu[i + 1] = lmu[i];
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun ro = 0;
317*4882a593Smuzhiyun largest = -1;
318*4882a593Smuzhiyun /* find largest delta with dmu != 0 */
319*4882a593Smuzhiyun for (j = 0; j < i; j++) {
320*4882a593Smuzhiyun if ((dmu[j]) && (delta[j] > largest)) {
321*4882a593Smuzhiyun largest = delta[j];
322*4882a593Smuzhiyun ro = j;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* compute difference */
327*4882a593Smuzhiyun diff = (mu[i] - mu[ro]);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Compute degree of the new smu polynomial */
330*4882a593Smuzhiyun if ((lmu[i] >> 1) > ((lmu[ro] >> 1) + diff))
331*4882a593Smuzhiyun lmu[i + 1] = lmu[i];
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun lmu[i + 1] = ((lmu[ro] >> 1) + diff) * 2;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Init smu[i+1] with 0 */
336*4882a593Smuzhiyun for (k = 0; k < num; k++)
337*4882a593Smuzhiyun smu[(i + 1) * num + k] = 0;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Compute smu[i+1] */
340*4882a593Smuzhiyun for (k = 0; k <= lmu[ro] >> 1; k++) {
341*4882a593Smuzhiyun int16_t a, b, c;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (!(smu[ro * num + k] && dmu[i]))
344*4882a593Smuzhiyun continue;
345*4882a593Smuzhiyun a = readw(index_of + dmu[i]);
346*4882a593Smuzhiyun b = readw(index_of + dmu[ro]);
347*4882a593Smuzhiyun c = readw(index_of + smu[ro * num + k]);
348*4882a593Smuzhiyun tmp = a + (cw_len - b) + c;
349*4882a593Smuzhiyun a = readw(alpha_to + tmp % cw_len);
350*4882a593Smuzhiyun smu[(i + 1) * num + (k + diff)] = a;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun for (k = 0; k <= lmu[i] >> 1; k++)
354*4882a593Smuzhiyun smu[(i + 1) * num + k] ^= smu[i * num + k];
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* End Computing Sigma (Mu+1) and L(mu) */
358*4882a593Smuzhiyun /* In either case compute delta */
359*4882a593Smuzhiyun delta[i + 1] = (mu[i + 1] * 2 - lmu[i + 1]) >> 1;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Do not compute discrepancy for the last iteration */
362*4882a593Smuzhiyun if (i >= cap)
363*4882a593Smuzhiyun continue;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun for (k = 0; k <= (lmu[i + 1] >> 1); k++) {
366*4882a593Smuzhiyun tmp = 2 * (i - 1);
367*4882a593Smuzhiyun if (k == 0) {
368*4882a593Smuzhiyun dmu[i + 1] = si[tmp + 3];
369*4882a593Smuzhiyun } else if (smu[(i + 1) * num + k] && si[tmp + 3 - k]) {
370*4882a593Smuzhiyun int16_t a, b, c;
371*4882a593Smuzhiyun a = readw(index_of +
372*4882a593Smuzhiyun smu[(i + 1) * num + k]);
373*4882a593Smuzhiyun b = si[2 * (i - 1) + 3 - k];
374*4882a593Smuzhiyun c = readw(index_of + b);
375*4882a593Smuzhiyun tmp = a + c;
376*4882a593Smuzhiyun tmp %= cw_len;
377*4882a593Smuzhiyun dmu[i + 1] = readw(alpha_to + tmp) ^
378*4882a593Smuzhiyun dmu[i + 1];
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
pmecc_err_location(struct mtd_info * mtd)384*4882a593Smuzhiyun static int pmecc_err_location(struct mtd_info *mtd)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
387*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(nand_chip);
388*4882a593Smuzhiyun const int cap = host->pmecc_corr_cap;
389*4882a593Smuzhiyun const int num = 2 * cap + 1;
390*4882a593Smuzhiyun int sector_size = host->pmecc_sector_size;
391*4882a593Smuzhiyun int err_nbr = 0; /* number of error */
392*4882a593Smuzhiyun int roots_nbr; /* number of roots */
393*4882a593Smuzhiyun int i;
394*4882a593Smuzhiyun uint32_t val;
395*4882a593Smuzhiyun int16_t *smu = host->pmecc_smu;
396*4882a593Smuzhiyun int timeout = PMECC_MAX_TIMEOUT_US;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun pmecc_writel(host->pmerrloc, eldis, PMERRLOC_DISABLE);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun for (i = 0; i <= host->pmecc_lmu[cap + 1] >> 1; i++) {
401*4882a593Smuzhiyun pmecc_writel(host->pmerrloc, sigma[i],
402*4882a593Smuzhiyun smu[(cap + 1) * num + i]);
403*4882a593Smuzhiyun err_nbr++;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun val = PMERRLOC_ELCFG_NUM_ERRORS(err_nbr - 1);
407*4882a593Smuzhiyun if (sector_size == 1024)
408*4882a593Smuzhiyun val |= PMERRLOC_ELCFG_SECTOR_1024;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun pmecc_writel(host->pmerrloc, elcfg, val);
411*4882a593Smuzhiyun pmecc_writel(host->pmerrloc, elen,
412*4882a593Smuzhiyun sector_size * 8 + host->pmecc_degree * cap);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun while (--timeout) {
415*4882a593Smuzhiyun if (pmecc_readl(host->pmerrloc, elisr) & PMERRLOC_CALC_DONE)
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun WATCHDOG_RESET();
418*4882a593Smuzhiyun udelay(1);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!timeout) {
422*4882a593Smuzhiyun dev_err(host->dev, "atmel_nand : Timeout to calculate PMECC error location\n");
423*4882a593Smuzhiyun return -1;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun roots_nbr = (pmecc_readl(host->pmerrloc, elisr) & PMERRLOC_ERR_NUM_MASK)
427*4882a593Smuzhiyun >> 8;
428*4882a593Smuzhiyun /* Number of roots == degree of smu hence <= cap */
429*4882a593Smuzhiyun if (roots_nbr == host->pmecc_lmu[cap + 1] >> 1)
430*4882a593Smuzhiyun return err_nbr - 1;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Number of roots does not match the degree of smu
433*4882a593Smuzhiyun * unable to correct error */
434*4882a593Smuzhiyun return -1;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
pmecc_correct_data(struct mtd_info * mtd,uint8_t * buf,uint8_t * ecc,int sector_num,int extra_bytes,int err_nbr)437*4882a593Smuzhiyun static void pmecc_correct_data(struct mtd_info *mtd, uint8_t *buf, uint8_t *ecc,
438*4882a593Smuzhiyun int sector_num, int extra_bytes, int err_nbr)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
441*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(nand_chip);
442*4882a593Smuzhiyun int i = 0;
443*4882a593Smuzhiyun int byte_pos, bit_pos, sector_size, pos;
444*4882a593Smuzhiyun uint32_t tmp;
445*4882a593Smuzhiyun uint8_t err_byte;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun sector_size = host->pmecc_sector_size;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun while (err_nbr) {
450*4882a593Smuzhiyun tmp = pmecc_readl(host->pmerrloc, el[i]) - 1;
451*4882a593Smuzhiyun byte_pos = tmp / 8;
452*4882a593Smuzhiyun bit_pos = tmp % 8;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (byte_pos >= (sector_size + extra_bytes))
455*4882a593Smuzhiyun BUG(); /* should never happen */
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (byte_pos < sector_size) {
458*4882a593Smuzhiyun err_byte = *(buf + byte_pos);
459*4882a593Smuzhiyun *(buf + byte_pos) ^= (1 << bit_pos);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun pos = sector_num * host->pmecc_sector_size + byte_pos;
462*4882a593Smuzhiyun dev_dbg(host->dev, "Bit flip in data area, byte_pos: %d, bit_pos: %d, 0x%02x -> 0x%02x\n",
463*4882a593Smuzhiyun pos, bit_pos, err_byte, *(buf + byte_pos));
464*4882a593Smuzhiyun } else {
465*4882a593Smuzhiyun /* Bit flip in OOB area */
466*4882a593Smuzhiyun tmp = sector_num * host->pmecc_bytes_per_sector
467*4882a593Smuzhiyun + (byte_pos - sector_size);
468*4882a593Smuzhiyun err_byte = ecc[tmp];
469*4882a593Smuzhiyun ecc[tmp] ^= (1 << bit_pos);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun pos = tmp + nand_chip->ecc.layout->eccpos[0];
472*4882a593Smuzhiyun dev_dbg(host->dev, "Bit flip in OOB, oob_byte_pos: %d, bit_pos: %d, 0x%02x -> 0x%02x\n",
473*4882a593Smuzhiyun pos, bit_pos, err_byte, ecc[tmp]);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun i++;
477*4882a593Smuzhiyun err_nbr--;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
pmecc_correction(struct mtd_info * mtd,u32 pmecc_stat,uint8_t * buf,u8 * ecc)483*4882a593Smuzhiyun static int pmecc_correction(struct mtd_info *mtd, u32 pmecc_stat, uint8_t *buf,
484*4882a593Smuzhiyun u8 *ecc)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
487*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(nand_chip);
488*4882a593Smuzhiyun int i, err_nbr, eccbytes;
489*4882a593Smuzhiyun uint8_t *buf_pos;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* SAMA5D4 PMECC IP can correct errors for all 0xff page */
492*4882a593Smuzhiyun if (host->pmecc_version >= PMECC_VERSION_SAMA5D4)
493*4882a593Smuzhiyun goto normal_check;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun eccbytes = nand_chip->ecc.bytes;
496*4882a593Smuzhiyun for (i = 0; i < eccbytes; i++)
497*4882a593Smuzhiyun if (ecc[i] != 0xff)
498*4882a593Smuzhiyun goto normal_check;
499*4882a593Smuzhiyun /* Erased page, return OK */
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun normal_check:
503*4882a593Smuzhiyun for (i = 0; i < host->pmecc_sector_number; i++) {
504*4882a593Smuzhiyun err_nbr = 0;
505*4882a593Smuzhiyun if (pmecc_stat & 0x1) {
506*4882a593Smuzhiyun buf_pos = buf + i * host->pmecc_sector_size;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun pmecc_gen_syndrome(mtd, i);
509*4882a593Smuzhiyun pmecc_substitute(mtd);
510*4882a593Smuzhiyun pmecc_get_sigma(mtd);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun err_nbr = pmecc_err_location(mtd);
513*4882a593Smuzhiyun if (err_nbr == -1) {
514*4882a593Smuzhiyun dev_err(host->dev, "PMECC: Too many errors\n");
515*4882a593Smuzhiyun mtd->ecc_stats.failed++;
516*4882a593Smuzhiyun return -EBADMSG;
517*4882a593Smuzhiyun } else {
518*4882a593Smuzhiyun pmecc_correct_data(mtd, buf_pos, ecc, i,
519*4882a593Smuzhiyun host->pmecc_bytes_per_sector, err_nbr);
520*4882a593Smuzhiyun mtd->ecc_stats.corrected += err_nbr;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun pmecc_stat >>= 1;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
atmel_nand_pmecc_read_page(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)529*4882a593Smuzhiyun static int atmel_nand_pmecc_read_page(struct mtd_info *mtd,
530*4882a593Smuzhiyun struct nand_chip *chip, uint8_t *buf, int oob_required, int page)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(chip);
533*4882a593Smuzhiyun int eccsize = chip->ecc.size;
534*4882a593Smuzhiyun uint8_t *oob = chip->oob_poi;
535*4882a593Smuzhiyun uint32_t *eccpos = chip->ecc.layout->eccpos;
536*4882a593Smuzhiyun uint32_t stat;
537*4882a593Smuzhiyun int timeout = PMECC_MAX_TIMEOUT_US;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_RST);
540*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_DISABLE);
541*4882a593Smuzhiyun pmecc_writel(host->pmecc, cfg, ((pmecc_readl(host->pmecc, cfg))
542*4882a593Smuzhiyun & ~PMECC_CFG_WRITE_OP) | PMECC_CFG_AUTO_ENABLE);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_ENABLE);
545*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_DATA);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun chip->read_buf(mtd, buf, eccsize);
548*4882a593Smuzhiyun chip->read_buf(mtd, oob, mtd->oobsize);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun while (--timeout) {
551*4882a593Smuzhiyun if (!(pmecc_readl(host->pmecc, sr) & PMECC_SR_BUSY))
552*4882a593Smuzhiyun break;
553*4882a593Smuzhiyun WATCHDOG_RESET();
554*4882a593Smuzhiyun udelay(1);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (!timeout) {
558*4882a593Smuzhiyun dev_err(host->dev, "atmel_nand : Timeout to read PMECC page\n");
559*4882a593Smuzhiyun return -1;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun stat = pmecc_readl(host->pmecc, isr);
563*4882a593Smuzhiyun if (stat != 0)
564*4882a593Smuzhiyun if (pmecc_correction(mtd, stat, buf, &oob[eccpos[0]]) != 0)
565*4882a593Smuzhiyun return -EBADMSG;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
atmel_nand_pmecc_write_page(struct mtd_info * mtd,struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)570*4882a593Smuzhiyun static int atmel_nand_pmecc_write_page(struct mtd_info *mtd,
571*4882a593Smuzhiyun struct nand_chip *chip, const uint8_t *buf,
572*4882a593Smuzhiyun int oob_required, int page)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(chip);
575*4882a593Smuzhiyun uint32_t *eccpos = chip->ecc.layout->eccpos;
576*4882a593Smuzhiyun int i, j;
577*4882a593Smuzhiyun int timeout = PMECC_MAX_TIMEOUT_US;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_RST);
580*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_DISABLE);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun pmecc_writel(host->pmecc, cfg, (pmecc_readl(host->pmecc, cfg) |
583*4882a593Smuzhiyun PMECC_CFG_WRITE_OP) & ~PMECC_CFG_AUTO_ENABLE);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_ENABLE);
586*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_DATA);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun chip->write_buf(mtd, (u8 *)buf, mtd->writesize);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun while (--timeout) {
591*4882a593Smuzhiyun if (!(pmecc_readl(host->pmecc, sr) & PMECC_SR_BUSY))
592*4882a593Smuzhiyun break;
593*4882a593Smuzhiyun WATCHDOG_RESET();
594*4882a593Smuzhiyun udelay(1);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (!timeout) {
598*4882a593Smuzhiyun dev_err(host->dev, "atmel_nand : Timeout to read PMECC status, fail to write PMECC in oob\n");
599*4882a593Smuzhiyun goto out;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun for (i = 0; i < host->pmecc_sector_number; i++) {
603*4882a593Smuzhiyun for (j = 0; j < host->pmecc_bytes_per_sector; j++) {
604*4882a593Smuzhiyun int pos;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun pos = i * host->pmecc_bytes_per_sector + j;
607*4882a593Smuzhiyun chip->oob_poi[eccpos[pos]] =
608*4882a593Smuzhiyun pmecc_readb(host->pmecc, ecc_port[i].ecc[j]);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
612*4882a593Smuzhiyun out:
613*4882a593Smuzhiyun return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
atmel_pmecc_core_init(struct mtd_info * mtd)616*4882a593Smuzhiyun static void atmel_pmecc_core_init(struct mtd_info *mtd)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
619*4882a593Smuzhiyun struct atmel_nand_host *host = nand_get_controller_data(nand_chip);
620*4882a593Smuzhiyun uint32_t val = 0;
621*4882a593Smuzhiyun struct nand_ecclayout *ecc_layout;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_RST);
624*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_DISABLE);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun switch (host->pmecc_corr_cap) {
627*4882a593Smuzhiyun case 2:
628*4882a593Smuzhiyun val = PMECC_CFG_BCH_ERR2;
629*4882a593Smuzhiyun break;
630*4882a593Smuzhiyun case 4:
631*4882a593Smuzhiyun val = PMECC_CFG_BCH_ERR4;
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case 8:
634*4882a593Smuzhiyun val = PMECC_CFG_BCH_ERR8;
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun case 12:
637*4882a593Smuzhiyun val = PMECC_CFG_BCH_ERR12;
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun case 24:
640*4882a593Smuzhiyun val = PMECC_CFG_BCH_ERR24;
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun case 32:
643*4882a593Smuzhiyun val = PMECC_CFG_BCH_ERR32;
644*4882a593Smuzhiyun break;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (host->pmecc_sector_size == 512)
648*4882a593Smuzhiyun val |= PMECC_CFG_SECTOR512;
649*4882a593Smuzhiyun else if (host->pmecc_sector_size == 1024)
650*4882a593Smuzhiyun val |= PMECC_CFG_SECTOR1024;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun switch (host->pmecc_sector_number) {
653*4882a593Smuzhiyun case 1:
654*4882a593Smuzhiyun val |= PMECC_CFG_PAGE_1SECTOR;
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun case 2:
657*4882a593Smuzhiyun val |= PMECC_CFG_PAGE_2SECTORS;
658*4882a593Smuzhiyun break;
659*4882a593Smuzhiyun case 4:
660*4882a593Smuzhiyun val |= PMECC_CFG_PAGE_4SECTORS;
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun case 8:
663*4882a593Smuzhiyun val |= PMECC_CFG_PAGE_8SECTORS;
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun val |= (PMECC_CFG_READ_OP | PMECC_CFG_SPARE_DISABLE
668*4882a593Smuzhiyun | PMECC_CFG_AUTO_DISABLE);
669*4882a593Smuzhiyun pmecc_writel(host->pmecc, cfg, val);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun ecc_layout = nand_chip->ecc.layout;
672*4882a593Smuzhiyun pmecc_writel(host->pmecc, sarea, mtd->oobsize - 1);
673*4882a593Smuzhiyun pmecc_writel(host->pmecc, saddr, ecc_layout->eccpos[0]);
674*4882a593Smuzhiyun pmecc_writel(host->pmecc, eaddr,
675*4882a593Smuzhiyun ecc_layout->eccpos[ecc_layout->eccbytes - 1]);
676*4882a593Smuzhiyun /* See datasheet about PMECC Clock Control Register */
677*4882a593Smuzhiyun pmecc_writel(host->pmecc, clk, PMECC_CLK_133MHZ);
678*4882a593Smuzhiyun pmecc_writel(host->pmecc, idr, 0xff);
679*4882a593Smuzhiyun pmecc_writel(host->pmecc, ctrl, PMECC_CTRL_ENABLE);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
683*4882a593Smuzhiyun /*
684*4882a593Smuzhiyun * pmecc_choose_ecc - Get ecc requirement from ONFI parameters. If
685*4882a593Smuzhiyun * pmecc_corr_cap or pmecc_sector_size is 0, then set it as
686*4882a593Smuzhiyun * ONFI ECC parameters.
687*4882a593Smuzhiyun * @host: point to an atmel_nand_host structure.
688*4882a593Smuzhiyun * if host->pmecc_corr_cap is 0 then set it as the ONFI ecc_bits.
689*4882a593Smuzhiyun * if host->pmecc_sector_size is 0 then set it as the ONFI sector_size.
690*4882a593Smuzhiyun * @chip: point to an nand_chip structure.
691*4882a593Smuzhiyun * @cap: store the ONFI ECC correct bits capbility
692*4882a593Smuzhiyun * @sector_size: in how many bytes that ONFI require to correct @ecc_bits
693*4882a593Smuzhiyun *
694*4882a593Smuzhiyun * Return 0 if success. otherwise return the error code.
695*4882a593Smuzhiyun */
pmecc_choose_ecc(struct atmel_nand_host * host,struct nand_chip * chip,int * cap,int * sector_size)696*4882a593Smuzhiyun static int pmecc_choose_ecc(struct atmel_nand_host *host,
697*4882a593Smuzhiyun struct nand_chip *chip,
698*4882a593Smuzhiyun int *cap, int *sector_size)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun /* Get ECC requirement from ONFI parameters */
701*4882a593Smuzhiyun *cap = *sector_size = 0;
702*4882a593Smuzhiyun if (chip->onfi_version) {
703*4882a593Smuzhiyun *cap = chip->ecc_strength_ds;
704*4882a593Smuzhiyun *sector_size = chip->ecc_step_ds;
705*4882a593Smuzhiyun pr_debug("ONFI params, minimum required ECC: %d bits in %d bytes\n",
706*4882a593Smuzhiyun *cap, *sector_size);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (*cap == 0 && *sector_size == 0) {
710*4882a593Smuzhiyun /* Non-ONFI compliant */
711*4882a593Smuzhiyun dev_info(host->dev, "NAND chip is not ONFI compliant, assume ecc_bits is 2 in 512 bytes\n");
712*4882a593Smuzhiyun *cap = 2;
713*4882a593Smuzhiyun *sector_size = 512;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* If head file doesn't specify then use the one in ONFI parameters */
717*4882a593Smuzhiyun if (host->pmecc_corr_cap == 0) {
718*4882a593Smuzhiyun /* use the most fitable ecc bits (the near bigger one ) */
719*4882a593Smuzhiyun if (*cap <= 2)
720*4882a593Smuzhiyun host->pmecc_corr_cap = 2;
721*4882a593Smuzhiyun else if (*cap <= 4)
722*4882a593Smuzhiyun host->pmecc_corr_cap = 4;
723*4882a593Smuzhiyun else if (*cap <= 8)
724*4882a593Smuzhiyun host->pmecc_corr_cap = 8;
725*4882a593Smuzhiyun else if (*cap <= 12)
726*4882a593Smuzhiyun host->pmecc_corr_cap = 12;
727*4882a593Smuzhiyun else if (*cap <= 24)
728*4882a593Smuzhiyun host->pmecc_corr_cap = 24;
729*4882a593Smuzhiyun else
730*4882a593Smuzhiyun #ifdef CONFIG_SAMA5D2
731*4882a593Smuzhiyun host->pmecc_corr_cap = 32;
732*4882a593Smuzhiyun #else
733*4882a593Smuzhiyun host->pmecc_corr_cap = 24;
734*4882a593Smuzhiyun #endif
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun if (host->pmecc_sector_size == 0) {
737*4882a593Smuzhiyun /* use the most fitable sector size (the near smaller one ) */
738*4882a593Smuzhiyun if (*sector_size >= 1024)
739*4882a593Smuzhiyun host->pmecc_sector_size = 1024;
740*4882a593Smuzhiyun else if (*sector_size >= 512)
741*4882a593Smuzhiyun host->pmecc_sector_size = 512;
742*4882a593Smuzhiyun else
743*4882a593Smuzhiyun return -EINVAL;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun #endif
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun #if defined(NO_GALOIS_TABLE_IN_ROM)
750*4882a593Smuzhiyun static uint16_t *pmecc_galois_table;
deg(unsigned int poly)751*4882a593Smuzhiyun static inline int deg(unsigned int poly)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun /* polynomial degree is the most-significant bit index */
754*4882a593Smuzhiyun return fls(poly) - 1;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
build_gf_tables(int mm,unsigned int poly,int16_t * index_of,int16_t * alpha_to)757*4882a593Smuzhiyun static int build_gf_tables(int mm, unsigned int poly,
758*4882a593Smuzhiyun int16_t *index_of, int16_t *alpha_to)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun unsigned int i, x = 1;
761*4882a593Smuzhiyun const unsigned int k = 1 << deg(poly);
762*4882a593Smuzhiyun unsigned int nn = (1 << mm) - 1;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* primitive polynomial must be of degree m */
765*4882a593Smuzhiyun if (k != (1u << mm))
766*4882a593Smuzhiyun return -EINVAL;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun for (i = 0; i < nn; i++) {
769*4882a593Smuzhiyun alpha_to[i] = x;
770*4882a593Smuzhiyun index_of[x] = i;
771*4882a593Smuzhiyun if (i && (x == 1))
772*4882a593Smuzhiyun /* polynomial is not primitive (a^i=1 with 0<i<2^m-1) */
773*4882a593Smuzhiyun return -EINVAL;
774*4882a593Smuzhiyun x <<= 1;
775*4882a593Smuzhiyun if (x & k)
776*4882a593Smuzhiyun x ^= poly;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun alpha_to[nn] = 1;
780*4882a593Smuzhiyun index_of[0] = 0;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun return 0;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
create_lookup_table(int sector_size)785*4882a593Smuzhiyun static uint16_t *create_lookup_table(int sector_size)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun int degree = (sector_size == 512) ?
788*4882a593Smuzhiyun PMECC_GF_DIMENSION_13 :
789*4882a593Smuzhiyun PMECC_GF_DIMENSION_14;
790*4882a593Smuzhiyun unsigned int poly = (sector_size == 512) ?
791*4882a593Smuzhiyun PMECC_GF_13_PRIMITIVE_POLY :
792*4882a593Smuzhiyun PMECC_GF_14_PRIMITIVE_POLY;
793*4882a593Smuzhiyun int table_size = (sector_size == 512) ?
794*4882a593Smuzhiyun PMECC_INDEX_TABLE_SIZE_512 :
795*4882a593Smuzhiyun PMECC_INDEX_TABLE_SIZE_1024;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun int16_t *addr = kzalloc(2 * table_size * sizeof(uint16_t), GFP_KERNEL);
798*4882a593Smuzhiyun if (addr && build_gf_tables(degree, poly, addr, addr + table_size))
799*4882a593Smuzhiyun return NULL;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return (uint16_t *)addr;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun #endif
804*4882a593Smuzhiyun
atmel_pmecc_nand_init_params(struct nand_chip * nand,struct mtd_info * mtd)805*4882a593Smuzhiyun static int atmel_pmecc_nand_init_params(struct nand_chip *nand,
806*4882a593Smuzhiyun struct mtd_info *mtd)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct atmel_nand_host *host;
809*4882a593Smuzhiyun int cap, sector_size;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun host = &pmecc_host;
812*4882a593Smuzhiyun nand_set_controller_data(nand, host);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_HW;
815*4882a593Smuzhiyun nand->ecc.calculate = NULL;
816*4882a593Smuzhiyun nand->ecc.correct = NULL;
817*4882a593Smuzhiyun nand->ecc.hwctl = NULL;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
820*4882a593Smuzhiyun host->pmecc_corr_cap = host->pmecc_sector_size = 0;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun #ifdef CONFIG_PMECC_CAP
823*4882a593Smuzhiyun host->pmecc_corr_cap = CONFIG_PMECC_CAP;
824*4882a593Smuzhiyun #endif
825*4882a593Smuzhiyun #ifdef CONFIG_PMECC_SECTOR_SIZE
826*4882a593Smuzhiyun host->pmecc_sector_size = CONFIG_PMECC_SECTOR_SIZE;
827*4882a593Smuzhiyun #endif
828*4882a593Smuzhiyun /* Get ECC requirement of ONFI parameters. And if CONFIG_PMECC_CAP or
829*4882a593Smuzhiyun * CONFIG_PMECC_SECTOR_SIZE not defined, then use ecc_bits, sector_size
830*4882a593Smuzhiyun * from ONFI.
831*4882a593Smuzhiyun */
832*4882a593Smuzhiyun if (pmecc_choose_ecc(host, nand, &cap, §or_size)) {
833*4882a593Smuzhiyun dev_err(host->dev, "Required ECC %d bits in %d bytes not supported!\n",
834*4882a593Smuzhiyun cap, sector_size);
835*4882a593Smuzhiyun return -EINVAL;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (cap > host->pmecc_corr_cap)
839*4882a593Smuzhiyun dev_info(host->dev, "WARNING: Using different ecc correct bits(%d bit) from Nand ONFI ECC reqirement (%d bit).\n",
840*4882a593Smuzhiyun host->pmecc_corr_cap, cap);
841*4882a593Smuzhiyun if (sector_size < host->pmecc_sector_size)
842*4882a593Smuzhiyun dev_info(host->dev, "WARNING: Using different ecc correct sector size (%d bytes) from Nand ONFI ECC reqirement (%d bytes).\n",
843*4882a593Smuzhiyun host->pmecc_sector_size, sector_size);
844*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_ONFI_DETECTION */
845*4882a593Smuzhiyun host->pmecc_corr_cap = CONFIG_PMECC_CAP;
846*4882a593Smuzhiyun host->pmecc_sector_size = CONFIG_PMECC_SECTOR_SIZE;
847*4882a593Smuzhiyun #endif
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun cap = host->pmecc_corr_cap;
850*4882a593Smuzhiyun sector_size = host->pmecc_sector_size;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* TODO: need check whether cap & sector_size is validate */
853*4882a593Smuzhiyun #if defined(NO_GALOIS_TABLE_IN_ROM)
854*4882a593Smuzhiyun /*
855*4882a593Smuzhiyun * As pmecc_rom_base is the begin of the gallois field table, So the
856*4882a593Smuzhiyun * index offset just set as 0.
857*4882a593Smuzhiyun */
858*4882a593Smuzhiyun host->pmecc_index_table_offset = 0;
859*4882a593Smuzhiyun #else
860*4882a593Smuzhiyun if (host->pmecc_sector_size == 512)
861*4882a593Smuzhiyun host->pmecc_index_table_offset = ATMEL_PMECC_INDEX_OFFSET_512;
862*4882a593Smuzhiyun else
863*4882a593Smuzhiyun host->pmecc_index_table_offset = ATMEL_PMECC_INDEX_OFFSET_1024;
864*4882a593Smuzhiyun #endif
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun pr_debug("Initialize PMECC params, cap: %d, sector: %d\n",
867*4882a593Smuzhiyun cap, sector_size);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun host->pmecc = (struct pmecc_regs __iomem *) ATMEL_BASE_PMECC;
870*4882a593Smuzhiyun host->pmerrloc = (struct pmecc_errloc_regs __iomem *)
871*4882a593Smuzhiyun ATMEL_BASE_PMERRLOC;
872*4882a593Smuzhiyun #if defined(NO_GALOIS_TABLE_IN_ROM)
873*4882a593Smuzhiyun pmecc_galois_table = create_lookup_table(host->pmecc_sector_size);
874*4882a593Smuzhiyun if (!pmecc_galois_table) {
875*4882a593Smuzhiyun dev_err(host->dev, "out of memory\n");
876*4882a593Smuzhiyun return -ENOMEM;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun host->pmecc_rom_base = (void __iomem *)pmecc_galois_table;
880*4882a593Smuzhiyun #else
881*4882a593Smuzhiyun host->pmecc_rom_base = (void __iomem *) ATMEL_BASE_ROM;
882*4882a593Smuzhiyun #endif
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* ECC is calculated for the whole page (1 step) */
885*4882a593Smuzhiyun nand->ecc.size = mtd->writesize;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* set ECC page size and oob layout */
888*4882a593Smuzhiyun switch (mtd->writesize) {
889*4882a593Smuzhiyun case 2048:
890*4882a593Smuzhiyun case 4096:
891*4882a593Smuzhiyun case 8192:
892*4882a593Smuzhiyun host->pmecc_degree = (sector_size == 512) ?
893*4882a593Smuzhiyun PMECC_GF_DIMENSION_13 : PMECC_GF_DIMENSION_14;
894*4882a593Smuzhiyun host->pmecc_cw_len = (1 << host->pmecc_degree) - 1;
895*4882a593Smuzhiyun host->pmecc_sector_number = mtd->writesize / sector_size;
896*4882a593Smuzhiyun host->pmecc_bytes_per_sector = pmecc_get_ecc_bytes(
897*4882a593Smuzhiyun cap, sector_size);
898*4882a593Smuzhiyun host->pmecc_alpha_to = pmecc_get_alpha_to(host);
899*4882a593Smuzhiyun host->pmecc_index_of = host->pmecc_rom_base +
900*4882a593Smuzhiyun host->pmecc_index_table_offset;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun nand->ecc.steps = 1;
903*4882a593Smuzhiyun nand->ecc.bytes = host->pmecc_bytes_per_sector *
904*4882a593Smuzhiyun host->pmecc_sector_number;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (nand->ecc.bytes > MTD_MAX_ECCPOS_ENTRIES_LARGE) {
907*4882a593Smuzhiyun dev_err(host->dev, "too large eccpos entries. max support ecc.bytes is %d\n",
908*4882a593Smuzhiyun MTD_MAX_ECCPOS_ENTRIES_LARGE);
909*4882a593Smuzhiyun return -EINVAL;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun if (nand->ecc.bytes > mtd->oobsize - PMECC_OOB_RESERVED_BYTES) {
913*4882a593Smuzhiyun dev_err(host->dev, "No room for ECC bytes\n");
914*4882a593Smuzhiyun return -EINVAL;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun pmecc_config_ecc_layout(&atmel_pmecc_oobinfo,
917*4882a593Smuzhiyun mtd->oobsize,
918*4882a593Smuzhiyun nand->ecc.bytes);
919*4882a593Smuzhiyun nand->ecc.layout = &atmel_pmecc_oobinfo;
920*4882a593Smuzhiyun break;
921*4882a593Smuzhiyun case 512:
922*4882a593Smuzhiyun case 1024:
923*4882a593Smuzhiyun /* TODO */
924*4882a593Smuzhiyun dev_err(host->dev, "Unsupported page size for PMECC, use Software ECC\n");
925*4882a593Smuzhiyun default:
926*4882a593Smuzhiyun /* page size not handled by HW ECC */
927*4882a593Smuzhiyun /* switching back to soft ECC */
928*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_SOFT;
929*4882a593Smuzhiyun nand->ecc.read_page = NULL;
930*4882a593Smuzhiyun nand->ecc.postpad = 0;
931*4882a593Smuzhiyun nand->ecc.prepad = 0;
932*4882a593Smuzhiyun nand->ecc.bytes = 0;
933*4882a593Smuzhiyun return 0;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* Allocate data for PMECC computation */
937*4882a593Smuzhiyun if (pmecc_data_alloc(host)) {
938*4882a593Smuzhiyun dev_err(host->dev, "Cannot allocate memory for PMECC computation!\n");
939*4882a593Smuzhiyun return -ENOMEM;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun nand->options |= NAND_NO_SUBPAGE_WRITE;
943*4882a593Smuzhiyun nand->ecc.read_page = atmel_nand_pmecc_read_page;
944*4882a593Smuzhiyun nand->ecc.write_page = atmel_nand_pmecc_write_page;
945*4882a593Smuzhiyun nand->ecc.strength = cap;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* Check the PMECC ip version */
948*4882a593Smuzhiyun host->pmecc_version = pmecc_readl(host->pmerrloc, version);
949*4882a593Smuzhiyun dev_dbg(host->dev, "PMECC IP version is: %x\n", host->pmecc_version);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun atmel_pmecc_core_init(mtd);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun #else
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /* oob layout for large page size
959*4882a593Smuzhiyun * bad block info is on bytes 0 and 1
960*4882a593Smuzhiyun * the bytes have to be consecutives to avoid
961*4882a593Smuzhiyun * several NAND_CMD_RNDOUT during read
962*4882a593Smuzhiyun */
963*4882a593Smuzhiyun static struct nand_ecclayout atmel_oobinfo_large = {
964*4882a593Smuzhiyun .eccbytes = 4,
965*4882a593Smuzhiyun .eccpos = {60, 61, 62, 63},
966*4882a593Smuzhiyun .oobfree = {
967*4882a593Smuzhiyun {2, 58}
968*4882a593Smuzhiyun },
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /* oob layout for small page size
972*4882a593Smuzhiyun * bad block info is on bytes 4 and 5
973*4882a593Smuzhiyun * the bytes have to be consecutives to avoid
974*4882a593Smuzhiyun * several NAND_CMD_RNDOUT during read
975*4882a593Smuzhiyun */
976*4882a593Smuzhiyun static struct nand_ecclayout atmel_oobinfo_small = {
977*4882a593Smuzhiyun .eccbytes = 4,
978*4882a593Smuzhiyun .eccpos = {0, 1, 2, 3},
979*4882a593Smuzhiyun .oobfree = {
980*4882a593Smuzhiyun {6, 10}
981*4882a593Smuzhiyun },
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /*
985*4882a593Smuzhiyun * Calculate HW ECC
986*4882a593Smuzhiyun *
987*4882a593Smuzhiyun * function called after a write
988*4882a593Smuzhiyun *
989*4882a593Smuzhiyun * mtd: MTD block structure
990*4882a593Smuzhiyun * dat: raw data (unused)
991*4882a593Smuzhiyun * ecc_code: buffer for ECC
992*4882a593Smuzhiyun */
atmel_nand_calculate(struct mtd_info * mtd,const u_char * dat,unsigned char * ecc_code)993*4882a593Smuzhiyun static int atmel_nand_calculate(struct mtd_info *mtd,
994*4882a593Smuzhiyun const u_char *dat, unsigned char *ecc_code)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun unsigned int ecc_value;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* get the first 2 ECC bytes */
999*4882a593Smuzhiyun ecc_value = ecc_readl(CONFIG_SYS_NAND_ECC_BASE, PR);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun ecc_code[0] = ecc_value & 0xFF;
1002*4882a593Smuzhiyun ecc_code[1] = (ecc_value >> 8) & 0xFF;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* get the last 2 ECC bytes */
1005*4882a593Smuzhiyun ecc_value = ecc_readl(CONFIG_SYS_NAND_ECC_BASE, NPR) & ATMEL_ECC_NPARITY;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun ecc_code[2] = ecc_value & 0xFF;
1008*4882a593Smuzhiyun ecc_code[3] = (ecc_value >> 8) & 0xFF;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /*
1014*4882a593Smuzhiyun * HW ECC read page function
1015*4882a593Smuzhiyun *
1016*4882a593Smuzhiyun * mtd: mtd info structure
1017*4882a593Smuzhiyun * chip: nand chip info structure
1018*4882a593Smuzhiyun * buf: buffer to store read data
1019*4882a593Smuzhiyun * oob_required: caller expects OOB data read to chip->oob_poi
1020*4882a593Smuzhiyun */
atmel_nand_read_page(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)1021*4882a593Smuzhiyun static int atmel_nand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
1022*4882a593Smuzhiyun uint8_t *buf, int oob_required, int page)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun int eccsize = chip->ecc.size;
1025*4882a593Smuzhiyun int eccbytes = chip->ecc.bytes;
1026*4882a593Smuzhiyun uint32_t *eccpos = chip->ecc.layout->eccpos;
1027*4882a593Smuzhiyun uint8_t *p = buf;
1028*4882a593Smuzhiyun uint8_t *oob = chip->oob_poi;
1029*4882a593Smuzhiyun uint8_t *ecc_pos;
1030*4882a593Smuzhiyun int stat;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* read the page */
1033*4882a593Smuzhiyun chip->read_buf(mtd, p, eccsize);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* move to ECC position if needed */
1036*4882a593Smuzhiyun if (eccpos[0] != 0) {
1037*4882a593Smuzhiyun /* This only works on large pages
1038*4882a593Smuzhiyun * because the ECC controller waits for
1039*4882a593Smuzhiyun * NAND_CMD_RNDOUTSTART after the
1040*4882a593Smuzhiyun * NAND_CMD_RNDOUT.
1041*4882a593Smuzhiyun * anyway, for small pages, the eccpos[0] == 0
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1044*4882a593Smuzhiyun mtd->writesize + eccpos[0], -1);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* the ECC controller needs to read the ECC just after the data */
1048*4882a593Smuzhiyun ecc_pos = oob + eccpos[0];
1049*4882a593Smuzhiyun chip->read_buf(mtd, ecc_pos, eccbytes);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* check if there's an error */
1052*4882a593Smuzhiyun stat = chip->ecc.correct(mtd, p, oob, NULL);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (stat < 0)
1055*4882a593Smuzhiyun mtd->ecc_stats.failed++;
1056*4882a593Smuzhiyun else
1057*4882a593Smuzhiyun mtd->ecc_stats.corrected += stat;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* get back to oob start (end of page) */
1060*4882a593Smuzhiyun chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* read the oob */
1063*4882a593Smuzhiyun chip->read_buf(mtd, oob, mtd->oobsize);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun return 0;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /*
1069*4882a593Smuzhiyun * HW ECC Correction
1070*4882a593Smuzhiyun *
1071*4882a593Smuzhiyun * function called after a read
1072*4882a593Smuzhiyun *
1073*4882a593Smuzhiyun * mtd: MTD block structure
1074*4882a593Smuzhiyun * dat: raw data read from the chip
1075*4882a593Smuzhiyun * read_ecc: ECC from the chip (unused)
1076*4882a593Smuzhiyun * isnull: unused
1077*4882a593Smuzhiyun *
1078*4882a593Smuzhiyun * Detect and correct a 1 bit error for a page
1079*4882a593Smuzhiyun */
atmel_nand_correct(struct mtd_info * mtd,u_char * dat,u_char * read_ecc,u_char * isnull)1080*4882a593Smuzhiyun static int atmel_nand_correct(struct mtd_info *mtd, u_char *dat,
1081*4882a593Smuzhiyun u_char *read_ecc, u_char *isnull)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct nand_chip *nand_chip = mtd_to_nand(mtd);
1084*4882a593Smuzhiyun unsigned int ecc_status;
1085*4882a593Smuzhiyun unsigned int ecc_word, ecc_bit;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* get the status from the Status Register */
1088*4882a593Smuzhiyun ecc_status = ecc_readl(CONFIG_SYS_NAND_ECC_BASE, SR);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* if there's no error */
1091*4882a593Smuzhiyun if (likely(!(ecc_status & ATMEL_ECC_RECERR)))
1092*4882a593Smuzhiyun return 0;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* get error bit offset (4 bits) */
1095*4882a593Smuzhiyun ecc_bit = ecc_readl(CONFIG_SYS_NAND_ECC_BASE, PR) & ATMEL_ECC_BITADDR;
1096*4882a593Smuzhiyun /* get word address (12 bits) */
1097*4882a593Smuzhiyun ecc_word = ecc_readl(CONFIG_SYS_NAND_ECC_BASE, PR) & ATMEL_ECC_WORDADDR;
1098*4882a593Smuzhiyun ecc_word >>= 4;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* if there are multiple errors */
1101*4882a593Smuzhiyun if (ecc_status & ATMEL_ECC_MULERR) {
1102*4882a593Smuzhiyun /* check if it is a freshly erased block
1103*4882a593Smuzhiyun * (filled with 0xff) */
1104*4882a593Smuzhiyun if ((ecc_bit == ATMEL_ECC_BITADDR)
1105*4882a593Smuzhiyun && (ecc_word == (ATMEL_ECC_WORDADDR >> 4))) {
1106*4882a593Smuzhiyun /* the block has just been erased, return OK */
1107*4882a593Smuzhiyun return 0;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun /* it doesn't seems to be a freshly
1110*4882a593Smuzhiyun * erased block.
1111*4882a593Smuzhiyun * We can't correct so many errors */
1112*4882a593Smuzhiyun dev_warn(host->dev, "atmel_nand : multiple errors detected."
1113*4882a593Smuzhiyun " Unable to correct.\n");
1114*4882a593Smuzhiyun return -EBADMSG;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* if there's a single bit error : we can correct it */
1118*4882a593Smuzhiyun if (ecc_status & ATMEL_ECC_ECCERR) {
1119*4882a593Smuzhiyun /* there's nothing much to do here.
1120*4882a593Smuzhiyun * the bit error is on the ECC itself.
1121*4882a593Smuzhiyun */
1122*4882a593Smuzhiyun dev_warn(host->dev, "atmel_nand : one bit error on ECC code."
1123*4882a593Smuzhiyun " Nothing to correct\n");
1124*4882a593Smuzhiyun return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun dev_warn(host->dev, "atmel_nand : one bit error on data."
1128*4882a593Smuzhiyun " (word offset in the page :"
1129*4882a593Smuzhiyun " 0x%x bit offset : 0x%x)\n",
1130*4882a593Smuzhiyun ecc_word, ecc_bit);
1131*4882a593Smuzhiyun /* correct the error */
1132*4882a593Smuzhiyun if (nand_chip->options & NAND_BUSWIDTH_16) {
1133*4882a593Smuzhiyun /* 16 bits words */
1134*4882a593Smuzhiyun ((unsigned short *) dat)[ecc_word] ^= (1 << ecc_bit);
1135*4882a593Smuzhiyun } else {
1136*4882a593Smuzhiyun /* 8 bits words */
1137*4882a593Smuzhiyun dat[ecc_word] ^= (1 << ecc_bit);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun dev_warn(host->dev, "atmel_nand : error corrected\n");
1140*4882a593Smuzhiyun return 1;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /*
1144*4882a593Smuzhiyun * Enable HW ECC : unused on most chips
1145*4882a593Smuzhiyun */
atmel_nand_hwctl(struct mtd_info * mtd,int mode)1146*4882a593Smuzhiyun static void atmel_nand_hwctl(struct mtd_info *mtd, int mode)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
atmel_hwecc_nand_init_param(struct nand_chip * nand,struct mtd_info * mtd)1150*4882a593Smuzhiyun int atmel_hwecc_nand_init_param(struct nand_chip *nand, struct mtd_info *mtd)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_HW;
1153*4882a593Smuzhiyun nand->ecc.calculate = atmel_nand_calculate;
1154*4882a593Smuzhiyun nand->ecc.correct = atmel_nand_correct;
1155*4882a593Smuzhiyun nand->ecc.hwctl = atmel_nand_hwctl;
1156*4882a593Smuzhiyun nand->ecc.read_page = atmel_nand_read_page;
1157*4882a593Smuzhiyun nand->ecc.bytes = 4;
1158*4882a593Smuzhiyun nand->ecc.strength = 4;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (nand->ecc.mode == NAND_ECC_HW) {
1161*4882a593Smuzhiyun /* ECC is calculated for the whole page (1 step) */
1162*4882a593Smuzhiyun nand->ecc.size = mtd->writesize;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* set ECC page size and oob layout */
1165*4882a593Smuzhiyun switch (mtd->writesize) {
1166*4882a593Smuzhiyun case 512:
1167*4882a593Smuzhiyun nand->ecc.layout = &atmel_oobinfo_small;
1168*4882a593Smuzhiyun ecc_writel(CONFIG_SYS_NAND_ECC_BASE, MR,
1169*4882a593Smuzhiyun ATMEL_ECC_PAGESIZE_528);
1170*4882a593Smuzhiyun break;
1171*4882a593Smuzhiyun case 1024:
1172*4882a593Smuzhiyun nand->ecc.layout = &atmel_oobinfo_large;
1173*4882a593Smuzhiyun ecc_writel(CONFIG_SYS_NAND_ECC_BASE, MR,
1174*4882a593Smuzhiyun ATMEL_ECC_PAGESIZE_1056);
1175*4882a593Smuzhiyun break;
1176*4882a593Smuzhiyun case 2048:
1177*4882a593Smuzhiyun nand->ecc.layout = &atmel_oobinfo_large;
1178*4882a593Smuzhiyun ecc_writel(CONFIG_SYS_NAND_ECC_BASE, MR,
1179*4882a593Smuzhiyun ATMEL_ECC_PAGESIZE_2112);
1180*4882a593Smuzhiyun break;
1181*4882a593Smuzhiyun case 4096:
1182*4882a593Smuzhiyun nand->ecc.layout = &atmel_oobinfo_large;
1183*4882a593Smuzhiyun ecc_writel(CONFIG_SYS_NAND_ECC_BASE, MR,
1184*4882a593Smuzhiyun ATMEL_ECC_PAGESIZE_4224);
1185*4882a593Smuzhiyun break;
1186*4882a593Smuzhiyun default:
1187*4882a593Smuzhiyun /* page size not handled by HW ECC */
1188*4882a593Smuzhiyun /* switching back to soft ECC */
1189*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_SOFT;
1190*4882a593Smuzhiyun nand->ecc.calculate = NULL;
1191*4882a593Smuzhiyun nand->ecc.correct = NULL;
1192*4882a593Smuzhiyun nand->ecc.hwctl = NULL;
1193*4882a593Smuzhiyun nand->ecc.read_page = NULL;
1194*4882a593Smuzhiyun nand->ecc.postpad = 0;
1195*4882a593Smuzhiyun nand->ecc.prepad = 0;
1196*4882a593Smuzhiyun nand->ecc.bytes = 0;
1197*4882a593Smuzhiyun break;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun return 0;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun #endif /* CONFIG_ATMEL_NAND_HW_PMECC */
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun #endif /* CONFIG_ATMEL_NAND_HWECC */
1207*4882a593Smuzhiyun
at91_nand_hwcontrol(struct mtd_info * mtd,int cmd,unsigned int ctrl)1208*4882a593Smuzhiyun static void at91_nand_hwcontrol(struct mtd_info *mtd,
1209*4882a593Smuzhiyun int cmd, unsigned int ctrl)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (ctrl & NAND_CTRL_CHANGE) {
1214*4882a593Smuzhiyun ulong IO_ADDR_W = (ulong) this->IO_ADDR_W;
1215*4882a593Smuzhiyun IO_ADDR_W &= ~(CONFIG_SYS_NAND_MASK_ALE
1216*4882a593Smuzhiyun | CONFIG_SYS_NAND_MASK_CLE);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (ctrl & NAND_CLE)
1219*4882a593Smuzhiyun IO_ADDR_W |= CONFIG_SYS_NAND_MASK_CLE;
1220*4882a593Smuzhiyun if (ctrl & NAND_ALE)
1221*4882a593Smuzhiyun IO_ADDR_W |= CONFIG_SYS_NAND_MASK_ALE;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_ENABLE_PIN
1224*4882a593Smuzhiyun at91_set_gpio_value(CONFIG_SYS_NAND_ENABLE_PIN,
1225*4882a593Smuzhiyun !(ctrl & NAND_NCE));
1226*4882a593Smuzhiyun #endif
1227*4882a593Smuzhiyun this->IO_ADDR_W = (void *) IO_ADDR_W;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if (cmd != NAND_CMD_NONE)
1231*4882a593Smuzhiyun writeb(cmd, this->IO_ADDR_W);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_READY_PIN
at91_nand_ready(struct mtd_info * mtd)1235*4882a593Smuzhiyun static int at91_nand_ready(struct mtd_info *mtd)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun return at91_get_gpio_value(CONFIG_SYS_NAND_READY_PIN);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun #endif
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1242*4882a593Smuzhiyun /* The following code is for SPL */
1243*4882a593Smuzhiyun static struct mtd_info *mtd;
1244*4882a593Smuzhiyun static struct nand_chip nand_chip;
1245*4882a593Smuzhiyun
nand_command(int block,int page,uint32_t offs,u8 cmd)1246*4882a593Smuzhiyun static int nand_command(int block, int page, uint32_t offs, u8 cmd)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
1249*4882a593Smuzhiyun int page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
1250*4882a593Smuzhiyun void (*hwctrl)(struct mtd_info *mtd, int cmd,
1251*4882a593Smuzhiyun unsigned int ctrl) = this->cmd_ctrl;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun while (!this->dev_ready(mtd))
1254*4882a593Smuzhiyun ;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if (cmd == NAND_CMD_READOOB) {
1257*4882a593Smuzhiyun offs += CONFIG_SYS_NAND_PAGE_SIZE;
1258*4882a593Smuzhiyun cmd = NAND_CMD_READ0;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun hwctrl(mtd, cmd, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun if ((this->options & NAND_BUSWIDTH_16) && !nand_opcode_8bits(cmd))
1264*4882a593Smuzhiyun offs >>= 1;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun hwctrl(mtd, offs & 0xff, NAND_CTRL_ALE | NAND_CTRL_CHANGE);
1267*4882a593Smuzhiyun hwctrl(mtd, (offs >> 8) & 0xff, NAND_CTRL_ALE);
1268*4882a593Smuzhiyun hwctrl(mtd, (page_addr & 0xff), NAND_CTRL_ALE);
1269*4882a593Smuzhiyun hwctrl(mtd, ((page_addr >> 8) & 0xff), NAND_CTRL_ALE);
1270*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_5_ADDR_CYCLE
1271*4882a593Smuzhiyun hwctrl(mtd, (page_addr >> 16) & 0x0f, NAND_CTRL_ALE);
1272*4882a593Smuzhiyun #endif
1273*4882a593Smuzhiyun hwctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun hwctrl(mtd, NAND_CMD_READSTART, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
1276*4882a593Smuzhiyun hwctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun while (!this->dev_ready(mtd))
1279*4882a593Smuzhiyun ;
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun return 0;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
nand_is_bad_block(int block)1284*4882a593Smuzhiyun static int nand_is_bad_block(int block)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun nand_command(block, 0, CONFIG_SYS_NAND_BAD_BLOCK_POS, NAND_CMD_READOOB);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (this->options & NAND_BUSWIDTH_16) {
1291*4882a593Smuzhiyun if (readw(this->IO_ADDR_R) != 0xffff)
1292*4882a593Smuzhiyun return 1;
1293*4882a593Smuzhiyun } else {
1294*4882a593Smuzhiyun if (readb(this->IO_ADDR_R) != 0xff)
1295*4882a593Smuzhiyun return 1;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun #ifdef CONFIG_SPL_NAND_ECC
1302*4882a593Smuzhiyun static int nand_ecc_pos[] = CONFIG_SYS_NAND_ECCPOS;
1303*4882a593Smuzhiyun #define ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / \
1304*4882a593Smuzhiyun CONFIG_SYS_NAND_ECCSIZE)
1305*4882a593Smuzhiyun #define ECCTOTAL (ECCSTEPS * CONFIG_SYS_NAND_ECCBYTES)
1306*4882a593Smuzhiyun
nand_read_page(int block,int page,void * dst)1307*4882a593Smuzhiyun static int nand_read_page(int block, int page, void *dst)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
1310*4882a593Smuzhiyun u_char ecc_calc[ECCTOTAL];
1311*4882a593Smuzhiyun u_char ecc_code[ECCTOTAL];
1312*4882a593Smuzhiyun u_char oob_data[CONFIG_SYS_NAND_OOBSIZE];
1313*4882a593Smuzhiyun int eccsize = CONFIG_SYS_NAND_ECCSIZE;
1314*4882a593Smuzhiyun int eccbytes = CONFIG_SYS_NAND_ECCBYTES;
1315*4882a593Smuzhiyun int eccsteps = ECCSTEPS;
1316*4882a593Smuzhiyun int i;
1317*4882a593Smuzhiyun uint8_t *p = dst;
1318*4882a593Smuzhiyun nand_command(block, page, 0, NAND_CMD_READ0);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1321*4882a593Smuzhiyun if (this->ecc.mode != NAND_ECC_SOFT)
1322*4882a593Smuzhiyun this->ecc.hwctl(mtd, NAND_ECC_READ);
1323*4882a593Smuzhiyun this->read_buf(mtd, p, eccsize);
1324*4882a593Smuzhiyun this->ecc.calculate(mtd, p, &ecc_calc[i]);
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun this->read_buf(mtd, oob_data, CONFIG_SYS_NAND_OOBSIZE);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun for (i = 0; i < ECCTOTAL; i++)
1329*4882a593Smuzhiyun ecc_code[i] = oob_data[nand_ecc_pos[i]];
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun eccsteps = ECCSTEPS;
1332*4882a593Smuzhiyun p = dst;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1335*4882a593Smuzhiyun this->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun return 0;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
spl_nand_erase_one(int block,int page)1340*4882a593Smuzhiyun int spl_nand_erase_one(int block, int page)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
1343*4882a593Smuzhiyun void (*hwctrl)(struct mtd_info *mtd, int cmd,
1344*4882a593Smuzhiyun unsigned int ctrl) = this->cmd_ctrl;
1345*4882a593Smuzhiyun int page_addr;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (nand_chip.select_chip)
1348*4882a593Smuzhiyun nand_chip.select_chip(mtd, 0);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
1351*4882a593Smuzhiyun hwctrl(mtd, NAND_CMD_ERASE1, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
1352*4882a593Smuzhiyun /* Row address */
1353*4882a593Smuzhiyun hwctrl(mtd, (page_addr & 0xff), NAND_CTRL_ALE | NAND_CTRL_CHANGE);
1354*4882a593Smuzhiyun hwctrl(mtd, ((page_addr >> 8) & 0xff),
1355*4882a593Smuzhiyun NAND_CTRL_ALE | NAND_CTRL_CHANGE);
1356*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_5_ADDR_CYCLE
1357*4882a593Smuzhiyun /* One more address cycle for devices > 128MiB */
1358*4882a593Smuzhiyun hwctrl(mtd, (page_addr >> 16) & 0x0f,
1359*4882a593Smuzhiyun NAND_CTRL_ALE | NAND_CTRL_CHANGE);
1360*4882a593Smuzhiyun #endif
1361*4882a593Smuzhiyun hwctrl(mtd, NAND_CMD_ERASE2, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun while (!this->dev_ready(mtd))
1364*4882a593Smuzhiyun ;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun nand_deselect();
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun return 0;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun #else
nand_read_page(int block,int page,void * dst)1371*4882a593Smuzhiyun static int nand_read_page(int block, int page, void *dst)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun nand_command(block, page, 0, NAND_CMD_READ0);
1376*4882a593Smuzhiyun atmel_nand_pmecc_read_page(mtd, this, dst, 0, page);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun return 0;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun #endif /* CONFIG_SPL_NAND_ECC */
1381*4882a593Smuzhiyun
at91_nand_wait_ready(struct mtd_info * mtd)1382*4882a593Smuzhiyun int at91_nand_wait_ready(struct mtd_info *mtd)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun struct nand_chip *this = mtd_to_nand(mtd);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun udelay(this->chip_delay);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun return 1;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
board_nand_init(struct nand_chip * nand)1391*4882a593Smuzhiyun int board_nand_init(struct nand_chip *nand)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun int ret = 0;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_SOFT;
1396*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
1397*4882a593Smuzhiyun nand->options = NAND_BUSWIDTH_16;
1398*4882a593Smuzhiyun nand->read_buf = nand_read_buf16;
1399*4882a593Smuzhiyun #else
1400*4882a593Smuzhiyun nand->read_buf = nand_read_buf;
1401*4882a593Smuzhiyun #endif
1402*4882a593Smuzhiyun nand->cmd_ctrl = at91_nand_hwcontrol;
1403*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_READY_PIN
1404*4882a593Smuzhiyun nand->dev_ready = at91_nand_ready;
1405*4882a593Smuzhiyun #else
1406*4882a593Smuzhiyun nand->dev_ready = at91_nand_wait_ready;
1407*4882a593Smuzhiyun #endif
1408*4882a593Smuzhiyun nand->chip_delay = 20;
1409*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_USE_FLASH_BBT
1410*4882a593Smuzhiyun nand->bbt_options |= NAND_BBT_USE_FLASH;
1411*4882a593Smuzhiyun #endif
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_NAND_HWECC
1414*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_NAND_HW_PMECC
1415*4882a593Smuzhiyun ret = atmel_pmecc_nand_init_params(nand, mtd);
1416*4882a593Smuzhiyun #endif
1417*4882a593Smuzhiyun #endif
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun return ret;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
nand_init(void)1422*4882a593Smuzhiyun void nand_init(void)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun mtd = nand_to_mtd(&nand_chip);
1425*4882a593Smuzhiyun mtd->writesize = CONFIG_SYS_NAND_PAGE_SIZE;
1426*4882a593Smuzhiyun mtd->oobsize = CONFIG_SYS_NAND_OOBSIZE;
1427*4882a593Smuzhiyun nand_chip.IO_ADDR_R = (void __iomem *)CONFIG_SYS_NAND_BASE;
1428*4882a593Smuzhiyun nand_chip.IO_ADDR_W = (void __iomem *)CONFIG_SYS_NAND_BASE;
1429*4882a593Smuzhiyun board_nand_init(&nand_chip);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun #ifdef CONFIG_SPL_NAND_ECC
1432*4882a593Smuzhiyun if (nand_chip.ecc.mode == NAND_ECC_SOFT) {
1433*4882a593Smuzhiyun nand_chip.ecc.calculate = nand_calculate_ecc;
1434*4882a593Smuzhiyun nand_chip.ecc.correct = nand_correct_data;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun #endif
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if (nand_chip.select_chip)
1439*4882a593Smuzhiyun nand_chip.select_chip(mtd, 0);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
nand_deselect(void)1442*4882a593Smuzhiyun void nand_deselect(void)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun if (nand_chip.select_chip)
1445*4882a593Smuzhiyun nand_chip.select_chip(mtd, -1);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun #include "nand_spl_loaders.c"
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun #else
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun #ifndef CONFIG_SYS_NAND_BASE_LIST
1453*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
1454*4882a593Smuzhiyun #endif
1455*4882a593Smuzhiyun static struct nand_chip nand_chip[CONFIG_SYS_MAX_NAND_DEVICE];
1456*4882a593Smuzhiyun static ulong base_addr[CONFIG_SYS_MAX_NAND_DEVICE] = CONFIG_SYS_NAND_BASE_LIST;
1457*4882a593Smuzhiyun
atmel_nand_chip_init(int devnum,ulong base_addr)1458*4882a593Smuzhiyun int atmel_nand_chip_init(int devnum, ulong base_addr)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun int ret;
1461*4882a593Smuzhiyun struct nand_chip *nand = &nand_chip[devnum];
1462*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(nand);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun nand->IO_ADDR_R = nand->IO_ADDR_W = (void __iomem *)base_addr;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun #ifdef CONFIG_NAND_ECC_BCH
1467*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_SOFT_BCH;
1468*4882a593Smuzhiyun #else
1469*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_SOFT;
1470*4882a593Smuzhiyun #endif
1471*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
1472*4882a593Smuzhiyun nand->options = NAND_BUSWIDTH_16;
1473*4882a593Smuzhiyun #endif
1474*4882a593Smuzhiyun nand->cmd_ctrl = at91_nand_hwcontrol;
1475*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_READY_PIN
1476*4882a593Smuzhiyun nand->dev_ready = at91_nand_ready;
1477*4882a593Smuzhiyun #endif
1478*4882a593Smuzhiyun nand->chip_delay = 75;
1479*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_USE_FLASH_BBT
1480*4882a593Smuzhiyun nand->bbt_options |= NAND_BBT_USE_FLASH;
1481*4882a593Smuzhiyun #endif
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun ret = nand_scan_ident(mtd, CONFIG_SYS_NAND_MAX_CHIPS, NULL);
1484*4882a593Smuzhiyun if (ret)
1485*4882a593Smuzhiyun return ret;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_NAND_HWECC
1488*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_NAND_HW_PMECC
1489*4882a593Smuzhiyun ret = atmel_pmecc_nand_init_params(nand, mtd);
1490*4882a593Smuzhiyun #else
1491*4882a593Smuzhiyun ret = atmel_hwecc_nand_init_param(nand, mtd);
1492*4882a593Smuzhiyun #endif
1493*4882a593Smuzhiyun if (ret)
1494*4882a593Smuzhiyun return ret;
1495*4882a593Smuzhiyun #endif
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun ret = nand_scan_tail(mtd);
1498*4882a593Smuzhiyun if (!ret)
1499*4882a593Smuzhiyun nand_register(devnum, mtd);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun return ret;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
board_nand_init(void)1504*4882a593Smuzhiyun void board_nand_init(void)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun int i;
1507*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
1508*4882a593Smuzhiyun if (atmel_nand_chip_init(i, base_addr[i]))
1509*4882a593Smuzhiyun dev_err(host->dev, "atmel_nand: Fail to initialize #%d chip",
1510*4882a593Smuzhiyun i);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
1513