xref: /OK3568_Linux_fs/u-boot/drivers/mtd/altera_qspi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015 Thomas Chou <thomas@wytron.com.tw>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <console.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <fdt_support.h>
12*4882a593Smuzhiyun #include <flash.h>
13*4882a593Smuzhiyun #include <mtd.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* The STATUS register */
19*4882a593Smuzhiyun #define QUADSPI_SR_BP0				BIT(2)
20*4882a593Smuzhiyun #define QUADSPI_SR_BP1				BIT(3)
21*4882a593Smuzhiyun #define QUADSPI_SR_BP2				BIT(4)
22*4882a593Smuzhiyun #define QUADSPI_SR_BP2_0			GENMASK(4, 2)
23*4882a593Smuzhiyun #define QUADSPI_SR_BP3				BIT(6)
24*4882a593Smuzhiyun #define QUADSPI_SR_TB				BIT(5)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * The QUADSPI_MEM_OP register is used to do memory protect and erase operations
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun #define QUADSPI_MEM_OP_BULK_ERASE		0x00000001
30*4882a593Smuzhiyun #define QUADSPI_MEM_OP_SECTOR_ERASE		0x00000002
31*4882a593Smuzhiyun #define QUADSPI_MEM_OP_SECTOR_PROTECT		0x00000003
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * The QUADSPI_ISR register is used to determine whether an invalid write or
35*4882a593Smuzhiyun  * erase operation trigerred an interrupt
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define QUADSPI_ISR_ILLEGAL_ERASE		BIT(0)
38*4882a593Smuzhiyun #define QUADSPI_ISR_ILLEGAL_WRITE		BIT(1)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct altera_qspi_regs {
41*4882a593Smuzhiyun 	u32	rd_status;
42*4882a593Smuzhiyun 	u32	rd_sid;
43*4882a593Smuzhiyun 	u32	rd_rdid;
44*4882a593Smuzhiyun 	u32	mem_op;
45*4882a593Smuzhiyun 	u32	isr;
46*4882a593Smuzhiyun 	u32	imr;
47*4882a593Smuzhiyun 	u32	chip_select;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct altera_qspi_platdata {
51*4882a593Smuzhiyun 	struct altera_qspi_regs *regs;
52*4882a593Smuzhiyun 	void *base;
53*4882a593Smuzhiyun 	unsigned long size;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static uint flash_verbose;
57*4882a593Smuzhiyun flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];	/* FLASH chips info */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static void altera_qspi_get_locked_range(struct mtd_info *mtd, loff_t *ofs,
60*4882a593Smuzhiyun 					 uint64_t *len);
61*4882a593Smuzhiyun 
flash_print_info(flash_info_t * info)62*4882a593Smuzhiyun void flash_print_info(flash_info_t *info)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct mtd_info *mtd = info->mtd;
65*4882a593Smuzhiyun 	loff_t ofs;
66*4882a593Smuzhiyun 	u64 len;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	printf("Altera QSPI flash  Size: %ld MB in %d Sectors\n",
69*4882a593Smuzhiyun 	       info->size >> 20, info->sector_count);
70*4882a593Smuzhiyun 	altera_qspi_get_locked_range(mtd, &ofs, &len);
71*4882a593Smuzhiyun 	printf("  %08lX +%lX", info->start[0], info->size);
72*4882a593Smuzhiyun 	if (len) {
73*4882a593Smuzhiyun 		printf(", protected %08llX +%llX",
74*4882a593Smuzhiyun 		       info->start[0] + ofs, len);
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 	putc('\n');
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
flash_set_verbose(uint v)79*4882a593Smuzhiyun void flash_set_verbose(uint v)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	flash_verbose = v;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
flash_erase(flash_info_t * info,int s_first,int s_last)84*4882a593Smuzhiyun int flash_erase(flash_info_t *info, int s_first, int s_last)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct mtd_info *mtd = info->mtd;
87*4882a593Smuzhiyun 	struct erase_info instr;
88*4882a593Smuzhiyun 	int ret;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	memset(&instr, 0, sizeof(instr));
91*4882a593Smuzhiyun 	instr.mtd = mtd;
92*4882a593Smuzhiyun 	instr.addr = mtd->erasesize * s_first;
93*4882a593Smuzhiyun 	instr.len = mtd->erasesize * (s_last + 1 - s_first);
94*4882a593Smuzhiyun 	flash_set_verbose(1);
95*4882a593Smuzhiyun 	ret = mtd_erase(mtd, &instr);
96*4882a593Smuzhiyun 	flash_set_verbose(0);
97*4882a593Smuzhiyun 	if (ret)
98*4882a593Smuzhiyun 		return ERR_PROTECTED;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	puts(" done\n");
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
write_buff(flash_info_t * info,uchar * src,ulong addr,ulong cnt)104*4882a593Smuzhiyun int write_buff(flash_info_t *info, uchar *src, ulong addr, ulong cnt)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct mtd_info *mtd = info->mtd;
107*4882a593Smuzhiyun 	struct udevice *dev = mtd->dev;
108*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
109*4882a593Smuzhiyun 	ulong base = (ulong)pdata->base;
110*4882a593Smuzhiyun 	loff_t to = addr - base;
111*4882a593Smuzhiyun 	size_t retlen;
112*4882a593Smuzhiyun 	int ret;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ret = mtd_write(mtd, to, cnt, &retlen, src);
115*4882a593Smuzhiyun 	if (ret)
116*4882a593Smuzhiyun 		return ERR_PROTECTED;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
flash_init(void)121*4882a593Smuzhiyun unsigned long flash_init(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct udevice *dev;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* probe every MTD device */
126*4882a593Smuzhiyun 	for (uclass_first_device(UCLASS_MTD, &dev);
127*4882a593Smuzhiyun 	     dev;
128*4882a593Smuzhiyun 	     uclass_next_device(&dev)) {
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return flash_info[0].size;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
altera_qspi_erase(struct mtd_info * mtd,struct erase_info * instr)134*4882a593Smuzhiyun static int altera_qspi_erase(struct mtd_info *mtd, struct erase_info *instr)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct udevice *dev = mtd->dev;
137*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
138*4882a593Smuzhiyun 	struct altera_qspi_regs *regs = pdata->regs;
139*4882a593Smuzhiyun 	size_t addr = instr->addr;
140*4882a593Smuzhiyun 	size_t len = instr->len;
141*4882a593Smuzhiyun 	size_t end = addr + len;
142*4882a593Smuzhiyun 	u32 sect;
143*4882a593Smuzhiyun 	u32 stat;
144*4882a593Smuzhiyun 	u32 *flash, *last;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	instr->state = MTD_ERASING;
147*4882a593Smuzhiyun 	addr &= ~(mtd->erasesize - 1); /* get lower aligned address */
148*4882a593Smuzhiyun 	while (addr < end) {
149*4882a593Smuzhiyun 		if (ctrlc()) {
150*4882a593Smuzhiyun 			if (flash_verbose)
151*4882a593Smuzhiyun 				putc('\n');
152*4882a593Smuzhiyun 			instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
153*4882a593Smuzhiyun 			instr->state = MTD_ERASE_FAILED;
154*4882a593Smuzhiyun 			mtd_erase_callback(instr);
155*4882a593Smuzhiyun 			return -EIO;
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 		flash = pdata->base + addr;
158*4882a593Smuzhiyun 		last = pdata->base + addr + mtd->erasesize;
159*4882a593Smuzhiyun 		/* skip erase if sector is blank */
160*4882a593Smuzhiyun 		while (flash < last) {
161*4882a593Smuzhiyun 			if (readl(flash) != 0xffffffff)
162*4882a593Smuzhiyun 				break;
163*4882a593Smuzhiyun 			flash++;
164*4882a593Smuzhiyun 		}
165*4882a593Smuzhiyun 		if (flash < last) {
166*4882a593Smuzhiyun 			sect = addr / mtd->erasesize;
167*4882a593Smuzhiyun 			sect <<= 8;
168*4882a593Smuzhiyun 			sect |= QUADSPI_MEM_OP_SECTOR_ERASE;
169*4882a593Smuzhiyun 			debug("erase %08x\n", sect);
170*4882a593Smuzhiyun 			writel(sect, &regs->mem_op);
171*4882a593Smuzhiyun 			stat = readl(&regs->isr);
172*4882a593Smuzhiyun 			if (stat & QUADSPI_ISR_ILLEGAL_ERASE) {
173*4882a593Smuzhiyun 				/* erase failed, sector might be protected */
174*4882a593Smuzhiyun 				debug("erase %08x fail %x\n", sect, stat);
175*4882a593Smuzhiyun 				writel(stat, &regs->isr); /* clear isr */
176*4882a593Smuzhiyun 				instr->fail_addr = addr;
177*4882a593Smuzhiyun 				instr->state = MTD_ERASE_FAILED;
178*4882a593Smuzhiyun 				mtd_erase_callback(instr);
179*4882a593Smuzhiyun 				return -EIO;
180*4882a593Smuzhiyun 			}
181*4882a593Smuzhiyun 			if (flash_verbose)
182*4882a593Smuzhiyun 				putc('.');
183*4882a593Smuzhiyun 		} else {
184*4882a593Smuzhiyun 			if (flash_verbose)
185*4882a593Smuzhiyun 				putc(',');
186*4882a593Smuzhiyun 		}
187*4882a593Smuzhiyun 		addr += mtd->erasesize;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 	instr->state = MTD_ERASE_DONE;
190*4882a593Smuzhiyun 	mtd_erase_callback(instr);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
altera_qspi_read(struct mtd_info * mtd,loff_t from,size_t len,size_t * retlen,u_char * buf)195*4882a593Smuzhiyun static int altera_qspi_read(struct mtd_info *mtd, loff_t from, size_t len,
196*4882a593Smuzhiyun 			    size_t *retlen, u_char *buf)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct udevice *dev = mtd->dev;
199*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	memcpy_fromio(buf, pdata->base + from, len);
202*4882a593Smuzhiyun 	*retlen = len;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
altera_qspi_write(struct mtd_info * mtd,loff_t to,size_t len,size_t * retlen,const u_char * buf)207*4882a593Smuzhiyun static int altera_qspi_write(struct mtd_info *mtd, loff_t to, size_t len,
208*4882a593Smuzhiyun 			     size_t *retlen, const u_char *buf)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct udevice *dev = mtd->dev;
211*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
212*4882a593Smuzhiyun 	struct altera_qspi_regs *regs = pdata->regs;
213*4882a593Smuzhiyun 	u32 stat;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	memcpy_toio(pdata->base + to, buf, len);
216*4882a593Smuzhiyun 	/* check whether write triggered a illegal write interrupt */
217*4882a593Smuzhiyun 	stat = readl(&regs->isr);
218*4882a593Smuzhiyun 	if (stat & QUADSPI_ISR_ILLEGAL_WRITE) {
219*4882a593Smuzhiyun 		/* write failed, sector might be protected */
220*4882a593Smuzhiyun 		debug("write fail %x\n", stat);
221*4882a593Smuzhiyun 		writel(stat, &regs->isr); /* clear isr */
222*4882a593Smuzhiyun 		return -EIO;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 	*retlen = len;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
altera_qspi_sync(struct mtd_info * mtd)229*4882a593Smuzhiyun static void altera_qspi_sync(struct mtd_info *mtd)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
altera_qspi_get_locked_range(struct mtd_info * mtd,loff_t * ofs,uint64_t * len)233*4882a593Smuzhiyun static void altera_qspi_get_locked_range(struct mtd_info *mtd, loff_t *ofs,
234*4882a593Smuzhiyun 					 uint64_t *len)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct udevice *dev = mtd->dev;
237*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
238*4882a593Smuzhiyun 	struct altera_qspi_regs *regs = pdata->regs;
239*4882a593Smuzhiyun 	int shift0 = ffs(QUADSPI_SR_BP2_0) - 1;
240*4882a593Smuzhiyun 	int shift3 = ffs(QUADSPI_SR_BP3) - 1 - 3;
241*4882a593Smuzhiyun 	u32 stat = readl(&regs->rd_status);
242*4882a593Smuzhiyun 	unsigned pow = ((stat & QUADSPI_SR_BP2_0) >> shift0) |
243*4882a593Smuzhiyun 		((stat & QUADSPI_SR_BP3) >> shift3);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	*ofs = 0;
246*4882a593Smuzhiyun 	*len = 0;
247*4882a593Smuzhiyun 	if (pow) {
248*4882a593Smuzhiyun 		*len = mtd->erasesize << (pow - 1);
249*4882a593Smuzhiyun 		if (*len > mtd->size)
250*4882a593Smuzhiyun 			*len = mtd->size;
251*4882a593Smuzhiyun 		if (!(stat & QUADSPI_SR_TB))
252*4882a593Smuzhiyun 			*ofs = mtd->size - *len;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
altera_qspi_lock(struct mtd_info * mtd,loff_t ofs,uint64_t len)256*4882a593Smuzhiyun static int altera_qspi_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct udevice *dev = mtd->dev;
259*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
260*4882a593Smuzhiyun 	struct altera_qspi_regs *regs = pdata->regs;
261*4882a593Smuzhiyun 	u32 sector_start, sector_end;
262*4882a593Smuzhiyun 	u32 num_sectors;
263*4882a593Smuzhiyun 	u32 mem_op;
264*4882a593Smuzhiyun 	u32 sr_bp;
265*4882a593Smuzhiyun 	u32 sr_tb;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	num_sectors = mtd->size / mtd->erasesize;
268*4882a593Smuzhiyun 	sector_start = ofs / mtd->erasesize;
269*4882a593Smuzhiyun 	sector_end = (ofs + len) / mtd->erasesize;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (sector_start >= num_sectors / 2) {
272*4882a593Smuzhiyun 		sr_bp = fls(num_sectors - 1 - sector_start) + 1;
273*4882a593Smuzhiyun 		sr_tb = 0;
274*4882a593Smuzhiyun 	} else if (sector_end < num_sectors / 2) {
275*4882a593Smuzhiyun 		sr_bp = fls(sector_end) + 1;
276*4882a593Smuzhiyun 		sr_tb = 1;
277*4882a593Smuzhiyun 	} else {
278*4882a593Smuzhiyun 		sr_bp = 15;
279*4882a593Smuzhiyun 		sr_tb = 0;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	mem_op = (sr_tb << 12) | (sr_bp << 8);
283*4882a593Smuzhiyun 	mem_op |= QUADSPI_MEM_OP_SECTOR_PROTECT;
284*4882a593Smuzhiyun 	debug("lock %08x\n", mem_op);
285*4882a593Smuzhiyun 	writel(mem_op, &regs->mem_op);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
altera_qspi_unlock(struct mtd_info * mtd,loff_t ofs,uint64_t len)290*4882a593Smuzhiyun static int altera_qspi_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct udevice *dev = mtd->dev;
293*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
294*4882a593Smuzhiyun 	struct altera_qspi_regs *regs = pdata->regs;
295*4882a593Smuzhiyun 	u32 mem_op;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	mem_op = QUADSPI_MEM_OP_SECTOR_PROTECT;
298*4882a593Smuzhiyun 	debug("unlock %08x\n", mem_op);
299*4882a593Smuzhiyun 	writel(mem_op, &regs->mem_op);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
altera_qspi_probe(struct udevice * dev)304*4882a593Smuzhiyun static int altera_qspi_probe(struct udevice *dev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
307*4882a593Smuzhiyun 	struct altera_qspi_regs *regs = pdata->regs;
308*4882a593Smuzhiyun 	unsigned long base = (unsigned long)pdata->base;
309*4882a593Smuzhiyun 	struct mtd_info *mtd;
310*4882a593Smuzhiyun 	flash_info_t *flash = &flash_info[0];
311*4882a593Smuzhiyun 	u32 rdid;
312*4882a593Smuzhiyun 	int i;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	rdid = readl(&regs->rd_rdid);
315*4882a593Smuzhiyun 	debug("rdid %x\n", rdid);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	mtd = dev_get_uclass_priv(dev);
318*4882a593Smuzhiyun 	mtd->dev = dev;
319*4882a593Smuzhiyun 	mtd->name		= "nor0";
320*4882a593Smuzhiyun 	mtd->type		= MTD_NORFLASH;
321*4882a593Smuzhiyun 	mtd->flags		= MTD_CAP_NORFLASH;
322*4882a593Smuzhiyun 	mtd->size		= 1 << ((rdid & 0xff) - 6);
323*4882a593Smuzhiyun 	mtd->writesize		= 1;
324*4882a593Smuzhiyun 	mtd->writebufsize	= mtd->writesize;
325*4882a593Smuzhiyun 	mtd->_erase		= altera_qspi_erase;
326*4882a593Smuzhiyun 	mtd->_read		= altera_qspi_read;
327*4882a593Smuzhiyun 	mtd->_write		= altera_qspi_write;
328*4882a593Smuzhiyun 	mtd->_sync		= altera_qspi_sync;
329*4882a593Smuzhiyun 	mtd->_lock		= altera_qspi_lock;
330*4882a593Smuzhiyun 	mtd->_unlock		= altera_qspi_unlock;
331*4882a593Smuzhiyun 	mtd->numeraseregions = 0;
332*4882a593Smuzhiyun 	mtd->erasesize = 0x10000;
333*4882a593Smuzhiyun 	if (add_mtd_device(mtd))
334*4882a593Smuzhiyun 		return -ENOMEM;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	flash->mtd = mtd;
337*4882a593Smuzhiyun 	flash->size = mtd->size;
338*4882a593Smuzhiyun 	flash->sector_count = mtd->size / mtd->erasesize;
339*4882a593Smuzhiyun 	flash->flash_id = rdid;
340*4882a593Smuzhiyun 	flash->start[0] = base;
341*4882a593Smuzhiyun 	for (i = 1; i < flash->sector_count; i++)
342*4882a593Smuzhiyun 		flash->start[i] = flash->start[i - 1] + mtd->erasesize;
343*4882a593Smuzhiyun 	gd->bd->bi_flashstart = base;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
altera_qspi_ofdata_to_platdata(struct udevice * dev)348*4882a593Smuzhiyun static int altera_qspi_ofdata_to_platdata(struct udevice *dev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct altera_qspi_platdata *pdata = dev_get_platdata(dev);
351*4882a593Smuzhiyun 	void *blob = (void *)gd->fdt_blob;
352*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
353*4882a593Smuzhiyun 	const char *list, *end;
354*4882a593Smuzhiyun 	const fdt32_t *cell;
355*4882a593Smuzhiyun 	void *base;
356*4882a593Smuzhiyun 	unsigned long addr, size;
357*4882a593Smuzhiyun 	int parent, addrc, sizec;
358*4882a593Smuzhiyun 	int len, idx;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/*
361*4882a593Smuzhiyun 	 * decode regs. there are multiple reg tuples, and they need to
362*4882a593Smuzhiyun 	 * match with reg-names.
363*4882a593Smuzhiyun 	 */
364*4882a593Smuzhiyun 	parent = fdt_parent_offset(blob, node);
365*4882a593Smuzhiyun 	fdt_support_default_count_cells(blob, parent, &addrc, &sizec);
366*4882a593Smuzhiyun 	list = fdt_getprop(blob, node, "reg-names", &len);
367*4882a593Smuzhiyun 	if (!list)
368*4882a593Smuzhiyun 		return -ENOENT;
369*4882a593Smuzhiyun 	end = list + len;
370*4882a593Smuzhiyun 	cell = fdt_getprop(blob, node, "reg", &len);
371*4882a593Smuzhiyun 	if (!cell)
372*4882a593Smuzhiyun 		return -ENOENT;
373*4882a593Smuzhiyun 	idx = 0;
374*4882a593Smuzhiyun 	while (list < end) {
375*4882a593Smuzhiyun 		addr = fdt_translate_address((void *)blob,
376*4882a593Smuzhiyun 					     node, cell + idx);
377*4882a593Smuzhiyun 		size = fdt_addr_to_cpu(cell[idx + addrc]);
378*4882a593Smuzhiyun 		base = map_physmem(addr, size, MAP_NOCACHE);
379*4882a593Smuzhiyun 		len = strlen(list);
380*4882a593Smuzhiyun 		if (strcmp(list, "avl_csr") == 0) {
381*4882a593Smuzhiyun 			pdata->regs = base;
382*4882a593Smuzhiyun 		} else if (strcmp(list, "avl_mem") == 0) {
383*4882a593Smuzhiyun 			pdata->base = base;
384*4882a593Smuzhiyun 			pdata->size = size;
385*4882a593Smuzhiyun 		}
386*4882a593Smuzhiyun 		idx += addrc + sizec;
387*4882a593Smuzhiyun 		list += (len + 1);
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static const struct udevice_id altera_qspi_ids[] = {
394*4882a593Smuzhiyun 	{ .compatible = "altr,quadspi-1.0" },
395*4882a593Smuzhiyun 	{}
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun U_BOOT_DRIVER(altera_qspi) = {
399*4882a593Smuzhiyun 	.name	= "altera_qspi",
400*4882a593Smuzhiyun 	.id	= UCLASS_MTD,
401*4882a593Smuzhiyun 	.of_match = altera_qspi_ids,
402*4882a593Smuzhiyun 	.ofdata_to_platdata = altera_qspi_ofdata_to_platdata,
403*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct altera_qspi_platdata),
404*4882a593Smuzhiyun 	.probe	= altera_qspi_probe,
405*4882a593Smuzhiyun };
406