1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Socionext Inc.
3*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <fdtdec.h>
11*4882a593Smuzhiyun #include <mmc.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <linux/compat.h>
14*4882a593Smuzhiyun #include <linux/dma-direction.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/sizes.h>
17*4882a593Smuzhiyun #include <asm/unaligned.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define UNIPHIER_SD_CMD 0x000 /* command */
22*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_NOSTOP BIT(14) /* No automatic CMD12 issue */
23*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_MULTI BIT(13) /* multiple block transfer */
24*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_RD BIT(12) /* 1: read, 0: write */
25*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_DATA BIT(11) /* data transfer */
26*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_APP BIT(6) /* ACMD preceded by CMD55 */
27*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_NORMAL (0 << 8)/* auto-detect of resp-type */
28*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_RSP_NONE (3 << 8)/* response: none */
29*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_RSP_R1 (4 << 8)/* response: R1, R5, R6, R7 */
30*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_RSP_R1B (5 << 8)/* response: R1b, R5b */
31*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_RSP_R2 (6 << 8)/* response: R2 */
32*4882a593Smuzhiyun #define UNIPHIER_SD_CMD_RSP_R3 (7 << 8)/* response: R3, R4 */
33*4882a593Smuzhiyun #define UNIPHIER_SD_ARG 0x008 /* command argument */
34*4882a593Smuzhiyun #define UNIPHIER_SD_STOP 0x010 /* stop action control */
35*4882a593Smuzhiyun #define UNIPHIER_SD_STOP_SEC BIT(8) /* use sector count */
36*4882a593Smuzhiyun #define UNIPHIER_SD_STOP_STP BIT(0) /* issue CMD12 */
37*4882a593Smuzhiyun #define UNIPHIER_SD_SECCNT 0x014 /* sector counter */
38*4882a593Smuzhiyun #define UNIPHIER_SD_RSP10 0x018 /* response[39:8] */
39*4882a593Smuzhiyun #define UNIPHIER_SD_RSP32 0x020 /* response[71:40] */
40*4882a593Smuzhiyun #define UNIPHIER_SD_RSP54 0x028 /* response[103:72] */
41*4882a593Smuzhiyun #define UNIPHIER_SD_RSP76 0x030 /* response[127:104] */
42*4882a593Smuzhiyun #define UNIPHIER_SD_INFO1 0x038 /* IRQ status 1 */
43*4882a593Smuzhiyun #define UNIPHIER_SD_INFO1_CD BIT(5) /* state of card detect */
44*4882a593Smuzhiyun #define UNIPHIER_SD_INFO1_INSERT BIT(4) /* card inserted */
45*4882a593Smuzhiyun #define UNIPHIER_SD_INFO1_REMOVE BIT(3) /* card removed */
46*4882a593Smuzhiyun #define UNIPHIER_SD_INFO1_CMP BIT(2) /* data complete */
47*4882a593Smuzhiyun #define UNIPHIER_SD_INFO1_RSP BIT(0) /* response complete */
48*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2 0x03c /* IRQ status 2 */
49*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_ILA BIT(15) /* illegal access err */
50*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_CBSY BIT(14) /* command busy */
51*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_BWE BIT(9) /* write buffer ready */
52*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_BRE BIT(8) /* read buffer ready */
53*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_DAT0 BIT(7) /* SDDAT0 */
54*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_RTO BIT(6) /* response time out */
55*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_ILR BIT(5) /* illegal read err */
56*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_ILW BIT(4) /* illegal write err */
57*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_TO BIT(3) /* time out error */
58*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_END BIT(2) /* END bit error */
59*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_CRC BIT(1) /* CRC error */
60*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_ERR_IDX BIT(0) /* cmd index error */
61*4882a593Smuzhiyun #define UNIPHIER_SD_INFO1_MASK 0x040
62*4882a593Smuzhiyun #define UNIPHIER_SD_INFO2_MASK 0x044
63*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL 0x048 /* clock divisor */
64*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV_MASK 0x104ff
65*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV1024 BIT(16) /* SDCLK = CLK / 1024 */
66*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV512 BIT(7) /* SDCLK = CLK / 512 */
67*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV256 BIT(6) /* SDCLK = CLK / 256 */
68*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV128 BIT(5) /* SDCLK = CLK / 128 */
69*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV64 BIT(4) /* SDCLK = CLK / 64 */
70*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV32 BIT(3) /* SDCLK = CLK / 32 */
71*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV16 BIT(2) /* SDCLK = CLK / 16 */
72*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV8 BIT(1) /* SDCLK = CLK / 8 */
73*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV4 BIT(0) /* SDCLK = CLK / 4 */
74*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV2 0 /* SDCLK = CLK / 2 */
75*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_DIV1 BIT(10) /* SDCLK = CLK */
76*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_OFFEN BIT(9) /* stop SDCLK when unused */
77*4882a593Smuzhiyun #define UNIPHIER_SD_CLKCTL_SCLKEN BIT(8) /* SDCLK output enable */
78*4882a593Smuzhiyun #define UNIPHIER_SD_SIZE 0x04c /* block size */
79*4882a593Smuzhiyun #define UNIPHIER_SD_OPTION 0x050
80*4882a593Smuzhiyun #define UNIPHIER_SD_OPTION_WIDTH_MASK (5 << 13)
81*4882a593Smuzhiyun #define UNIPHIER_SD_OPTION_WIDTH_1 (4 << 13)
82*4882a593Smuzhiyun #define UNIPHIER_SD_OPTION_WIDTH_4 (0 << 13)
83*4882a593Smuzhiyun #define UNIPHIER_SD_OPTION_WIDTH_8 (1 << 13)
84*4882a593Smuzhiyun #define UNIPHIER_SD_BUF 0x060 /* read/write buffer */
85*4882a593Smuzhiyun #define UNIPHIER_SD_EXTMODE 0x1b0
86*4882a593Smuzhiyun #define UNIPHIER_SD_EXTMODE_DMA_EN BIT(1) /* transfer 1: DMA, 0: pio */
87*4882a593Smuzhiyun #define UNIPHIER_SD_SOFT_RST 0x1c0
88*4882a593Smuzhiyun #define UNIPHIER_SD_SOFT_RST_RSTX BIT(0) /* reset deassert */
89*4882a593Smuzhiyun #define UNIPHIER_SD_VERSION 0x1c4 /* version register */
90*4882a593Smuzhiyun #define UNIPHIER_SD_VERSION_IP 0xff /* IP version */
91*4882a593Smuzhiyun #define UNIPHIER_SD_HOST_MODE 0x1c8
92*4882a593Smuzhiyun #define UNIPHIER_SD_IF_MODE 0x1cc
93*4882a593Smuzhiyun #define UNIPHIER_SD_IF_MODE_DDR BIT(0) /* DDR mode */
94*4882a593Smuzhiyun #define UNIPHIER_SD_VOLT 0x1e4 /* voltage switch */
95*4882a593Smuzhiyun #define UNIPHIER_SD_VOLT_MASK (3 << 0)
96*4882a593Smuzhiyun #define UNIPHIER_SD_VOLT_OFF (0 << 0)
97*4882a593Smuzhiyun #define UNIPHIER_SD_VOLT_330 (1 << 0)/* 3.3V signal */
98*4882a593Smuzhiyun #define UNIPHIER_SD_VOLT_180 (2 << 0)/* 1.8V signal */
99*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_MODE 0x410
100*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_MODE_DIR_RD BIT(16) /* 1: from device, 0: to dev */
101*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_MODE_ADDR_INC BIT(0) /* 1: address inc, 0: fixed */
102*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_CTL 0x414
103*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_CTL_START BIT(0) /* start DMA (auto cleared) */
104*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_RST 0x418
105*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_RST_RD BIT(9)
106*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_RST_WR BIT(8)
107*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO1 0x420
108*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO1_END_RD2 BIT(20) /* DMA from device is complete*/
109*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO1_END_RD BIT(17) /* Don't use! Hardware bug */
110*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO1_END_WR BIT(16) /* DMA to device is complete */
111*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO1_MASK 0x424
112*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO2 0x428
113*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO2_ERR_RD BIT(17)
114*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO2_ERR_WR BIT(16)
115*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_INFO2_MASK 0x42c
116*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_ADDR_L 0x440
117*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_ADDR_H 0x444
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* alignment required by the DMA engine of this controller */
120*4882a593Smuzhiyun #define UNIPHIER_SD_DMA_MINALIGN 0x10
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct uniphier_sd_plat {
123*4882a593Smuzhiyun struct mmc_config cfg;
124*4882a593Smuzhiyun struct mmc mmc;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct uniphier_sd_priv {
128*4882a593Smuzhiyun void __iomem *regbase;
129*4882a593Smuzhiyun unsigned long mclk;
130*4882a593Smuzhiyun unsigned int version;
131*4882a593Smuzhiyun u32 caps;
132*4882a593Smuzhiyun #define UNIPHIER_SD_CAP_NONREMOVABLE BIT(0) /* Nonremovable e.g. eMMC */
133*4882a593Smuzhiyun #define UNIPHIER_SD_CAP_DMA_INTERNAL BIT(1) /* have internal DMA engine */
134*4882a593Smuzhiyun #define UNIPHIER_SD_CAP_DIV1024 BIT(2) /* divisor 1024 is available */
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
__dma_map_single(void * ptr,size_t size,enum dma_data_direction dir)137*4882a593Smuzhiyun static dma_addr_t __dma_map_single(void *ptr, size_t size,
138*4882a593Smuzhiyun enum dma_data_direction dir)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun unsigned long addr = (unsigned long)ptr;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (dir == DMA_FROM_DEVICE)
143*4882a593Smuzhiyun invalidate_dcache_range(addr, addr + size);
144*4882a593Smuzhiyun else
145*4882a593Smuzhiyun flush_dcache_range(addr, addr + size);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return addr;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
__dma_unmap_single(dma_addr_t addr,size_t size,enum dma_data_direction dir)150*4882a593Smuzhiyun static void __dma_unmap_single(dma_addr_t addr, size_t size,
151*4882a593Smuzhiyun enum dma_data_direction dir)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun if (dir != DMA_TO_DEVICE)
154*4882a593Smuzhiyun invalidate_dcache_range(addr, addr + size);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
uniphier_sd_check_error(struct udevice * dev)157*4882a593Smuzhiyun static int uniphier_sd_check_error(struct udevice *dev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
160*4882a593Smuzhiyun u32 info2 = readl(priv->regbase + UNIPHIER_SD_INFO2);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (info2 & UNIPHIER_SD_INFO2_ERR_RTO) {
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * TIMEOUT must be returned for unsupported command. Do not
165*4882a593Smuzhiyun * display error log since this might be a part of sequence to
166*4882a593Smuzhiyun * distinguish between SD and MMC.
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun return -ETIMEDOUT;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (info2 & UNIPHIER_SD_INFO2_ERR_TO) {
172*4882a593Smuzhiyun dev_err(dev, "timeout error\n");
173*4882a593Smuzhiyun return -ETIMEDOUT;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (info2 & (UNIPHIER_SD_INFO2_ERR_END | UNIPHIER_SD_INFO2_ERR_CRC |
177*4882a593Smuzhiyun UNIPHIER_SD_INFO2_ERR_IDX)) {
178*4882a593Smuzhiyun dev_err(dev, "communication out of sync\n");
179*4882a593Smuzhiyun return -EILSEQ;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (info2 & (UNIPHIER_SD_INFO2_ERR_ILA | UNIPHIER_SD_INFO2_ERR_ILR |
183*4882a593Smuzhiyun UNIPHIER_SD_INFO2_ERR_ILW)) {
184*4882a593Smuzhiyun dev_err(dev, "illegal access\n");
185*4882a593Smuzhiyun return -EIO;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
uniphier_sd_wait_for_irq(struct udevice * dev,unsigned int reg,u32 flag)191*4882a593Smuzhiyun static int uniphier_sd_wait_for_irq(struct udevice *dev, unsigned int reg,
192*4882a593Smuzhiyun u32 flag)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
195*4882a593Smuzhiyun long wait = 1000000;
196*4882a593Smuzhiyun int ret;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun while (!(readl(priv->regbase + reg) & flag)) {
199*4882a593Smuzhiyun if (wait-- < 0) {
200*4882a593Smuzhiyun dev_err(dev, "timeout\n");
201*4882a593Smuzhiyun return -ETIMEDOUT;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun ret = uniphier_sd_check_error(dev);
205*4882a593Smuzhiyun if (ret)
206*4882a593Smuzhiyun return ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun udelay(1);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
uniphier_sd_pio_read_one_block(struct udevice * dev,u32 ** pbuf,uint blocksize)214*4882a593Smuzhiyun static int uniphier_sd_pio_read_one_block(struct udevice *dev, u32 **pbuf,
215*4882a593Smuzhiyun uint blocksize)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
218*4882a593Smuzhiyun int i, ret;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* wait until the buffer is filled with data */
221*4882a593Smuzhiyun ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
222*4882a593Smuzhiyun UNIPHIER_SD_INFO2_BRE);
223*4882a593Smuzhiyun if (ret)
224*4882a593Smuzhiyun return ret;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * Clear the status flag _before_ read the buffer out because
228*4882a593Smuzhiyun * UNIPHIER_SD_INFO2_BRE is edge-triggered, not level-triggered.
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun writel(0, priv->regbase + UNIPHIER_SD_INFO2);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
233*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
234*4882a593Smuzhiyun *(*pbuf)++ = readl(priv->regbase + UNIPHIER_SD_BUF);
235*4882a593Smuzhiyun } else {
236*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
237*4882a593Smuzhiyun put_unaligned(readl(priv->regbase + UNIPHIER_SD_BUF),
238*4882a593Smuzhiyun (*pbuf)++);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
uniphier_sd_pio_write_one_block(struct udevice * dev,const u32 ** pbuf,uint blocksize)244*4882a593Smuzhiyun static int uniphier_sd_pio_write_one_block(struct udevice *dev,
245*4882a593Smuzhiyun const u32 **pbuf, uint blocksize)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
248*4882a593Smuzhiyun int i, ret;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* wait until the buffer becomes empty */
251*4882a593Smuzhiyun ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
252*4882a593Smuzhiyun UNIPHIER_SD_INFO2_BWE);
253*4882a593Smuzhiyun if (ret)
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun writel(0, priv->regbase + UNIPHIER_SD_INFO2);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
259*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
260*4882a593Smuzhiyun writel(*(*pbuf)++, priv->regbase + UNIPHIER_SD_BUF);
261*4882a593Smuzhiyun } else {
262*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
263*4882a593Smuzhiyun writel(get_unaligned((*pbuf)++),
264*4882a593Smuzhiyun priv->regbase + UNIPHIER_SD_BUF);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
uniphier_sd_pio_xfer(struct udevice * dev,struct mmc_data * data)270*4882a593Smuzhiyun static int uniphier_sd_pio_xfer(struct udevice *dev, struct mmc_data *data)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun u32 *dest = (u32 *)data->dest;
273*4882a593Smuzhiyun const u32 *src = (const u32 *)data->src;
274*4882a593Smuzhiyun int i, ret;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun for (i = 0; i < data->blocks; i++) {
277*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ)
278*4882a593Smuzhiyun ret = uniphier_sd_pio_read_one_block(dev, &dest,
279*4882a593Smuzhiyun data->blocksize);
280*4882a593Smuzhiyun else
281*4882a593Smuzhiyun ret = uniphier_sd_pio_write_one_block(dev, &src,
282*4882a593Smuzhiyun data->blocksize);
283*4882a593Smuzhiyun if (ret)
284*4882a593Smuzhiyun return ret;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
uniphier_sd_dma_start(struct uniphier_sd_priv * priv,dma_addr_t dma_addr)290*4882a593Smuzhiyun static void uniphier_sd_dma_start(struct uniphier_sd_priv *priv,
291*4882a593Smuzhiyun dma_addr_t dma_addr)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun u32 tmp;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO1);
296*4882a593Smuzhiyun writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO2);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* enable DMA */
299*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
300*4882a593Smuzhiyun tmp |= UNIPHIER_SD_EXTMODE_DMA_EN;
301*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_L);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* suppress the warning "right shift count >= width of type" */
306*4882a593Smuzhiyun dma_addr >>= min_t(int, 32, 8 * sizeof(dma_addr));
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_H);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun writel(UNIPHIER_SD_DMA_CTL_START, priv->regbase + UNIPHIER_SD_DMA_CTL);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
uniphier_sd_dma_wait_for_irq(struct udevice * dev,u32 flag,unsigned int blocks)313*4882a593Smuzhiyun static int uniphier_sd_dma_wait_for_irq(struct udevice *dev, u32 flag,
314*4882a593Smuzhiyun unsigned int blocks)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
317*4882a593Smuzhiyun long wait = 1000000 + 10 * blocks;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun while (!(readl(priv->regbase + UNIPHIER_SD_DMA_INFO1) & flag)) {
320*4882a593Smuzhiyun if (wait-- < 0) {
321*4882a593Smuzhiyun dev_err(dev, "timeout during DMA\n");
322*4882a593Smuzhiyun return -ETIMEDOUT;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun udelay(10);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (readl(priv->regbase + UNIPHIER_SD_DMA_INFO2)) {
329*4882a593Smuzhiyun dev_err(dev, "error during DMA\n");
330*4882a593Smuzhiyun return -EIO;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
uniphier_sd_dma_xfer(struct udevice * dev,struct mmc_data * data)336*4882a593Smuzhiyun static int uniphier_sd_dma_xfer(struct udevice *dev, struct mmc_data *data)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
339*4882a593Smuzhiyun size_t len = data->blocks * data->blocksize;
340*4882a593Smuzhiyun void *buf;
341*4882a593Smuzhiyun enum dma_data_direction dir;
342*4882a593Smuzhiyun dma_addr_t dma_addr;
343*4882a593Smuzhiyun u32 poll_flag, tmp;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ) {
349*4882a593Smuzhiyun buf = data->dest;
350*4882a593Smuzhiyun dir = DMA_FROM_DEVICE;
351*4882a593Smuzhiyun poll_flag = UNIPHIER_SD_DMA_INFO1_END_RD2;
352*4882a593Smuzhiyun tmp |= UNIPHIER_SD_DMA_MODE_DIR_RD;
353*4882a593Smuzhiyun } else {
354*4882a593Smuzhiyun buf = (void *)data->src;
355*4882a593Smuzhiyun dir = DMA_TO_DEVICE;
356*4882a593Smuzhiyun poll_flag = UNIPHIER_SD_DMA_INFO1_END_WR;
357*4882a593Smuzhiyun tmp &= ~UNIPHIER_SD_DMA_MODE_DIR_RD;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun dma_addr = __dma_map_single(buf, len, dir);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun uniphier_sd_dma_start(priv, dma_addr);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ret = uniphier_sd_dma_wait_for_irq(dev, poll_flag, data->blocks);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun __dma_unmap_single(dma_addr, len, dir);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return ret;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* check if the address is DMA'able */
uniphier_sd_addr_is_dmaable(unsigned long addr)374*4882a593Smuzhiyun static bool uniphier_sd_addr_is_dmaable(unsigned long addr)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun if (!IS_ALIGNED(addr, UNIPHIER_SD_DMA_MINALIGN))
377*4882a593Smuzhiyun return false;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #if defined(CONFIG_ARCH_UNIPHIER) && !defined(CONFIG_ARM64) && \
380*4882a593Smuzhiyun defined(CONFIG_SPL_BUILD)
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * For UniPhier ARMv7 SoCs, the stack is allocated in the locked ways
383*4882a593Smuzhiyun * of L2, which is unreachable from the DMA engine.
384*4882a593Smuzhiyun */
385*4882a593Smuzhiyun if (addr < CONFIG_SPL_STACK)
386*4882a593Smuzhiyun return false;
387*4882a593Smuzhiyun #endif
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return true;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
uniphier_sd_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)392*4882a593Smuzhiyun static int uniphier_sd_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
393*4882a593Smuzhiyun struct mmc_data *data)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
396*4882a593Smuzhiyun int ret;
397*4882a593Smuzhiyun u32 tmp;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (readl(priv->regbase + UNIPHIER_SD_INFO2) & UNIPHIER_SD_INFO2_CBSY) {
400*4882a593Smuzhiyun dev_err(dev, "command busy\n");
401*4882a593Smuzhiyun return -EBUSY;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* clear all status flags */
405*4882a593Smuzhiyun writel(0, priv->regbase + UNIPHIER_SD_INFO1);
406*4882a593Smuzhiyun writel(0, priv->regbase + UNIPHIER_SD_INFO2);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* disable DMA once */
409*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
410*4882a593Smuzhiyun tmp &= ~UNIPHIER_SD_EXTMODE_DMA_EN;
411*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun writel(cmd->cmdarg, priv->regbase + UNIPHIER_SD_ARG);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun tmp = cmd->cmdidx;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (data) {
418*4882a593Smuzhiyun writel(data->blocksize, priv->regbase + UNIPHIER_SD_SIZE);
419*4882a593Smuzhiyun writel(data->blocks, priv->regbase + UNIPHIER_SD_SECCNT);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Do not send CMD12 automatically */
422*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_NOSTOP | UNIPHIER_SD_CMD_DATA;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (data->blocks > 1)
425*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_MULTI;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ)
428*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_RD;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * Do not use the response type auto-detection on this hardware.
433*4882a593Smuzhiyun * CMD8, for example, has different response types on SD and eMMC,
434*4882a593Smuzhiyun * while this controller always assumes the response type for SD.
435*4882a593Smuzhiyun * Set the response type manually.
436*4882a593Smuzhiyun */
437*4882a593Smuzhiyun switch (cmd->resp_type) {
438*4882a593Smuzhiyun case MMC_RSP_NONE:
439*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_RSP_NONE;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case MMC_RSP_R1:
442*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_RSP_R1;
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun case MMC_RSP_R1b:
445*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_RSP_R1B;
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun case MMC_RSP_R2:
448*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_RSP_R2;
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun case MMC_RSP_R3:
451*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CMD_RSP_R3;
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun default:
454*4882a593Smuzhiyun dev_err(dev, "unknown response type\n");
455*4882a593Smuzhiyun return -EINVAL;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun dev_dbg(dev, "sending CMD%d (SD_CMD=%08x, SD_ARG=%08x)\n",
459*4882a593Smuzhiyun cmd->cmdidx, tmp, cmd->cmdarg);
460*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_CMD);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
463*4882a593Smuzhiyun UNIPHIER_SD_INFO1_RSP);
464*4882a593Smuzhiyun if (ret)
465*4882a593Smuzhiyun return ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_136) {
468*4882a593Smuzhiyun u32 rsp_127_104 = readl(priv->regbase + UNIPHIER_SD_RSP76);
469*4882a593Smuzhiyun u32 rsp_103_72 = readl(priv->regbase + UNIPHIER_SD_RSP54);
470*4882a593Smuzhiyun u32 rsp_71_40 = readl(priv->regbase + UNIPHIER_SD_RSP32);
471*4882a593Smuzhiyun u32 rsp_39_8 = readl(priv->regbase + UNIPHIER_SD_RSP10);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun cmd->response[0] = ((rsp_127_104 & 0x00ffffff) << 8) |
474*4882a593Smuzhiyun ((rsp_103_72 & 0xff000000) >> 24);
475*4882a593Smuzhiyun cmd->response[1] = ((rsp_103_72 & 0x00ffffff) << 8) |
476*4882a593Smuzhiyun ((rsp_71_40 & 0xff000000) >> 24);
477*4882a593Smuzhiyun cmd->response[2] = ((rsp_71_40 & 0x00ffffff) << 8) |
478*4882a593Smuzhiyun ((rsp_39_8 & 0xff000000) >> 24);
479*4882a593Smuzhiyun cmd->response[3] = (rsp_39_8 & 0xffffff) << 8;
480*4882a593Smuzhiyun } else {
481*4882a593Smuzhiyun /* bit 39-8 */
482*4882a593Smuzhiyun cmd->response[0] = readl(priv->regbase + UNIPHIER_SD_RSP10);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (data) {
486*4882a593Smuzhiyun /* use DMA if the HW supports it and the buffer is aligned */
487*4882a593Smuzhiyun if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL &&
488*4882a593Smuzhiyun uniphier_sd_addr_is_dmaable((long)data->src))
489*4882a593Smuzhiyun ret = uniphier_sd_dma_xfer(dev, data);
490*4882a593Smuzhiyun else
491*4882a593Smuzhiyun ret = uniphier_sd_pio_xfer(dev, data);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
494*4882a593Smuzhiyun UNIPHIER_SD_INFO1_CMP);
495*4882a593Smuzhiyun if (ret)
496*4882a593Smuzhiyun return ret;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return ret;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
uniphier_sd_set_bus_width(struct uniphier_sd_priv * priv,struct mmc * mmc)502*4882a593Smuzhiyun static int uniphier_sd_set_bus_width(struct uniphier_sd_priv *priv,
503*4882a593Smuzhiyun struct mmc *mmc)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun u32 val, tmp;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun switch (mmc->bus_width) {
508*4882a593Smuzhiyun case 1:
509*4882a593Smuzhiyun val = UNIPHIER_SD_OPTION_WIDTH_1;
510*4882a593Smuzhiyun break;
511*4882a593Smuzhiyun case 4:
512*4882a593Smuzhiyun val = UNIPHIER_SD_OPTION_WIDTH_4;
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case 8:
515*4882a593Smuzhiyun val = UNIPHIER_SD_OPTION_WIDTH_8;
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun default:
518*4882a593Smuzhiyun return -EINVAL;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_OPTION);
522*4882a593Smuzhiyun tmp &= ~UNIPHIER_SD_OPTION_WIDTH_MASK;
523*4882a593Smuzhiyun tmp |= val;
524*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_OPTION);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
uniphier_sd_set_ddr_mode(struct uniphier_sd_priv * priv,struct mmc * mmc)529*4882a593Smuzhiyun static void uniphier_sd_set_ddr_mode(struct uniphier_sd_priv *priv,
530*4882a593Smuzhiyun struct mmc *mmc)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun u32 tmp;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_IF_MODE);
535*4882a593Smuzhiyun if (mmc_card_ddr(mmc))
536*4882a593Smuzhiyun tmp |= UNIPHIER_SD_IF_MODE_DDR;
537*4882a593Smuzhiyun else
538*4882a593Smuzhiyun tmp &= ~UNIPHIER_SD_IF_MODE_DDR;
539*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_IF_MODE);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
uniphier_sd_set_clk_rate(struct uniphier_sd_priv * priv,struct mmc * mmc)542*4882a593Smuzhiyun static void uniphier_sd_set_clk_rate(struct uniphier_sd_priv *priv,
543*4882a593Smuzhiyun struct mmc *mmc)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun unsigned int divisor;
546*4882a593Smuzhiyun u32 val, tmp;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (!mmc->clock)
549*4882a593Smuzhiyun return;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun divisor = DIV_ROUND_UP(priv->mclk, mmc->clock);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (divisor <= 1)
554*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV1;
555*4882a593Smuzhiyun else if (divisor <= 2)
556*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV2;
557*4882a593Smuzhiyun else if (divisor <= 4)
558*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV4;
559*4882a593Smuzhiyun else if (divisor <= 8)
560*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV8;
561*4882a593Smuzhiyun else if (divisor <= 16)
562*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV16;
563*4882a593Smuzhiyun else if (divisor <= 32)
564*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV32;
565*4882a593Smuzhiyun else if (divisor <= 64)
566*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV64;
567*4882a593Smuzhiyun else if (divisor <= 128)
568*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV128;
569*4882a593Smuzhiyun else if (divisor <= 256)
570*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV256;
571*4882a593Smuzhiyun else if (divisor <= 512 || !(priv->caps & UNIPHIER_SD_CAP_DIV1024))
572*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV512;
573*4882a593Smuzhiyun else
574*4882a593Smuzhiyun val = UNIPHIER_SD_CLKCTL_DIV1024;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_CLKCTL);
577*4882a593Smuzhiyun if (tmp & UNIPHIER_SD_CLKCTL_SCLKEN &&
578*4882a593Smuzhiyun (tmp & UNIPHIER_SD_CLKCTL_DIV_MASK) == val)
579*4882a593Smuzhiyun return;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* stop the clock before changing its rate to avoid a glitch signal */
582*4882a593Smuzhiyun tmp &= ~UNIPHIER_SD_CLKCTL_SCLKEN;
583*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun tmp &= ~UNIPHIER_SD_CLKCTL_DIV_MASK;
586*4882a593Smuzhiyun tmp |= val | UNIPHIER_SD_CLKCTL_OFFEN;
587*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun tmp |= UNIPHIER_SD_CLKCTL_SCLKEN;
590*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun udelay(1000);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
uniphier_sd_set_ios(struct udevice * dev)595*4882a593Smuzhiyun static int uniphier_sd_set_ios(struct udevice *dev)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
598*4882a593Smuzhiyun struct mmc *mmc = mmc_get_mmc_dev(dev);
599*4882a593Smuzhiyun int ret;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun dev_dbg(dev, "clock %uHz, DDRmode %d, width %u\n",
602*4882a593Smuzhiyun mmc->clock, mmc_card_ddr(mmc), mmc->bus_width);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun ret = uniphier_sd_set_bus_width(priv, mmc);
605*4882a593Smuzhiyun if (ret)
606*4882a593Smuzhiyun return ret;
607*4882a593Smuzhiyun uniphier_sd_set_ddr_mode(priv, mmc);
608*4882a593Smuzhiyun uniphier_sd_set_clk_rate(priv, mmc);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
uniphier_sd_get_cd(struct udevice * dev)613*4882a593Smuzhiyun static int uniphier_sd_get_cd(struct udevice *dev)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (priv->caps & UNIPHIER_SD_CAP_NONREMOVABLE)
618*4882a593Smuzhiyun return 1;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return !!(readl(priv->regbase + UNIPHIER_SD_INFO1) &
621*4882a593Smuzhiyun UNIPHIER_SD_INFO1_CD);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static const struct dm_mmc_ops uniphier_sd_ops = {
625*4882a593Smuzhiyun .send_cmd = uniphier_sd_send_cmd,
626*4882a593Smuzhiyun .set_ios = uniphier_sd_set_ios,
627*4882a593Smuzhiyun .get_cd = uniphier_sd_get_cd,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun
uniphier_sd_host_init(struct uniphier_sd_priv * priv)630*4882a593Smuzhiyun static void uniphier_sd_host_init(struct uniphier_sd_priv *priv)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun u32 tmp;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* soft reset of the host */
635*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_SOFT_RST);
636*4882a593Smuzhiyun tmp &= ~UNIPHIER_SD_SOFT_RST_RSTX;
637*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
638*4882a593Smuzhiyun tmp |= UNIPHIER_SD_SOFT_RST_RSTX;
639*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* FIXME: implement eMMC hw_reset */
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun writel(UNIPHIER_SD_STOP_SEC, priv->regbase + UNIPHIER_SD_STOP);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun * Connected to 32bit AXI.
647*4882a593Smuzhiyun * This register dropped backward compatibility at version 0x10.
648*4882a593Smuzhiyun * Write an appropriate value depending on the IP version.
649*4882a593Smuzhiyun */
650*4882a593Smuzhiyun writel(priv->version >= 0x10 ? 0x00000101 : 0x00000000,
651*4882a593Smuzhiyun priv->regbase + UNIPHIER_SD_HOST_MODE);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL) {
654*4882a593Smuzhiyun tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
655*4882a593Smuzhiyun tmp |= UNIPHIER_SD_DMA_MODE_ADDR_INC;
656*4882a593Smuzhiyun writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
uniphier_sd_bind(struct udevice * dev)660*4882a593Smuzhiyun static int uniphier_sd_bind(struct udevice *dev)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun struct uniphier_sd_plat *plat = dev_get_platdata(dev);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun return mmc_bind(dev, &plat->mmc, &plat->cfg);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
uniphier_sd_probe(struct udevice * dev)667*4882a593Smuzhiyun static int uniphier_sd_probe(struct udevice *dev)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct uniphier_sd_plat *plat = dev_get_platdata(dev);
670*4882a593Smuzhiyun struct uniphier_sd_priv *priv = dev_get_priv(dev);
671*4882a593Smuzhiyun struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
672*4882a593Smuzhiyun fdt_addr_t base;
673*4882a593Smuzhiyun struct clk clk;
674*4882a593Smuzhiyun int ret;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun base = devfdt_get_addr(dev);
677*4882a593Smuzhiyun if (base == FDT_ADDR_T_NONE)
678*4882a593Smuzhiyun return -EINVAL;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun priv->regbase = devm_ioremap(dev, base, SZ_2K);
681*4882a593Smuzhiyun if (!priv->regbase)
682*4882a593Smuzhiyun return -ENOMEM;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun ret = clk_get_by_index(dev, 0, &clk);
685*4882a593Smuzhiyun if (ret < 0) {
686*4882a593Smuzhiyun dev_err(dev, "failed to get host clock\n");
687*4882a593Smuzhiyun return ret;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* set to max rate */
691*4882a593Smuzhiyun priv->mclk = clk_set_rate(&clk, ULONG_MAX);
692*4882a593Smuzhiyun if (IS_ERR_VALUE(priv->mclk)) {
693*4882a593Smuzhiyun dev_err(dev, "failed to set rate for host clock\n");
694*4882a593Smuzhiyun clk_free(&clk);
695*4882a593Smuzhiyun return priv->mclk;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun ret = clk_enable(&clk);
699*4882a593Smuzhiyun clk_free(&clk);
700*4882a593Smuzhiyun if (ret) {
701*4882a593Smuzhiyun dev_err(dev, "failed to enable host clock\n");
702*4882a593Smuzhiyun return ret;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun plat->cfg.name = dev->name;
706*4882a593Smuzhiyun plat->cfg.host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun switch (fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "bus-width",
709*4882a593Smuzhiyun 1)) {
710*4882a593Smuzhiyun case 8:
711*4882a593Smuzhiyun plat->cfg.host_caps |= MMC_MODE_8BIT;
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun case 4:
714*4882a593Smuzhiyun plat->cfg.host_caps |= MMC_MODE_4BIT;
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun case 1:
717*4882a593Smuzhiyun break;
718*4882a593Smuzhiyun default:
719*4882a593Smuzhiyun dev_err(dev, "Invalid \"bus-width\" value\n");
720*4882a593Smuzhiyun return -EINVAL;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (fdt_get_property(gd->fdt_blob, dev_of_offset(dev), "non-removable",
724*4882a593Smuzhiyun NULL))
725*4882a593Smuzhiyun priv->caps |= UNIPHIER_SD_CAP_NONREMOVABLE;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun priv->version = readl(priv->regbase + UNIPHIER_SD_VERSION) &
728*4882a593Smuzhiyun UNIPHIER_SD_VERSION_IP;
729*4882a593Smuzhiyun dev_dbg(dev, "version %x\n", priv->version);
730*4882a593Smuzhiyun if (priv->version >= 0x10) {
731*4882a593Smuzhiyun priv->caps |= UNIPHIER_SD_CAP_DMA_INTERNAL;
732*4882a593Smuzhiyun priv->caps |= UNIPHIER_SD_CAP_DIV1024;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun uniphier_sd_host_init(priv);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun plat->cfg.voltages = MMC_VDD_165_195 | MMC_VDD_32_33 | MMC_VDD_33_34;
738*4882a593Smuzhiyun plat->cfg.f_min = priv->mclk /
739*4882a593Smuzhiyun (priv->caps & UNIPHIER_SD_CAP_DIV1024 ? 1024 : 512);
740*4882a593Smuzhiyun plat->cfg.f_max = priv->mclk;
741*4882a593Smuzhiyun plat->cfg.b_max = U32_MAX; /* max value of UNIPHIER_SD_SECCNT */
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun upriv->mmc = &plat->mmc;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static const struct udevice_id uniphier_sd_match[] = {
749*4882a593Smuzhiyun { .compatible = "socionext,uniphier-sdhc" },
750*4882a593Smuzhiyun { /* sentinel */ }
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun U_BOOT_DRIVER(uniphier_mmc) = {
754*4882a593Smuzhiyun .name = "uniphier-mmc",
755*4882a593Smuzhiyun .id = UCLASS_MMC,
756*4882a593Smuzhiyun .of_match = uniphier_sd_match,
757*4882a593Smuzhiyun .bind = uniphier_sd_bind,
758*4882a593Smuzhiyun .probe = uniphier_sd_probe,
759*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct uniphier_sd_priv),
760*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct uniphier_sd_plat),
761*4882a593Smuzhiyun .ops = &uniphier_sd_ops,
762*4882a593Smuzhiyun };
763