xref: /OK3568_Linux_fs/u-boot/drivers/mmc/sunxi_mmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2011
3*4882a593Smuzhiyun  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
4*4882a593Smuzhiyun  * Aaron <leafy.myeh@allwinnertech.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * MMC driver for allwinner sunxi platform.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <mmc.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/arch/cpu.h>
19*4882a593Smuzhiyun #include <asm/arch/gpio.h>
20*4882a593Smuzhiyun #include <asm/arch/mmc.h>
21*4882a593Smuzhiyun #include <asm-generic/gpio.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct sunxi_mmc_plat {
24*4882a593Smuzhiyun 	struct mmc_config cfg;
25*4882a593Smuzhiyun 	struct mmc mmc;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct sunxi_mmc_priv {
29*4882a593Smuzhiyun 	unsigned mmc_no;
30*4882a593Smuzhiyun 	uint32_t *mclkreg;
31*4882a593Smuzhiyun 	unsigned fatal_err;
32*4882a593Smuzhiyun 	struct gpio_desc cd_gpio;	/* Change Detect GPIO */
33*4882a593Smuzhiyun 	struct sunxi_mmc *reg;
34*4882a593Smuzhiyun 	struct mmc_config cfg;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
38*4882a593Smuzhiyun /* support 4 mmc hosts */
39*4882a593Smuzhiyun struct sunxi_mmc_priv mmc_host[4];
40*4882a593Smuzhiyun 
sunxi_mmc_getcd_gpio(int sdc_no)41*4882a593Smuzhiyun static int sunxi_mmc_getcd_gpio(int sdc_no)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	switch (sdc_no) {
44*4882a593Smuzhiyun 	case 0: return sunxi_name_to_gpio(CONFIG_MMC0_CD_PIN);
45*4882a593Smuzhiyun 	case 1: return sunxi_name_to_gpio(CONFIG_MMC1_CD_PIN);
46*4882a593Smuzhiyun 	case 2: return sunxi_name_to_gpio(CONFIG_MMC2_CD_PIN);
47*4882a593Smuzhiyun 	case 3: return sunxi_name_to_gpio(CONFIG_MMC3_CD_PIN);
48*4882a593Smuzhiyun 	}
49*4882a593Smuzhiyun 	return -EINVAL;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
mmc_resource_init(int sdc_no)52*4882a593Smuzhiyun static int mmc_resource_init(int sdc_no)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
55*4882a593Smuzhiyun 	struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
56*4882a593Smuzhiyun 	int cd_pin, ret = 0;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	debug("init mmc %d resource\n", sdc_no);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	switch (sdc_no) {
61*4882a593Smuzhiyun 	case 0:
62*4882a593Smuzhiyun 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC0_BASE;
63*4882a593Smuzhiyun 		priv->mclkreg = &ccm->sd0_clk_cfg;
64*4882a593Smuzhiyun 		break;
65*4882a593Smuzhiyun 	case 1:
66*4882a593Smuzhiyun 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC1_BASE;
67*4882a593Smuzhiyun 		priv->mclkreg = &ccm->sd1_clk_cfg;
68*4882a593Smuzhiyun 		break;
69*4882a593Smuzhiyun 	case 2:
70*4882a593Smuzhiyun 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC2_BASE;
71*4882a593Smuzhiyun 		priv->mclkreg = &ccm->sd2_clk_cfg;
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	case 3:
74*4882a593Smuzhiyun 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC3_BASE;
75*4882a593Smuzhiyun 		priv->mclkreg = &ccm->sd3_clk_cfg;
76*4882a593Smuzhiyun 		break;
77*4882a593Smuzhiyun 	default:
78*4882a593Smuzhiyun 		printf("Wrong mmc number %d\n", sdc_no);
79*4882a593Smuzhiyun 		return -1;
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 	priv->mmc_no = sdc_no;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	cd_pin = sunxi_mmc_getcd_gpio(sdc_no);
84*4882a593Smuzhiyun 	if (cd_pin >= 0) {
85*4882a593Smuzhiyun 		ret = gpio_request(cd_pin, "mmc_cd");
86*4882a593Smuzhiyun 		if (!ret) {
87*4882a593Smuzhiyun 			sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
88*4882a593Smuzhiyun 			ret = gpio_direction_input(cd_pin);
89*4882a593Smuzhiyun 		}
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return ret;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun 
mmc_set_mod_clk(struct sunxi_mmc_priv * priv,unsigned int hz)96*4882a593Smuzhiyun static int mmc_set_mod_clk(struct sunxi_mmc_priv *priv, unsigned int hz)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	unsigned int pll, pll_hz, div, n, oclk_dly, sclk_dly;
99*4882a593Smuzhiyun 	bool new_mode = false;
100*4882a593Smuzhiyun 	u32 val = 0;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MMC_SUNXI_HAS_NEW_MODE) && (priv->mmc_no == 2))
103*4882a593Smuzhiyun 		new_mode = true;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/*
106*4882a593Smuzhiyun 	 * The MMC clock has an extra /2 post-divider when operating in the new
107*4882a593Smuzhiyun 	 * mode.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	if (new_mode)
110*4882a593Smuzhiyun 		hz = hz * 2;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (hz <= 24000000) {
113*4882a593Smuzhiyun 		pll = CCM_MMC_CTRL_OSCM24;
114*4882a593Smuzhiyun 		pll_hz = 24000000;
115*4882a593Smuzhiyun 	} else {
116*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN9I
117*4882a593Smuzhiyun 		pll = CCM_MMC_CTRL_PLL_PERIPH0;
118*4882a593Smuzhiyun 		pll_hz = clock_get_pll4_periph0();
119*4882a593Smuzhiyun #else
120*4882a593Smuzhiyun 		pll = CCM_MMC_CTRL_PLL6;
121*4882a593Smuzhiyun 		pll_hz = clock_get_pll6();
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	div = pll_hz / hz;
126*4882a593Smuzhiyun 	if (pll_hz % hz)
127*4882a593Smuzhiyun 		div++;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	n = 0;
130*4882a593Smuzhiyun 	while (div > 16) {
131*4882a593Smuzhiyun 		n++;
132*4882a593Smuzhiyun 		div = (div + 1) / 2;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (n > 3) {
136*4882a593Smuzhiyun 		printf("mmc %u error cannot set clock to %u\n", priv->mmc_no,
137*4882a593Smuzhiyun 		       hz);
138*4882a593Smuzhiyun 		return -1;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* determine delays */
142*4882a593Smuzhiyun 	if (hz <= 400000) {
143*4882a593Smuzhiyun 		oclk_dly = 0;
144*4882a593Smuzhiyun 		sclk_dly = 0;
145*4882a593Smuzhiyun 	} else if (hz <= 25000000) {
146*4882a593Smuzhiyun 		oclk_dly = 0;
147*4882a593Smuzhiyun 		sclk_dly = 5;
148*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN9I
149*4882a593Smuzhiyun 	} else if (hz <= 50000000) {
150*4882a593Smuzhiyun 		oclk_dly = 5;
151*4882a593Smuzhiyun 		sclk_dly = 4;
152*4882a593Smuzhiyun 	} else {
153*4882a593Smuzhiyun 		/* hz > 50000000 */
154*4882a593Smuzhiyun 		oclk_dly = 2;
155*4882a593Smuzhiyun 		sclk_dly = 4;
156*4882a593Smuzhiyun #else
157*4882a593Smuzhiyun 	} else if (hz <= 50000000) {
158*4882a593Smuzhiyun 		oclk_dly = 3;
159*4882a593Smuzhiyun 		sclk_dly = 4;
160*4882a593Smuzhiyun 	} else {
161*4882a593Smuzhiyun 		/* hz > 50000000 */
162*4882a593Smuzhiyun 		oclk_dly = 1;
163*4882a593Smuzhiyun 		sclk_dly = 4;
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (new_mode) {
168*4882a593Smuzhiyun #ifdef CONFIG_MMC_SUNXI_HAS_NEW_MODE
169*4882a593Smuzhiyun 		val = CCM_MMC_CTRL_MODE_SEL_NEW;
170*4882a593Smuzhiyun 		setbits_le32(&priv->reg->ntsr, SUNXI_MMC_NTSR_MODE_SEL_NEW);
171*4882a593Smuzhiyun #endif
172*4882a593Smuzhiyun 	} else {
173*4882a593Smuzhiyun 		val = CCM_MMC_CTRL_OCLK_DLY(oclk_dly) |
174*4882a593Smuzhiyun 			CCM_MMC_CTRL_SCLK_DLY(sclk_dly);
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	writel(CCM_MMC_CTRL_ENABLE| pll | CCM_MMC_CTRL_N(n) |
178*4882a593Smuzhiyun 	       CCM_MMC_CTRL_M(div) | val, priv->mclkreg);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	debug("mmc %u set mod-clk req %u parent %u n %u m %u rate %u\n",
181*4882a593Smuzhiyun 	      priv->mmc_no, hz, pll_hz, 1u << n, div, pll_hz / (1u << n) / div);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
mmc_update_clk(struct sunxi_mmc_priv * priv)186*4882a593Smuzhiyun static int mmc_update_clk(struct sunxi_mmc_priv *priv)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	unsigned int cmd;
189*4882a593Smuzhiyun 	unsigned timeout_msecs = 2000;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	cmd = SUNXI_MMC_CMD_START |
192*4882a593Smuzhiyun 	      SUNXI_MMC_CMD_UPCLK_ONLY |
193*4882a593Smuzhiyun 	      SUNXI_MMC_CMD_WAIT_PRE_OVER;
194*4882a593Smuzhiyun 	writel(cmd, &priv->reg->cmd);
195*4882a593Smuzhiyun 	while (readl(&priv->reg->cmd) & SUNXI_MMC_CMD_START) {
196*4882a593Smuzhiyun 		if (!timeout_msecs--)
197*4882a593Smuzhiyun 			return -1;
198*4882a593Smuzhiyun 		udelay(1000);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* clock update sets various irq status bits, clear these */
202*4882a593Smuzhiyun 	writel(readl(&priv->reg->rint), &priv->reg->rint);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
mmc_config_clock(struct sunxi_mmc_priv * priv,struct mmc * mmc)207*4882a593Smuzhiyun static int mmc_config_clock(struct sunxi_mmc_priv *priv, struct mmc *mmc)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	unsigned rval = readl(&priv->reg->clkcr);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* Disable Clock */
212*4882a593Smuzhiyun 	rval &= ~SUNXI_MMC_CLK_ENABLE;
213*4882a593Smuzhiyun 	writel(rval, &priv->reg->clkcr);
214*4882a593Smuzhiyun 	if (mmc_update_clk(priv))
215*4882a593Smuzhiyun 		return -1;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Set mod_clk to new rate */
218*4882a593Smuzhiyun 	if (mmc_set_mod_clk(priv, mmc->clock))
219*4882a593Smuzhiyun 		return -1;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Clear internal divider */
222*4882a593Smuzhiyun 	rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK;
223*4882a593Smuzhiyun 	writel(rval, &priv->reg->clkcr);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Re-enable Clock */
226*4882a593Smuzhiyun 	rval |= SUNXI_MMC_CLK_ENABLE;
227*4882a593Smuzhiyun 	writel(rval, &priv->reg->clkcr);
228*4882a593Smuzhiyun 	if (mmc_update_clk(priv))
229*4882a593Smuzhiyun 		return -1;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
sunxi_mmc_set_ios_common(struct sunxi_mmc_priv * priv,struct mmc * mmc)234*4882a593Smuzhiyun static int sunxi_mmc_set_ios_common(struct sunxi_mmc_priv *priv,
235*4882a593Smuzhiyun 				    struct mmc *mmc)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	debug("set ios: bus_width: %x, clock: %d\n",
238*4882a593Smuzhiyun 	      mmc->bus_width, mmc->clock);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Change clock first */
241*4882a593Smuzhiyun 	if (mmc->clock && mmc_config_clock(priv, mmc) != 0) {
242*4882a593Smuzhiyun 		priv->fatal_err = 1;
243*4882a593Smuzhiyun 		return -EINVAL;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* Change bus width */
247*4882a593Smuzhiyun 	if (mmc->bus_width == 8)
248*4882a593Smuzhiyun 		writel(0x2, &priv->reg->width);
249*4882a593Smuzhiyun 	else if (mmc->bus_width == 4)
250*4882a593Smuzhiyun 		writel(0x1, &priv->reg->width);
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		writel(0x0, &priv->reg->width);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
sunxi_mmc_core_init(struct mmc * mmc)258*4882a593Smuzhiyun static int sunxi_mmc_core_init(struct mmc *mmc)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = mmc->priv;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Reset controller */
263*4882a593Smuzhiyun 	writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
264*4882a593Smuzhiyun 	udelay(1000);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun 
mmc_trans_data_by_cpu(struct sunxi_mmc_priv * priv,struct mmc * mmc,struct mmc_data * data)270*4882a593Smuzhiyun static int mmc_trans_data_by_cpu(struct sunxi_mmc_priv *priv, struct mmc *mmc,
271*4882a593Smuzhiyun 				 struct mmc_data *data)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	const int reading = !!(data->flags & MMC_DATA_READ);
274*4882a593Smuzhiyun 	const uint32_t status_bit = reading ? SUNXI_MMC_STATUS_FIFO_EMPTY :
275*4882a593Smuzhiyun 					      SUNXI_MMC_STATUS_FIFO_FULL;
276*4882a593Smuzhiyun 	unsigned i;
277*4882a593Smuzhiyun 	unsigned *buff = (unsigned int *)(reading ? data->dest : data->src);
278*4882a593Smuzhiyun 	unsigned byte_cnt = data->blocksize * data->blocks;
279*4882a593Smuzhiyun 	unsigned timeout_usecs = (byte_cnt >> 8) * 1000;
280*4882a593Smuzhiyun 	if (timeout_usecs < 2000000)
281*4882a593Smuzhiyun 		timeout_usecs = 2000000;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Always read / write data through the CPU */
284*4882a593Smuzhiyun 	setbits_le32(&priv->reg->gctrl, SUNXI_MMC_GCTRL_ACCESS_BY_AHB);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	for (i = 0; i < (byte_cnt >> 2); i++) {
287*4882a593Smuzhiyun 		while (readl(&priv->reg->status) & status_bit) {
288*4882a593Smuzhiyun 			if (!timeout_usecs--)
289*4882a593Smuzhiyun 				return -1;
290*4882a593Smuzhiyun 			udelay(1);
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		if (reading)
294*4882a593Smuzhiyun 			buff[i] = readl(&priv->reg->fifo);
295*4882a593Smuzhiyun 		else
296*4882a593Smuzhiyun 			writel(buff[i], &priv->reg->fifo);
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
mmc_rint_wait(struct sunxi_mmc_priv * priv,struct mmc * mmc,uint timeout_msecs,uint done_bit,const char * what)302*4882a593Smuzhiyun static int mmc_rint_wait(struct sunxi_mmc_priv *priv, struct mmc *mmc,
303*4882a593Smuzhiyun 			 uint timeout_msecs, uint done_bit, const char *what)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	unsigned int status;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	do {
308*4882a593Smuzhiyun 		status = readl(&priv->reg->rint);
309*4882a593Smuzhiyun 		if (!timeout_msecs-- ||
310*4882a593Smuzhiyun 		    (status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT)) {
311*4882a593Smuzhiyun 			debug("%s timeout %x\n", what,
312*4882a593Smuzhiyun 			      status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT);
313*4882a593Smuzhiyun 			return -ETIMEDOUT;
314*4882a593Smuzhiyun 		}
315*4882a593Smuzhiyun 		udelay(1000);
316*4882a593Smuzhiyun 	} while (!(status & done_bit));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv * priv,struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)321*4882a593Smuzhiyun static int sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv *priv,
322*4882a593Smuzhiyun 				     struct mmc *mmc, struct mmc_cmd *cmd,
323*4882a593Smuzhiyun 				     struct mmc_data *data)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	unsigned int cmdval = SUNXI_MMC_CMD_START;
326*4882a593Smuzhiyun 	unsigned int timeout_msecs;
327*4882a593Smuzhiyun 	int error = 0;
328*4882a593Smuzhiyun 	unsigned int status = 0;
329*4882a593Smuzhiyun 	unsigned int bytecnt = 0;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (priv->fatal_err)
332*4882a593Smuzhiyun 		return -1;
333*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_BUSY)
334*4882a593Smuzhiyun 		debug("mmc cmd %d check rsp busy\n", cmd->cmdidx);
335*4882a593Smuzhiyun 	if (cmd->cmdidx == 12)
336*4882a593Smuzhiyun 		return 0;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (!cmd->cmdidx)
339*4882a593Smuzhiyun 		cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
340*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_PRESENT)
341*4882a593Smuzhiyun 		cmdval |= SUNXI_MMC_CMD_RESP_EXPIRE;
342*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_136)
343*4882a593Smuzhiyun 		cmdval |= SUNXI_MMC_CMD_LONG_RESPONSE;
344*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_CRC)
345*4882a593Smuzhiyun 		cmdval |= SUNXI_MMC_CMD_CHK_RESPONSE_CRC;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (data) {
348*4882a593Smuzhiyun 		if ((u32)(long)data->dest & 0x3) {
349*4882a593Smuzhiyun 			error = -1;
350*4882a593Smuzhiyun 			goto out;
351*4882a593Smuzhiyun 		}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		cmdval |= SUNXI_MMC_CMD_DATA_EXPIRE|SUNXI_MMC_CMD_WAIT_PRE_OVER;
354*4882a593Smuzhiyun 		if (data->flags & MMC_DATA_WRITE)
355*4882a593Smuzhiyun 			cmdval |= SUNXI_MMC_CMD_WRITE;
356*4882a593Smuzhiyun 		if (data->blocks > 1)
357*4882a593Smuzhiyun 			cmdval |= SUNXI_MMC_CMD_AUTO_STOP;
358*4882a593Smuzhiyun 		writel(data->blocksize, &priv->reg->blksz);
359*4882a593Smuzhiyun 		writel(data->blocks * data->blocksize, &priv->reg->bytecnt);
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	debug("mmc %d, cmd %d(0x%08x), arg 0x%08x\n", priv->mmc_no,
363*4882a593Smuzhiyun 	      cmd->cmdidx, cmdval | cmd->cmdidx, cmd->cmdarg);
364*4882a593Smuzhiyun 	writel(cmd->cmdarg, &priv->reg->arg);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (!data)
367*4882a593Smuzhiyun 		writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/*
370*4882a593Smuzhiyun 	 * transfer data and check status
371*4882a593Smuzhiyun 	 * STATREG[2] : FIFO empty
372*4882a593Smuzhiyun 	 * STATREG[3] : FIFO full
373*4882a593Smuzhiyun 	 */
374*4882a593Smuzhiyun 	if (data) {
375*4882a593Smuzhiyun 		int ret = 0;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		bytecnt = data->blocksize * data->blocks;
378*4882a593Smuzhiyun 		debug("trans data %d bytes\n", bytecnt);
379*4882a593Smuzhiyun 		writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
380*4882a593Smuzhiyun 		ret = mmc_trans_data_by_cpu(priv, mmc, data);
381*4882a593Smuzhiyun 		if (ret) {
382*4882a593Smuzhiyun 			error = readl(&priv->reg->rint) &
383*4882a593Smuzhiyun 				SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT;
384*4882a593Smuzhiyun 			error = -ETIMEDOUT;
385*4882a593Smuzhiyun 			goto out;
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	error = mmc_rint_wait(priv, mmc, 1000, SUNXI_MMC_RINT_COMMAND_DONE,
390*4882a593Smuzhiyun 			      "cmd");
391*4882a593Smuzhiyun 	if (error)
392*4882a593Smuzhiyun 		goto out;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (data) {
395*4882a593Smuzhiyun 		timeout_msecs = 120;
396*4882a593Smuzhiyun 		debug("cacl timeout %x msec\n", timeout_msecs);
397*4882a593Smuzhiyun 		error = mmc_rint_wait(priv, mmc, timeout_msecs,
398*4882a593Smuzhiyun 				      data->blocks > 1 ?
399*4882a593Smuzhiyun 				      SUNXI_MMC_RINT_AUTO_COMMAND_DONE :
400*4882a593Smuzhiyun 				      SUNXI_MMC_RINT_DATA_OVER,
401*4882a593Smuzhiyun 				      "data");
402*4882a593Smuzhiyun 		if (error)
403*4882a593Smuzhiyun 			goto out;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_BUSY) {
407*4882a593Smuzhiyun 		timeout_msecs = 2000;
408*4882a593Smuzhiyun 		do {
409*4882a593Smuzhiyun 			status = readl(&priv->reg->status);
410*4882a593Smuzhiyun 			if (!timeout_msecs--) {
411*4882a593Smuzhiyun 				debug("busy timeout\n");
412*4882a593Smuzhiyun 				error = -ETIMEDOUT;
413*4882a593Smuzhiyun 				goto out;
414*4882a593Smuzhiyun 			}
415*4882a593Smuzhiyun 			udelay(1000);
416*4882a593Smuzhiyun 		} while (status & SUNXI_MMC_STATUS_CARD_DATA_BUSY);
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_136) {
420*4882a593Smuzhiyun 		cmd->response[0] = readl(&priv->reg->resp3);
421*4882a593Smuzhiyun 		cmd->response[1] = readl(&priv->reg->resp2);
422*4882a593Smuzhiyun 		cmd->response[2] = readl(&priv->reg->resp1);
423*4882a593Smuzhiyun 		cmd->response[3] = readl(&priv->reg->resp0);
424*4882a593Smuzhiyun 		debug("mmc resp 0x%08x 0x%08x 0x%08x 0x%08x\n",
425*4882a593Smuzhiyun 		      cmd->response[3], cmd->response[2],
426*4882a593Smuzhiyun 		      cmd->response[1], cmd->response[0]);
427*4882a593Smuzhiyun 	} else {
428*4882a593Smuzhiyun 		cmd->response[0] = readl(&priv->reg->resp0);
429*4882a593Smuzhiyun 		debug("mmc resp 0x%08x\n", cmd->response[0]);
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun out:
432*4882a593Smuzhiyun 	if (error < 0) {
433*4882a593Smuzhiyun 		writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
434*4882a593Smuzhiyun 		mmc_update_clk(priv);
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 	writel(0xffffffff, &priv->reg->rint);
437*4882a593Smuzhiyun 	writel(readl(&priv->reg->gctrl) | SUNXI_MMC_GCTRL_FIFO_RESET,
438*4882a593Smuzhiyun 	       &priv->reg->gctrl);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return error;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
sunxi_mmc_set_ios_legacy(struct mmc * mmc)444*4882a593Smuzhiyun static int sunxi_mmc_set_ios_legacy(struct mmc *mmc)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = mmc->priv;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return sunxi_mmc_set_ios_common(priv, mmc);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
sunxi_mmc_send_cmd_legacy(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)451*4882a593Smuzhiyun static int sunxi_mmc_send_cmd_legacy(struct mmc *mmc, struct mmc_cmd *cmd,
452*4882a593Smuzhiyun 				     struct mmc_data *data)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = mmc->priv;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return sunxi_mmc_send_cmd_common(priv, mmc, cmd, data);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
sunxi_mmc_getcd_legacy(struct mmc * mmc)459*4882a593Smuzhiyun static int sunxi_mmc_getcd_legacy(struct mmc *mmc)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = mmc->priv;
462*4882a593Smuzhiyun 	int cd_pin;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	cd_pin = sunxi_mmc_getcd_gpio(priv->mmc_no);
465*4882a593Smuzhiyun 	if (cd_pin < 0)
466*4882a593Smuzhiyun 		return 1;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return !gpio_get_value(cd_pin);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const struct mmc_ops sunxi_mmc_ops = {
472*4882a593Smuzhiyun 	.send_cmd	= sunxi_mmc_send_cmd_legacy,
473*4882a593Smuzhiyun 	.set_ios	= sunxi_mmc_set_ios_legacy,
474*4882a593Smuzhiyun 	.init		= sunxi_mmc_core_init,
475*4882a593Smuzhiyun 	.getcd		= sunxi_mmc_getcd_legacy,
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
sunxi_mmc_init(int sdc_no)478*4882a593Smuzhiyun struct mmc *sunxi_mmc_init(int sdc_no)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
481*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
482*4882a593Smuzhiyun 	struct mmc_config *cfg = &priv->cfg;
483*4882a593Smuzhiyun 	int ret;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	memset(priv, '\0', sizeof(struct sunxi_mmc_priv));
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	cfg->name = "SUNXI SD/MMC";
488*4882a593Smuzhiyun 	cfg->ops  = &sunxi_mmc_ops;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
491*4882a593Smuzhiyun 	cfg->host_caps = MMC_MODE_4BIT;
492*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN8I)
493*4882a593Smuzhiyun 	if (sdc_no == 2)
494*4882a593Smuzhiyun 		cfg->host_caps = MMC_MODE_8BIT;
495*4882a593Smuzhiyun #endif
496*4882a593Smuzhiyun 	cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
497*4882a593Smuzhiyun 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	cfg->f_min = 400000;
500*4882a593Smuzhiyun 	cfg->f_max = 52000000;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (mmc_resource_init(sdc_no) != 0)
503*4882a593Smuzhiyun 		return NULL;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* config ahb clock */
506*4882a593Smuzhiyun 	debug("init mmc %d clock and io\n", sdc_no);
507*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MMC(sdc_no));
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
510*4882a593Smuzhiyun 	/* unassert reset */
511*4882a593Smuzhiyun 	setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MMC(sdc_no));
512*4882a593Smuzhiyun #endif
513*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN9I)
514*4882a593Smuzhiyun 	/* sun9i has a mmc-common module, also set the gate and reset there */
515*4882a593Smuzhiyun 	writel(SUNXI_MMC_COMMON_CLK_GATE | SUNXI_MMC_COMMON_RESET,
516*4882a593Smuzhiyun 	       SUNXI_MMC_COMMON_BASE + 4 * sdc_no);
517*4882a593Smuzhiyun #endif
518*4882a593Smuzhiyun 	ret = mmc_set_mod_clk(priv, 24000000);
519*4882a593Smuzhiyun 	if (ret)
520*4882a593Smuzhiyun 		return NULL;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return mmc_create(cfg, priv);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun #else
525*4882a593Smuzhiyun 
sunxi_mmc_set_ios(struct udevice * dev)526*4882a593Smuzhiyun static int sunxi_mmc_set_ios(struct udevice *dev)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
529*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = dev_get_priv(dev);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return sunxi_mmc_set_ios_common(priv, &plat->mmc);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
sunxi_mmc_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)534*4882a593Smuzhiyun static int sunxi_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
535*4882a593Smuzhiyun 			      struct mmc_data *data)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
538*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = dev_get_priv(dev);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return sunxi_mmc_send_cmd_common(priv, &plat->mmc, cmd, data);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
sunxi_mmc_getcd(struct udevice * dev)543*4882a593Smuzhiyun static int sunxi_mmc_getcd(struct udevice *dev)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = dev_get_priv(dev);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (dm_gpio_is_valid(&priv->cd_gpio))
548*4882a593Smuzhiyun 		return dm_gpio_get_value(&priv->cd_gpio);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return 1;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun static const struct dm_mmc_ops sunxi_mmc_ops = {
554*4882a593Smuzhiyun 	.send_cmd	= sunxi_mmc_send_cmd,
555*4882a593Smuzhiyun 	.set_ios	= sunxi_mmc_set_ios,
556*4882a593Smuzhiyun 	.get_cd		= sunxi_mmc_getcd,
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
sunxi_mmc_probe(struct udevice * dev)559*4882a593Smuzhiyun static int sunxi_mmc_probe(struct udevice *dev)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
562*4882a593Smuzhiyun 	struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
563*4882a593Smuzhiyun 	struct sunxi_mmc_priv *priv = dev_get_priv(dev);
564*4882a593Smuzhiyun 	struct mmc_config *cfg = &plat->cfg;
565*4882a593Smuzhiyun 	struct ofnode_phandle_args args;
566*4882a593Smuzhiyun 	u32 *gate_reg;
567*4882a593Smuzhiyun 	int bus_width, ret;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	cfg->name = dev->name;
570*4882a593Smuzhiyun 	bus_width = dev_read_u32_default(dev, "bus-width", 1);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
573*4882a593Smuzhiyun 	cfg->host_caps = 0;
574*4882a593Smuzhiyun 	if (bus_width == 8)
575*4882a593Smuzhiyun 		cfg->host_caps |= MMC_MODE_8BIT;
576*4882a593Smuzhiyun 	if (bus_width >= 4)
577*4882a593Smuzhiyun 		cfg->host_caps |= MMC_MODE_4BIT;
578*4882a593Smuzhiyun 	cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
579*4882a593Smuzhiyun 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	cfg->f_min = 400000;
582*4882a593Smuzhiyun 	cfg->f_max = 52000000;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	priv->reg = (void *)dev_read_addr(dev);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* We don't have a sunxi clock driver so find the clock address here */
587*4882a593Smuzhiyun 	ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
588*4882a593Smuzhiyun 					  1, &args);
589*4882a593Smuzhiyun 	if (ret)
590*4882a593Smuzhiyun 		return ret;
591*4882a593Smuzhiyun 	priv->mclkreg = (u32 *)ofnode_get_addr(args.node);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
594*4882a593Smuzhiyun 					  0, &args);
595*4882a593Smuzhiyun 	if (ret)
596*4882a593Smuzhiyun 		return ret;
597*4882a593Smuzhiyun 	gate_reg = (u32 *)ofnode_get_addr(args.node);
598*4882a593Smuzhiyun 	setbits_le32(gate_reg, 1 << args.args[0]);
599*4882a593Smuzhiyun 	priv->mmc_no = args.args[0] - 8;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	ret = mmc_set_mod_clk(priv, 24000000);
602*4882a593Smuzhiyun 	if (ret)
603*4882a593Smuzhiyun 		return ret;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	/* This GPIO is optional */
606*4882a593Smuzhiyun 	if (!gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
607*4882a593Smuzhiyun 				  GPIOD_IS_IN)) {
608*4882a593Smuzhiyun 		int cd_pin = gpio_get_number(&priv->cd_gpio);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	upriv->mmc = &plat->mmc;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	/* Reset controller */
616*4882a593Smuzhiyun 	writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
617*4882a593Smuzhiyun 	udelay(1000);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
sunxi_mmc_bind(struct udevice * dev)622*4882a593Smuzhiyun static int sunxi_mmc_bind(struct udevice *dev)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	return mmc_bind(dev, &plat->mmc, &plat->cfg);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun static const struct udevice_id sunxi_mmc_ids[] = {
630*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun5i-a13-mmc" },
631*4882a593Smuzhiyun 	{ }
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun U_BOOT_DRIVER(sunxi_mmc_drv) = {
635*4882a593Smuzhiyun 	.name		= "sunxi_mmc",
636*4882a593Smuzhiyun 	.id		= UCLASS_MMC,
637*4882a593Smuzhiyun 	.of_match	= sunxi_mmc_ids,
638*4882a593Smuzhiyun 	.bind		= sunxi_mmc_bind,
639*4882a593Smuzhiyun 	.probe		= sunxi_mmc_probe,
640*4882a593Smuzhiyun 	.ops		= &sunxi_mmc_ops,
641*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct sunxi_mmc_plat),
642*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct sunxi_mmc_priv),
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun #endif
645