1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
3*4882a593Smuzhiyun * Author(s): Patrice Chotard, <patrice.chotard@st.com> for STMicroelectronics.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <fdtdec.h>
12*4882a593Smuzhiyun #include <linux/libfdt.h>
13*4882a593Smuzhiyun #include <mmc.h>
14*4882a593Smuzhiyun #include <reset.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <linux/iopoll.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun struct stm32_sdmmc2_plat {
20*4882a593Smuzhiyun struct mmc_config cfg;
21*4882a593Smuzhiyun struct mmc mmc;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct stm32_sdmmc2_priv {
25*4882a593Smuzhiyun fdt_addr_t base;
26*4882a593Smuzhiyun struct clk clk;
27*4882a593Smuzhiyun struct reset_ctl reset_ctl;
28*4882a593Smuzhiyun struct gpio_desc cd_gpio;
29*4882a593Smuzhiyun u32 clk_reg_msk;
30*4882a593Smuzhiyun u32 pwr_reg_msk;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct stm32_sdmmc2_ctx {
34*4882a593Smuzhiyun u32 cache_start;
35*4882a593Smuzhiyun u32 cache_end;
36*4882a593Smuzhiyun u32 data_length;
37*4882a593Smuzhiyun bool dpsm_abort;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* SDMMC REGISTERS OFFSET */
41*4882a593Smuzhiyun #define SDMMC_POWER 0x00 /* SDMMC power control */
42*4882a593Smuzhiyun #define SDMMC_CLKCR 0x04 /* SDMMC clock control */
43*4882a593Smuzhiyun #define SDMMC_ARG 0x08 /* SDMMC argument */
44*4882a593Smuzhiyun #define SDMMC_CMD 0x0C /* SDMMC command */
45*4882a593Smuzhiyun #define SDMMC_RESP1 0x14 /* SDMMC response 1 */
46*4882a593Smuzhiyun #define SDMMC_RESP2 0x18 /* SDMMC response 2 */
47*4882a593Smuzhiyun #define SDMMC_RESP3 0x1C /* SDMMC response 3 */
48*4882a593Smuzhiyun #define SDMMC_RESP4 0x20 /* SDMMC response 4 */
49*4882a593Smuzhiyun #define SDMMC_DTIMER 0x24 /* SDMMC data timer */
50*4882a593Smuzhiyun #define SDMMC_DLEN 0x28 /* SDMMC data length */
51*4882a593Smuzhiyun #define SDMMC_DCTRL 0x2C /* SDMMC data control */
52*4882a593Smuzhiyun #define SDMMC_DCOUNT 0x30 /* SDMMC data counter */
53*4882a593Smuzhiyun #define SDMMC_STA 0x34 /* SDMMC status */
54*4882a593Smuzhiyun #define SDMMC_ICR 0x38 /* SDMMC interrupt clear */
55*4882a593Smuzhiyun #define SDMMC_MASK 0x3C /* SDMMC mask */
56*4882a593Smuzhiyun #define SDMMC_IDMACTRL 0x50 /* SDMMC DMA control */
57*4882a593Smuzhiyun #define SDMMC_IDMABASE0 0x58 /* SDMMC DMA buffer 0 base address */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* SDMMC_POWER register */
60*4882a593Smuzhiyun #define SDMMC_POWER_PWRCTRL GENMASK(1, 0)
61*4882a593Smuzhiyun #define SDMMC_POWER_VSWITCH BIT(2)
62*4882a593Smuzhiyun #define SDMMC_POWER_VSWITCHEN BIT(3)
63*4882a593Smuzhiyun #define SDMMC_POWER_DIRPOL BIT(4)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* SDMMC_CLKCR register */
66*4882a593Smuzhiyun #define SDMMC_CLKCR_CLKDIV GENMASK(9, 0)
67*4882a593Smuzhiyun #define SDMMC_CLKCR_CLKDIV_MAX SDMMC_CLKCR_CLKDIV
68*4882a593Smuzhiyun #define SDMMC_CLKCR_PWRSAV BIT(12)
69*4882a593Smuzhiyun #define SDMMC_CLKCR_WIDBUS_4 BIT(14)
70*4882a593Smuzhiyun #define SDMMC_CLKCR_WIDBUS_8 BIT(15)
71*4882a593Smuzhiyun #define SDMMC_CLKCR_NEGEDGE BIT(16)
72*4882a593Smuzhiyun #define SDMMC_CLKCR_HWFC_EN BIT(17)
73*4882a593Smuzhiyun #define SDMMC_CLKCR_DDR BIT(18)
74*4882a593Smuzhiyun #define SDMMC_CLKCR_BUSSPEED BIT(19)
75*4882a593Smuzhiyun #define SDMMC_CLKCR_SELCLKRX GENMASK(21, 20)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* SDMMC_CMD register */
78*4882a593Smuzhiyun #define SDMMC_CMD_CMDINDEX GENMASK(5, 0)
79*4882a593Smuzhiyun #define SDMMC_CMD_CMDTRANS BIT(6)
80*4882a593Smuzhiyun #define SDMMC_CMD_CMDSTOP BIT(7)
81*4882a593Smuzhiyun #define SDMMC_CMD_WAITRESP GENMASK(9, 8)
82*4882a593Smuzhiyun #define SDMMC_CMD_WAITRESP_0 BIT(8)
83*4882a593Smuzhiyun #define SDMMC_CMD_WAITRESP_1 BIT(9)
84*4882a593Smuzhiyun #define SDMMC_CMD_WAITINT BIT(10)
85*4882a593Smuzhiyun #define SDMMC_CMD_WAITPEND BIT(11)
86*4882a593Smuzhiyun #define SDMMC_CMD_CPSMEN BIT(12)
87*4882a593Smuzhiyun #define SDMMC_CMD_DTHOLD BIT(13)
88*4882a593Smuzhiyun #define SDMMC_CMD_BOOTMODE BIT(14)
89*4882a593Smuzhiyun #define SDMMC_CMD_BOOTEN BIT(15)
90*4882a593Smuzhiyun #define SDMMC_CMD_CMDSUSPEND BIT(16)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* SDMMC_DCTRL register */
93*4882a593Smuzhiyun #define SDMMC_DCTRL_DTEN BIT(0)
94*4882a593Smuzhiyun #define SDMMC_DCTRL_DTDIR BIT(1)
95*4882a593Smuzhiyun #define SDMMC_DCTRL_DTMODE GENMASK(3, 2)
96*4882a593Smuzhiyun #define SDMMC_DCTRL_DBLOCKSIZE GENMASK(7, 4)
97*4882a593Smuzhiyun #define SDMMC_DCTRL_DBLOCKSIZE_SHIFT 4
98*4882a593Smuzhiyun #define SDMMC_DCTRL_RWSTART BIT(8)
99*4882a593Smuzhiyun #define SDMMC_DCTRL_RWSTOP BIT(9)
100*4882a593Smuzhiyun #define SDMMC_DCTRL_RWMOD BIT(10)
101*4882a593Smuzhiyun #define SDMMC_DCTRL_SDMMCEN BIT(11)
102*4882a593Smuzhiyun #define SDMMC_DCTRL_BOOTACKEN BIT(12)
103*4882a593Smuzhiyun #define SDMMC_DCTRL_FIFORST BIT(13)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* SDMMC_STA register */
106*4882a593Smuzhiyun #define SDMMC_STA_CCRCFAIL BIT(0)
107*4882a593Smuzhiyun #define SDMMC_STA_DCRCFAIL BIT(1)
108*4882a593Smuzhiyun #define SDMMC_STA_CTIMEOUT BIT(2)
109*4882a593Smuzhiyun #define SDMMC_STA_DTIMEOUT BIT(3)
110*4882a593Smuzhiyun #define SDMMC_STA_TXUNDERR BIT(4)
111*4882a593Smuzhiyun #define SDMMC_STA_RXOVERR BIT(5)
112*4882a593Smuzhiyun #define SDMMC_STA_CMDREND BIT(6)
113*4882a593Smuzhiyun #define SDMMC_STA_CMDSENT BIT(7)
114*4882a593Smuzhiyun #define SDMMC_STA_DATAEND BIT(8)
115*4882a593Smuzhiyun #define SDMMC_STA_DHOLD BIT(9)
116*4882a593Smuzhiyun #define SDMMC_STA_DBCKEND BIT(10)
117*4882a593Smuzhiyun #define SDMMC_STA_DABORT BIT(11)
118*4882a593Smuzhiyun #define SDMMC_STA_DPSMACT BIT(12)
119*4882a593Smuzhiyun #define SDMMC_STA_CPSMACT BIT(13)
120*4882a593Smuzhiyun #define SDMMC_STA_TXFIFOHE BIT(14)
121*4882a593Smuzhiyun #define SDMMC_STA_RXFIFOHF BIT(15)
122*4882a593Smuzhiyun #define SDMMC_STA_TXFIFOF BIT(16)
123*4882a593Smuzhiyun #define SDMMC_STA_RXFIFOF BIT(17)
124*4882a593Smuzhiyun #define SDMMC_STA_TXFIFOE BIT(18)
125*4882a593Smuzhiyun #define SDMMC_STA_RXFIFOE BIT(19)
126*4882a593Smuzhiyun #define SDMMC_STA_BUSYD0 BIT(20)
127*4882a593Smuzhiyun #define SDMMC_STA_BUSYD0END BIT(21)
128*4882a593Smuzhiyun #define SDMMC_STA_SDMMCIT BIT(22)
129*4882a593Smuzhiyun #define SDMMC_STA_ACKFAIL BIT(23)
130*4882a593Smuzhiyun #define SDMMC_STA_ACKTIMEOUT BIT(24)
131*4882a593Smuzhiyun #define SDMMC_STA_VSWEND BIT(25)
132*4882a593Smuzhiyun #define SDMMC_STA_CKSTOP BIT(26)
133*4882a593Smuzhiyun #define SDMMC_STA_IDMATE BIT(27)
134*4882a593Smuzhiyun #define SDMMC_STA_IDMABTC BIT(28)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* SDMMC_ICR register */
137*4882a593Smuzhiyun #define SDMMC_ICR_CCRCFAILC BIT(0)
138*4882a593Smuzhiyun #define SDMMC_ICR_DCRCFAILC BIT(1)
139*4882a593Smuzhiyun #define SDMMC_ICR_CTIMEOUTC BIT(2)
140*4882a593Smuzhiyun #define SDMMC_ICR_DTIMEOUTC BIT(3)
141*4882a593Smuzhiyun #define SDMMC_ICR_TXUNDERRC BIT(4)
142*4882a593Smuzhiyun #define SDMMC_ICR_RXOVERRC BIT(5)
143*4882a593Smuzhiyun #define SDMMC_ICR_CMDRENDC BIT(6)
144*4882a593Smuzhiyun #define SDMMC_ICR_CMDSENTC BIT(7)
145*4882a593Smuzhiyun #define SDMMC_ICR_DATAENDC BIT(8)
146*4882a593Smuzhiyun #define SDMMC_ICR_DHOLDC BIT(9)
147*4882a593Smuzhiyun #define SDMMC_ICR_DBCKENDC BIT(10)
148*4882a593Smuzhiyun #define SDMMC_ICR_DABORTC BIT(11)
149*4882a593Smuzhiyun #define SDMMC_ICR_BUSYD0ENDC BIT(21)
150*4882a593Smuzhiyun #define SDMMC_ICR_SDMMCITC BIT(22)
151*4882a593Smuzhiyun #define SDMMC_ICR_ACKFAILC BIT(23)
152*4882a593Smuzhiyun #define SDMMC_ICR_ACKTIMEOUTC BIT(24)
153*4882a593Smuzhiyun #define SDMMC_ICR_VSWENDC BIT(25)
154*4882a593Smuzhiyun #define SDMMC_ICR_CKSTOPC BIT(26)
155*4882a593Smuzhiyun #define SDMMC_ICR_IDMATEC BIT(27)
156*4882a593Smuzhiyun #define SDMMC_ICR_IDMABTCC BIT(28)
157*4882a593Smuzhiyun #define SDMMC_ICR_STATIC_FLAGS ((GENMASK(28, 21)) | (GENMASK(11, 0)))
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* SDMMC_MASK register */
160*4882a593Smuzhiyun #define SDMMC_MASK_CCRCFAILIE BIT(0)
161*4882a593Smuzhiyun #define SDMMC_MASK_DCRCFAILIE BIT(1)
162*4882a593Smuzhiyun #define SDMMC_MASK_CTIMEOUTIE BIT(2)
163*4882a593Smuzhiyun #define SDMMC_MASK_DTIMEOUTIE BIT(3)
164*4882a593Smuzhiyun #define SDMMC_MASK_TXUNDERRIE BIT(4)
165*4882a593Smuzhiyun #define SDMMC_MASK_RXOVERRIE BIT(5)
166*4882a593Smuzhiyun #define SDMMC_MASK_CMDRENDIE BIT(6)
167*4882a593Smuzhiyun #define SDMMC_MASK_CMDSENTIE BIT(7)
168*4882a593Smuzhiyun #define SDMMC_MASK_DATAENDIE BIT(8)
169*4882a593Smuzhiyun #define SDMMC_MASK_DHOLDIE BIT(9)
170*4882a593Smuzhiyun #define SDMMC_MASK_DBCKENDIE BIT(10)
171*4882a593Smuzhiyun #define SDMMC_MASK_DABORTIE BIT(11)
172*4882a593Smuzhiyun #define SDMMC_MASK_TXFIFOHEIE BIT(14)
173*4882a593Smuzhiyun #define SDMMC_MASK_RXFIFOHFIE BIT(15)
174*4882a593Smuzhiyun #define SDMMC_MASK_RXFIFOFIE BIT(17)
175*4882a593Smuzhiyun #define SDMMC_MASK_TXFIFOEIE BIT(18)
176*4882a593Smuzhiyun #define SDMMC_MASK_BUSYD0ENDIE BIT(21)
177*4882a593Smuzhiyun #define SDMMC_MASK_SDMMCITIE BIT(22)
178*4882a593Smuzhiyun #define SDMMC_MASK_ACKFAILIE BIT(23)
179*4882a593Smuzhiyun #define SDMMC_MASK_ACKTIMEOUTIE BIT(24)
180*4882a593Smuzhiyun #define SDMMC_MASK_VSWENDIE BIT(25)
181*4882a593Smuzhiyun #define SDMMC_MASK_CKSTOPIE BIT(26)
182*4882a593Smuzhiyun #define SDMMC_MASK_IDMABTCIE BIT(28)
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* SDMMC_IDMACTRL register */
185*4882a593Smuzhiyun #define SDMMC_IDMACTRL_IDMAEN BIT(0)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #define SDMMC_CMD_TIMEOUT 0xFFFFFFFF
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
190*4882a593Smuzhiyun
stm32_sdmmc2_start_data(struct stm32_sdmmc2_priv * priv,struct mmc_data * data,struct stm32_sdmmc2_ctx * ctx)191*4882a593Smuzhiyun static void stm32_sdmmc2_start_data(struct stm32_sdmmc2_priv *priv,
192*4882a593Smuzhiyun struct mmc_data *data,
193*4882a593Smuzhiyun struct stm32_sdmmc2_ctx *ctx)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u32 data_ctrl, idmabase0;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Configure the SDMMC DPSM (Data Path State Machine) */
198*4882a593Smuzhiyun data_ctrl = (__ilog2(data->blocksize) <<
199*4882a593Smuzhiyun SDMMC_DCTRL_DBLOCKSIZE_SHIFT) &
200*4882a593Smuzhiyun SDMMC_DCTRL_DBLOCKSIZE;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ) {
203*4882a593Smuzhiyun data_ctrl |= SDMMC_DCTRL_DTDIR;
204*4882a593Smuzhiyun idmabase0 = (u32)data->dest;
205*4882a593Smuzhiyun } else {
206*4882a593Smuzhiyun idmabase0 = (u32)data->src;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Set the SDMMC Data TimeOut value */
210*4882a593Smuzhiyun writel(SDMMC_CMD_TIMEOUT, priv->base + SDMMC_DTIMER);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Set the SDMMC DataLength value */
213*4882a593Smuzhiyun writel(ctx->data_length, priv->base + SDMMC_DLEN);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Write to SDMMC DCTRL */
216*4882a593Smuzhiyun writel(data_ctrl, priv->base + SDMMC_DCTRL);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Cache align */
219*4882a593Smuzhiyun ctx->cache_start = rounddown(idmabase0, ARCH_DMA_MINALIGN);
220*4882a593Smuzhiyun ctx->cache_end = roundup(idmabase0 + ctx->data_length,
221*4882a593Smuzhiyun ARCH_DMA_MINALIGN);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * Flush data cache before DMA start (clean and invalidate)
225*4882a593Smuzhiyun * Clean also needed for read
226*4882a593Smuzhiyun * Avoid issue on buffer not cached-aligned
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun flush_dcache_range(ctx->cache_start, ctx->cache_end);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Enable internal DMA */
231*4882a593Smuzhiyun writel(idmabase0, priv->base + SDMMC_IDMABASE0);
232*4882a593Smuzhiyun writel(SDMMC_IDMACTRL_IDMAEN, priv->base + SDMMC_IDMACTRL);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
stm32_sdmmc2_start_cmd(struct stm32_sdmmc2_priv * priv,struct mmc_cmd * cmd,u32 cmd_param)235*4882a593Smuzhiyun static void stm32_sdmmc2_start_cmd(struct stm32_sdmmc2_priv *priv,
236*4882a593Smuzhiyun struct mmc_cmd *cmd, u32 cmd_param)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun if (readl(priv->base + SDMMC_ARG) & SDMMC_CMD_CPSMEN)
239*4882a593Smuzhiyun writel(0, priv->base + SDMMC_ARG);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun cmd_param |= cmd->cmdidx | SDMMC_CMD_CPSMEN;
242*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_PRESENT) {
243*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_136)
244*4882a593Smuzhiyun cmd_param |= SDMMC_CMD_WAITRESP;
245*4882a593Smuzhiyun else if (cmd->resp_type & MMC_RSP_CRC)
246*4882a593Smuzhiyun cmd_param |= SDMMC_CMD_WAITRESP_0;
247*4882a593Smuzhiyun else
248*4882a593Smuzhiyun cmd_param |= SDMMC_CMD_WAITRESP_1;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Clear flags */
252*4882a593Smuzhiyun writel(SDMMC_ICR_STATIC_FLAGS, priv->base + SDMMC_ICR);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Set SDMMC argument value */
255*4882a593Smuzhiyun writel(cmd->cmdarg, priv->base + SDMMC_ARG);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Set SDMMC command parameters */
258*4882a593Smuzhiyun writel(cmd_param, priv->base + SDMMC_CMD);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
stm32_sdmmc2_end_cmd(struct stm32_sdmmc2_priv * priv,struct mmc_cmd * cmd,struct stm32_sdmmc2_ctx * ctx)261*4882a593Smuzhiyun static int stm32_sdmmc2_end_cmd(struct stm32_sdmmc2_priv *priv,
262*4882a593Smuzhiyun struct mmc_cmd *cmd,
263*4882a593Smuzhiyun struct stm32_sdmmc2_ctx *ctx)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u32 mask = SDMMC_STA_CTIMEOUT;
266*4882a593Smuzhiyun u32 status;
267*4882a593Smuzhiyun int ret;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_PRESENT) {
270*4882a593Smuzhiyun mask |= SDMMC_STA_CMDREND;
271*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_CRC)
272*4882a593Smuzhiyun mask |= SDMMC_STA_CCRCFAIL;
273*4882a593Smuzhiyun } else {
274*4882a593Smuzhiyun mask |= SDMMC_STA_CMDSENT;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Polling status register */
278*4882a593Smuzhiyun ret = readl_poll_timeout(priv->base + SDMMC_STA, status, status & mask,
279*4882a593Smuzhiyun 10000);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (ret < 0) {
282*4882a593Smuzhiyun debug("%s: timeout reading SDMMC_STA register\n", __func__);
283*4882a593Smuzhiyun ctx->dpsm_abort = true;
284*4882a593Smuzhiyun return ret;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Check status */
288*4882a593Smuzhiyun if (status & SDMMC_STA_CTIMEOUT) {
289*4882a593Smuzhiyun debug("%s: error SDMMC_STA_CTIMEOUT (0x%x) for cmd %d\n",
290*4882a593Smuzhiyun __func__, status, cmd->cmdidx);
291*4882a593Smuzhiyun ctx->dpsm_abort = true;
292*4882a593Smuzhiyun return -ETIMEDOUT;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (status & SDMMC_STA_CCRCFAIL && cmd->resp_type & MMC_RSP_CRC) {
296*4882a593Smuzhiyun debug("%s: error SDMMC_STA_CCRCFAIL (0x%x) for cmd %d\n",
297*4882a593Smuzhiyun __func__, status, cmd->cmdidx);
298*4882a593Smuzhiyun ctx->dpsm_abort = true;
299*4882a593Smuzhiyun return -EILSEQ;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (status & SDMMC_STA_CMDREND && cmd->resp_type & MMC_RSP_PRESENT) {
303*4882a593Smuzhiyun cmd->response[0] = readl(priv->base + SDMMC_RESP1);
304*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_136) {
305*4882a593Smuzhiyun cmd->response[1] = readl(priv->base + SDMMC_RESP2);
306*4882a593Smuzhiyun cmd->response[2] = readl(priv->base + SDMMC_RESP3);
307*4882a593Smuzhiyun cmd->response[3] = readl(priv->base + SDMMC_RESP4);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
stm32_sdmmc2_end_data(struct stm32_sdmmc2_priv * priv,struct mmc_cmd * cmd,struct mmc_data * data,struct stm32_sdmmc2_ctx * ctx)314*4882a593Smuzhiyun static int stm32_sdmmc2_end_data(struct stm32_sdmmc2_priv *priv,
315*4882a593Smuzhiyun struct mmc_cmd *cmd,
316*4882a593Smuzhiyun struct mmc_data *data,
317*4882a593Smuzhiyun struct stm32_sdmmc2_ctx *ctx)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun u32 mask = SDMMC_STA_DCRCFAIL | SDMMC_STA_DTIMEOUT |
320*4882a593Smuzhiyun SDMMC_STA_IDMATE | SDMMC_STA_DATAEND;
321*4882a593Smuzhiyun u32 status;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ)
324*4882a593Smuzhiyun mask |= SDMMC_STA_RXOVERR;
325*4882a593Smuzhiyun else
326*4882a593Smuzhiyun mask |= SDMMC_STA_TXUNDERR;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun status = readl(priv->base + SDMMC_STA);
329*4882a593Smuzhiyun while (!(status & mask))
330*4882a593Smuzhiyun status = readl(priv->base + SDMMC_STA);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * Need invalidate the dcache again to avoid any
334*4882a593Smuzhiyun * cache-refill during the DMA operations (pre-fetching)
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ)
337*4882a593Smuzhiyun invalidate_dcache_range(ctx->cache_start, ctx->cache_end);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (status & SDMMC_STA_DCRCFAIL) {
340*4882a593Smuzhiyun debug("%s: error SDMMC_STA_DCRCFAIL (0x%x) for cmd %d\n",
341*4882a593Smuzhiyun __func__, status, cmd->cmdidx);
342*4882a593Smuzhiyun if (readl(priv->base + SDMMC_DCOUNT))
343*4882a593Smuzhiyun ctx->dpsm_abort = true;
344*4882a593Smuzhiyun return -EILSEQ;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (status & SDMMC_STA_DTIMEOUT) {
348*4882a593Smuzhiyun debug("%s: error SDMMC_STA_DTIMEOUT (0x%x) for cmd %d\n",
349*4882a593Smuzhiyun __func__, status, cmd->cmdidx);
350*4882a593Smuzhiyun ctx->dpsm_abort = true;
351*4882a593Smuzhiyun return -ETIMEDOUT;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (status & SDMMC_STA_TXUNDERR) {
355*4882a593Smuzhiyun debug("%s: error SDMMC_STA_TXUNDERR (0x%x) for cmd %d\n",
356*4882a593Smuzhiyun __func__, status, cmd->cmdidx);
357*4882a593Smuzhiyun ctx->dpsm_abort = true;
358*4882a593Smuzhiyun return -EIO;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (status & SDMMC_STA_RXOVERR) {
362*4882a593Smuzhiyun debug("%s: error SDMMC_STA_RXOVERR (0x%x) for cmd %d\n",
363*4882a593Smuzhiyun __func__, status, cmd->cmdidx);
364*4882a593Smuzhiyun ctx->dpsm_abort = true;
365*4882a593Smuzhiyun return -EIO;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (status & SDMMC_STA_IDMATE) {
369*4882a593Smuzhiyun debug("%s: error SDMMC_STA_IDMATE (0x%x) for cmd %d\n",
370*4882a593Smuzhiyun __func__, status, cmd->cmdidx);
371*4882a593Smuzhiyun ctx->dpsm_abort = true;
372*4882a593Smuzhiyun return -EIO;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
stm32_sdmmc2_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)378*4882a593Smuzhiyun static int stm32_sdmmc2_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
379*4882a593Smuzhiyun struct mmc_data *data)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
382*4882a593Smuzhiyun struct stm32_sdmmc2_ctx ctx;
383*4882a593Smuzhiyun u32 cmdat = data ? SDMMC_CMD_CMDTRANS : 0;
384*4882a593Smuzhiyun int ret, retry = 3;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun retry_cmd:
387*4882a593Smuzhiyun ctx.data_length = 0;
388*4882a593Smuzhiyun ctx.dpsm_abort = false;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (data) {
391*4882a593Smuzhiyun ctx.data_length = data->blocks * data->blocksize;
392*4882a593Smuzhiyun stm32_sdmmc2_start_data(priv, data, &ctx);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun stm32_sdmmc2_start_cmd(priv, cmd, cmdat);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun debug("%s: send cmd %d data: 0x%x @ 0x%x\n",
398*4882a593Smuzhiyun __func__, cmd->cmdidx,
399*4882a593Smuzhiyun data ? ctx.data_length : 0, (unsigned int)data);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun ret = stm32_sdmmc2_end_cmd(priv, cmd, &ctx);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (data && !ret)
404*4882a593Smuzhiyun ret = stm32_sdmmc2_end_data(priv, cmd, data, &ctx);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* Clear flags */
407*4882a593Smuzhiyun writel(SDMMC_ICR_STATIC_FLAGS, priv->base + SDMMC_ICR);
408*4882a593Smuzhiyun if (data)
409*4882a593Smuzhiyun writel(0x0, priv->base + SDMMC_IDMACTRL);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /*
412*4882a593Smuzhiyun * To stop Data Path State Machine, a stop_transmission command
413*4882a593Smuzhiyun * shall be send on cmd or data errors.
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun if (ctx.dpsm_abort && (cmd->cmdidx != MMC_CMD_STOP_TRANSMISSION)) {
416*4882a593Smuzhiyun struct mmc_cmd stop_cmd;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun stop_cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
419*4882a593Smuzhiyun stop_cmd.cmdarg = 0;
420*4882a593Smuzhiyun stop_cmd.resp_type = MMC_RSP_R1b;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun debug("%s: send STOP command to abort dpsm treatments\n",
423*4882a593Smuzhiyun __func__);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun stm32_sdmmc2_start_cmd(priv, &stop_cmd, SDMMC_CMD_CMDSTOP);
426*4882a593Smuzhiyun stm32_sdmmc2_end_cmd(priv, &stop_cmd, &ctx);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun writel(SDMMC_ICR_STATIC_FLAGS, priv->base + SDMMC_ICR);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if ((ret != -ETIMEDOUT) && (ret != 0) && retry) {
432*4882a593Smuzhiyun printf("%s: cmd %d failed, retrying ...\n",
433*4882a593Smuzhiyun __func__, cmd->cmdidx);
434*4882a593Smuzhiyun retry--;
435*4882a593Smuzhiyun goto retry_cmd;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun debug("%s: end for CMD %d, ret = %d\n", __func__, cmd->cmdidx, ret);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return ret;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
stm32_sdmmc2_pwron(struct stm32_sdmmc2_priv * priv)443*4882a593Smuzhiyun static void stm32_sdmmc2_pwron(struct stm32_sdmmc2_priv *priv)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun /* Reset */
446*4882a593Smuzhiyun reset_assert(&priv->reset_ctl);
447*4882a593Smuzhiyun udelay(2);
448*4882a593Smuzhiyun reset_deassert(&priv->reset_ctl);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun udelay(1000);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* Set Power State to ON */
453*4882a593Smuzhiyun writel(SDMMC_POWER_PWRCTRL | priv->pwr_reg_msk, priv->base + SDMMC_POWER);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * 1ms: required power up waiting time before starting the
457*4882a593Smuzhiyun * SD initialization sequence
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun udelay(1000);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun #define IS_RISING_EDGE(reg) (reg & SDMMC_CLKCR_NEGEDGE ? 0 : 1)
stm32_sdmmc2_set_ios(struct udevice * dev)463*4882a593Smuzhiyun static int stm32_sdmmc2_set_ios(struct udevice *dev)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct mmc *mmc = mmc_get_mmc_dev(dev);
466*4882a593Smuzhiyun struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
467*4882a593Smuzhiyun struct stm32_sdmmc2_plat *plat = dev_get_platdata(dev);
468*4882a593Smuzhiyun struct mmc_config *cfg = &plat->cfg;
469*4882a593Smuzhiyun u32 desired = mmc->clock;
470*4882a593Smuzhiyun u32 sys_clock = clk_get_rate(&priv->clk);
471*4882a593Smuzhiyun u32 clk = 0;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun debug("%s: bus_with = %d, clock = %d\n", __func__,
474*4882a593Smuzhiyun mmc->bus_width, mmc->clock);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if ((mmc->bus_width == 1) && (desired == cfg->f_min))
477*4882a593Smuzhiyun stm32_sdmmc2_pwron(priv);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun * clk_div = 0 => command and data generated on SDMMCCLK falling edge
481*4882a593Smuzhiyun * clk_div > 0 and NEGEDGE = 0 => command and data generated on
482*4882a593Smuzhiyun * SDMMCCLK rising edge
483*4882a593Smuzhiyun * clk_div > 0 and NEGEDGE = 1 => command and data generated on
484*4882a593Smuzhiyun * SDMMCCLK falling edge
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun if (desired && ((sys_clock > desired) ||
487*4882a593Smuzhiyun IS_RISING_EDGE(priv->clk_reg_msk))) {
488*4882a593Smuzhiyun clk = DIV_ROUND_UP(sys_clock, 2 * desired);
489*4882a593Smuzhiyun if (clk > SDMMC_CLKCR_CLKDIV_MAX)
490*4882a593Smuzhiyun clk = SDMMC_CLKCR_CLKDIV_MAX;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (mmc->bus_width == 4)
494*4882a593Smuzhiyun clk |= SDMMC_CLKCR_WIDBUS_4;
495*4882a593Smuzhiyun if (mmc->bus_width == 8)
496*4882a593Smuzhiyun clk |= SDMMC_CLKCR_WIDBUS_8;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun writel(clk | priv->clk_reg_msk, priv->base + SDMMC_CLKCR);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
stm32_sdmmc2_getcd(struct udevice * dev)503*4882a593Smuzhiyun static int stm32_sdmmc2_getcd(struct udevice *dev)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun debug("stm32_sdmmc2_getcd called\n");
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (dm_gpio_is_valid(&priv->cd_gpio))
510*4882a593Smuzhiyun return dm_gpio_get_value(&priv->cd_gpio);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun return 1;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static const struct dm_mmc_ops stm32_sdmmc2_ops = {
516*4882a593Smuzhiyun .send_cmd = stm32_sdmmc2_send_cmd,
517*4882a593Smuzhiyun .set_ios = stm32_sdmmc2_set_ios,
518*4882a593Smuzhiyun .get_cd = stm32_sdmmc2_getcd,
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
stm32_sdmmc2_probe(struct udevice * dev)521*4882a593Smuzhiyun static int stm32_sdmmc2_probe(struct udevice *dev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
524*4882a593Smuzhiyun struct stm32_sdmmc2_plat *plat = dev_get_platdata(dev);
525*4882a593Smuzhiyun struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
526*4882a593Smuzhiyun struct mmc_config *cfg = &plat->cfg;
527*4882a593Smuzhiyun int ret;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun priv->base = dev_read_addr(dev);
530*4882a593Smuzhiyun if (priv->base == FDT_ADDR_T_NONE)
531*4882a593Smuzhiyun return -EINVAL;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (dev_read_bool(dev, "st,negedge"))
534*4882a593Smuzhiyun priv->clk_reg_msk |= SDMMC_CLKCR_NEGEDGE;
535*4882a593Smuzhiyun if (dev_read_bool(dev, "st,dirpol"))
536*4882a593Smuzhiyun priv->pwr_reg_msk |= SDMMC_POWER_DIRPOL;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun ret = clk_get_by_index(dev, 0, &priv->clk);
539*4882a593Smuzhiyun if (ret)
540*4882a593Smuzhiyun return ret;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun ret = clk_enable(&priv->clk);
543*4882a593Smuzhiyun if (ret)
544*4882a593Smuzhiyun goto clk_free;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun ret = reset_get_by_index(dev, 0, &priv->reset_ctl);
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun goto clk_disable;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
551*4882a593Smuzhiyun GPIOD_IS_IN);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun cfg->f_min = 400000;
554*4882a593Smuzhiyun cfg->f_max = dev_read_u32_default(dev, "max-frequency", 52000000);
555*4882a593Smuzhiyun cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
556*4882a593Smuzhiyun cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
557*4882a593Smuzhiyun cfg->name = "STM32 SDMMC2";
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun cfg->host_caps = 0;
560*4882a593Smuzhiyun if (cfg->f_max > 25000000)
561*4882a593Smuzhiyun cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun switch (dev_read_u32_default(dev, "bus-width", 1)) {
564*4882a593Smuzhiyun case 8:
565*4882a593Smuzhiyun cfg->host_caps |= MMC_MODE_8BIT;
566*4882a593Smuzhiyun case 4:
567*4882a593Smuzhiyun cfg->host_caps |= MMC_MODE_4BIT;
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun case 1:
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun default:
572*4882a593Smuzhiyun pr_err("invalid \"bus-width\" property, force to 1\n");
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun upriv->mmc = &plat->mmc;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun return 0;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun clk_disable:
580*4882a593Smuzhiyun clk_disable(&priv->clk);
581*4882a593Smuzhiyun clk_free:
582*4882a593Smuzhiyun clk_free(&priv->clk);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun return ret;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
stm32_sdmmc_bind(struct udevice * dev)587*4882a593Smuzhiyun int stm32_sdmmc_bind(struct udevice *dev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct stm32_sdmmc2_plat *plat = dev_get_platdata(dev);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return mmc_bind(dev, &plat->mmc, &plat->cfg);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const struct udevice_id stm32_sdmmc2_ids[] = {
595*4882a593Smuzhiyun { .compatible = "st,stm32-sdmmc2" },
596*4882a593Smuzhiyun { }
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun U_BOOT_DRIVER(stm32_sdmmc2) = {
600*4882a593Smuzhiyun .name = "stm32_sdmmc2",
601*4882a593Smuzhiyun .id = UCLASS_MMC,
602*4882a593Smuzhiyun .of_match = stm32_sdmmc2_ids,
603*4882a593Smuzhiyun .ops = &stm32_sdmmc2_ops,
604*4882a593Smuzhiyun .probe = stm32_sdmmc2_probe,
605*4882a593Smuzhiyun .bind = stm32_sdmmc_bind,
606*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct stm32_sdmmc2_priv),
607*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct stm32_sdmmc2_plat),
608*4882a593Smuzhiyun };
609